# IP4853CX24 # SD, MMC and T-flash memory card integrated level shifter with PSU, EMI filter and ESD protection Rev. 01 — 22 July 2008 **Product data sheet** ### 1. Product profile ### 1.1 General description The IP4853CX24 is a device that fully integrates a bidirectional level shifter or voltage translator, EMI filter and ESD protection diodes. It is specifically designed to be used for memory card interfaces such as SD, T-flash and Multi Media Card (MMC) memory cards. The integrated power supply unit supplies memory cards with 2.9 V directly from the battery. This enables a 1.8 V operating host side device (e.g. a processor interface) to communicate with a 2.9 V compliant memory card using its integrated level shifter. Radiation from digital signals in the higher harmonics, close to the typical mobile phone frequencies, is suppressed by the EMI filter. The IP4853CX24 is fabricated using monolithic silicon technology in a Wafer-Level Chip-Scale Package (WLCSP) with 0.4 mm pitch. ### 1.2 Features - Darkgreen compliant - Pb-free, RoHS compliant and halogen free package - Integrated EMI filters - Feedback channel for clock synchronization - Integrated ESD protection according to IEC 61000-4-2, level 4 - WLCSP with 0.4 mm pitch ### 1.3 Applications - SD memory card, T-flash memory card and MMC interfaces in latest electronic appliances such as: - Mobile phone or smart phone - Digital camera - Card reader in (laptop) computer - Appliance which requires one or more of the following features: - ◆ Level shifting and voltage translation from 1.8 V to 2.9 V and from 2.9 V to 1.8 V - ESD protection according to IEC 61000-4-2, level 4 - ◆ Power supply regulation from battery to 2.9 V card memory voltage - EMI filtering - Integration of interface-specific biasing resistor network ### SD, MMC and T-flash memory card integrated level shifter # 2. Pinning information ### 2.1 Pinning Table 1. Pin allocation table | Pin | Symbol | Pin | Symbol | Pin | Symbol | Pin | Symbol | Pin | Symbol | |-----|---------|-----|---------|-----|-----------------|-----|-----------|-----|----------| | A1 | DATA2_H | A2 | DIR_CMD | А3 | DIR_0 | A4 | $V_{BAT}$ | A5 | DATA2_SD | | B1 | DATA3_H | B2 | n.c. | В3 | V <sub>CC</sub> | B4 | VSD | B5 | DATA3_SD | | C1 | CLK_IN | C2 | ENABLE | C3 | GND | C4 | GND | C5 | CLK_SD | | D1 | DATA0_H | D2 | CMD_H | D3 | CD | D4 | CMD_SD | D5 | DATA0_SD | | E1 | DATA1_H | E2 | CLK_FB | E3 | DIR_1_3 | E4 | WP | E5 | DATA1_SD | ## 2.2 Pin description Table 2. Pin description | Symbol[1] | Pin | Type <sup>[2]</sup> | Description | |-----------|-----|---------------------|--------------------------------------------| | DATA2_H | A1 | I/O | data 2 input or output on host side | | DIR_CMD | A2 | I | direction control input for command | | DIR_0 | А3 | I | direction control input for data 0 | | $V_{BAT}$ | A4 | S | supply voltage from battery for regulator | | DATA2_SD | A5 | I/O | data 2 input or output on memory card side | | DATA3_H | B1 | I/O | data 3 input or output on host side | | n.c. | B2 | - | not connected | | $V_{CC}$ | В3 | S | supply voltage for host side circuits | | VSD | B4 | 0 | output supply voltage for memory card | | DATA3_SD | B5 | I/O | data 3 input or output on memory card side | | CLK_IN | C1 | I | clock signal input | ### SD, MMC and T-flash memory card integrated level shifter Table 2. Pin description ...continued | Symbol[1] | Pin | Type[2] | Description | |-----------|-----|---------|-------------------------------------------------------| | ENABLE | C2 | I | device enable input | | GND | C3 | S | supply ground | | GND | C4 | S | supply ground | | CLK_SD | C5 | 0 | clock signal output on memory card side | | DATA0_H | D1 | I/O | data 0 input or output on host side | | CMD_H | D2 | I/O | command input or output on host side | | CD | D3 | 0 | card detect switch biasing output | | CMD_SD | D4 | I/O | command input or output on memory card side | | DATA0_SD | D5 | I/O | data 0 input or output on memory card side | | DATA1_H | E1 | I/O | data 1 input or output on host side | | CLK_FB | E2 | 0 | clock feedback output to host | | DIR_1_3 | E3 | I | direction control input for data 1, data 2 and data 3 | | WP | E4 | 0 | write protect switch biasing output | | DATA1_SD | E5 | I/O | data 1 input or output on memory card side | <sup>[1]</sup> The pin names relate particularly to SD memory cards, but also apply to T-flash and MMC memory cards. # 3. Ordering information Table 3. Ordering information | Type number Packag | | | | |--------------------|---------|----------------------------------------------------------------------------|---------------| | | Name | Description | Version | | IP4853CX24/LF | WLCSP24 | wafer level chip-size package; 24 bumps; $2.01 \times 2.01 \times 0.61$ mm | IP4853CX24/LF | <sup>[2]</sup> I = input, O = output, I/O = input and output, S = power supply. ### SD, MMC and T-flash memory card integrated level shifter # 4. Block diagram ### SD, MMC and T-flash memory card integrated level shifter # 5. Functional description ### 5.1 Logic control signals Table 4. Control signal truth table $V_{BAT} \ge 2.7 \text{ V}$ . | Control | | Host side | | Memory card | side | |----------------|----------------------------------|---------------------------------|----------|------------------------------------|----------| | Pin | Level[1] | Pin | Function | Pin | Function | | Pin ENABLE = H | IGH and V <sub>CC</sub> ≥ 1.6 | 2 V | | | | | DIR_CMD | Н | CMD_H | input | CMD_SD | output | | | L | CMD_H | output | CMD_SD | input | | DIR_0 | Н | DATA0_H | input | DATA0_SD | output | | | L | DATA0_H | output | DATA0_SD | input | | DIR_1_3 | Н | DATA1_H,<br>DATA2_H,<br>DATA3_H | input | DATA1_SD,<br>DATA2_SD,<br>DATA3_SD | output | | | L | DATA1_H,<br>DATA2_H,<br>DATA3_H | output | DATA1_SD,<br>DATA2_SD,<br>DATA3_SD | input | | - | - | CLK_FB | output | CLK_SD | output | | Pin ENABLE = L | OW or $V_{CC} \le 0.8 \text{ V}$ | | | | | | DIR_CMD | X | CMD_H | high-Z | CMD_SD | high-Z | | DIR_0 | X | DATA0_H | high-Z | DATA0_SD | high-Z | | DIR_1_3 | X | DATA1_H,<br>DATA2_H,<br>DATA3_H | high-Z | DATA1_SD,<br>DATA2_SD,<br>DATA3_SD | high-Z | | - | - | CLK_FB | high-Z | CLK_SD | high-Z | <sup>[1]</sup> H = HIGH; L = LOW and X = don't care. ### SD, MMC and T-flash memory card integrated level shifter # 6. Limiting values Table 5. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V). | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------|---------------------------------|--------------------------------------------------------------------------------------------|------|--------|------| | $V_{CC}$ | supply voltage | | -0.5 | +3.5 | V | | $V_{BAT}$ | battery supply voltage | transient (4 ms) | -0.5 | +5.5 | V | | | | operating | -0.5 | +5.0 | V | | VI | input voltage | at I/O pins | | | | | | transient (4 ms) | -0.5 | +5.5 | V | | | | | operating | -0.5 | +5.0 | V | | P <sub>tot</sub> | total power dissipation | $T_{amb} = -30 ^{\circ}\text{C} \text{ to } +70 ^{\circ}\text{C}$ | - | 550 | mW | | T <sub>stg</sub> | storage temperature | | -55 | +150 | °C | | T <sub>amb</sub> | ambient temperature | | -30 | +85 | °C | | V <sub>esd</sub> | electrostatic discharge voltage | pin $V_{BAT}$ and all memory card side pins to ground; according to IEC 61000-4-2, level 4 | | | | | | | contact | - | ±8000 | V | | | | air discharge | - | ±15000 | V | | | | all other pins to ground; according to IEC 61340-3-1, human body model | - | ±2000 | V | # 7. Recommended operating conditions Table 6. Operating conditions | Symbol | Parameter | Conditions | Min | Max | Unit | |---------------------|------------------------|---------------------------------------------------------------|----------------------|--------------|------| | $V_{CC}$ | supply voltage | | 1.62 | 2.1 | V | | $V_{BAT}$ | battery supply voltage | | 2.7 <mark>[1]</mark> | 5.0 | V | | $V_{I}$ | input voltage | host side | 0 | 2.1 | V | | | | memory card side; $V_{BAT} \ge 3.2 \text{ V}$ | 0 | 2.9 | V | | Vo | output voltage | active mode; pin ENABLE = HIGH | | | | | | | host side | 0 | $V_{CC}$ | V | | | | memory card side | 0 | $V_{O(reg)}$ | V | | $\Delta t/\Delta V$ | time difference over | host side; between $0.2V_{CC}$ and $0.7V_{CC}$ | - | 2 | ns/V | | | voltage change | memory card side; between $0.2V_{O(reg)}$ and $0.7V_{O(reg)}$ | - | 2 | ns/V | | | | | | | | <sup>[1]</sup> The device is still fully functional, but the voltage on pin VSD might drop below the recommended memory card supply voltage. ### SD, MMC and T-flash memory card integrated level shifter ### 8. Static characteristics Table 7. Static characteristics At recommended operating conditions; $T_{amb} = -30 \,^{\circ}\text{C}$ to +85 $^{\circ}\text{C}$ ; voltages are referenced to GND (ground = 0 V); unless otherwise specified. | Symbol | Parameter | Conditions | Min | Typ[1] | Max | Unit | |----------------------|-------------------------------------|----------------------------------------------------|-------------------------|--------|-------|------| | Voltage ı | regulator output: pin VSD | | | | | | | V <sub>O(reg)</sub> | regulator output voltage | $C_L = 1 \mu F$ | | | | | | | | $I_{O(reg)} = 0 A$ | - | 2.9 | 2.987 | V | | | | $I_{O(reg)}$ = 200 mA; $V_{BAT} \ge 2.9 \text{ V}$ | 2.75 | - | - | V | | $\Delta V_{do(reg)}$ | regulator dropout voltage variation | $I_{O(reg)} = 200 \text{ mA}$ | - | - | 150 | mV | | I <sub>O(reg)</sub> | regulator output current | | - | 200 | - | mΑ | | I <sub>O(sc)</sub> | short-circuit output current | | - | - | 500 | mΑ | | I <sub>q(reg)</sub> | regulator quiescent current | pin ENABLE = HIGH (active mode) | - | - | 200 | μΑ | | | | pin ENABLE = LOW (not active mode) | - | - | 1 | μΑ | | C <sub>ext</sub> | external capacitance | recommended capacitor at pin VSD | - | 1.0 | - | μF | | Control a | and data inputs | | | | | | | Host side | e: pins ENABLE, DIR_0, DIR_ | 1_3, DIR_CMD, CLK_IN and DATA0_H | to DATA3_H | | | | | V <sub>IH</sub> | HIGH-level input voltage | | $0.65 \times V_{CC}$ | - | - | V | | $V_{IL}$ | LOW-level input voltage | | - | - | 0.3 | V | | C <sub>ch</sub> | channel capacitance | $V_I = 0 V; f_i = 1 MHz$ | [2] _ | - | 20 | pF | | Memory | card side: pins CMD_SD and | DATA0_SD to DATA3_SD | | | | | | $V_{IH}$ | HIGH-level input voltage | | $0.65 \times V_{O(reg}$ | ) - | - | V | | $V_{IL}$ | LOW-level input voltage | | - | - | 0.3 | V | | $C_ch$ | channel capacitance | $V_1 = 0 V$ ; $f_i = 1 MHz$ | [2] - | - | 20 | pF | | Control a | and data outputs | | | | | | | Host side | e: pins CLK_FB, CMD_H and | DATA0_H to DATA3_H | | | | | | $V_{OH}$ | HIGH-level output voltage | $I_O = -3 \text{ mA}; V_I = V_{IH}$ | $V_{CC}-0.45$ | - | - | V | | $V_{OL}$ | LOW-level output voltage | $I_O = 3 \text{ mA}; V_I = V_{IL}$ | - | - | 0.45 | V | | Memory | card side: pins CLK_SD, CMI | D_SD and DATA0_SD to DATA3_SD, CD | and WP | | | | | $V_{OH}$ | HIGH-level output voltage | $I_O = -6 \text{ mA}; V_I = V_{IH}$ | $V_{O(reg)} - 0.45$ | 5 - | - | V | | $V_{OL}$ | LOW-level output voltage | $I_O = 6 \text{ mA}; V_I = V_{IL}$ | - | - | 0.45 | V | | $I_{LRzd}$ | Zener diode reverse leakage current | V <sub>I</sub> = 3 V | - | - | 100 | nA | | R <sub>s</sub> | series resistance | R1 to R6; tolerance ±20 % | 32 | 40 | 48 | Ω | | R <sub>pd</sub> | pull-down resistance | R7; tolerance ±30 % | 329 | 470 | 611 | kΩ | | R <sub>pu</sub> | pull-up resistance | R10; tolerance ±30 % | 10.5 | 15 | 19.5 | kΩ | | | | R11 to R13; tolerance ±30 % | 49 | 70 | 91 | kΩ | | | | R14 and R15; tolerance ±30 % | 70 | 100 | 130 | kΩ | <sup>[1]</sup> Typical values are measured at $T_{amb}$ = 25 °C. <sup>[2]</sup> EMI filter line capacitance per data channel from I/O pin to driver; C<sub>ch</sub> is guaranteed by design. ### SD, MMC and T-flash memory card integrated level shifter # 9. Dynamic characteristics Table 8. Voltage regulator T<sub>amb</sub> = 25 °C; unless otherwise specified. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------------|------------------------------|----------------------------------------------------------------------------------------------------|-----|-----|-----|------| | Voltage re | egulator output: pin VSD | | | | | | | PSRR | power supply rejection ratio | $V_{BAT}$ = 3.0 V; $V_{ripple(p-p)}$ = 223.6 mV (0 dBm); $R_{source}$ = 50 $\Omega$ | | | | | | | | $f_{ripple} = 1 \text{ kHz}$ | - | - | 40 | dB | | | | $f_{ripple} = 10 \text{ kHz}$ | - | - | 30 | dB | | t <sub>startup(reg)</sub> | regulator start-up time | $V_{CC}$ = 1.8 V; $V_{BAT}$ = 3.0 V; $I_{O(reg)}$ = 200 mA; $C_L$ = 1 $\mu$ F; see <u>Figure 3</u> | - | - | 200 | μs | Table 9. Frequency response of integrated EMI filters T<sub>amb</sub> = 25 °C; unless otherwise specified. | Symbo | ol Parameter | Conditions | Min | Тур | Max | Unit | |------------------------------|----------------------|-----------------------------------------------------------------|-----|-----|-----|------| | Clock, | command and data cha | nnels[1] | | | | | | $\alpha_{il}$ insertion loss | | $R_{source}$ = 50 $\Omega$ ; $C_L$ = 10 pF; $R_L$ = 50 $\Omega$ | | | | | | | | $f_i = 401 \text{ MHz to } 800 \text{ MHz}$ | 9 | - | - | dB | | | | $f_i = 801 \text{ MHz to } 1.4 \text{ GHz}$ | - | 17 | - | dB | | | | $f_i = 1.4 \text{ GHz to } 6.0 \text{ GHz}$ | - | 32 | - | dB | [1] Guaranteed by design. ### SD, MMC and T-flash memory card integrated level shifter Table 10. Output rise and fall times $V_{BAT} = 3.5 \ V; \ V_{O(reg)} = 2.9 \ V; \ unless otherwise specified.$ Transition time is the same as output rise time and output fall time. For timing diagrams and test circuit see Figure 4 and Figure 5. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------|-------------------------|-------------------------------------------------------------------|-----|-----|-----|------| | Memory | card side outputs: pins | s CLK_SD, CMD_SD and DATA0_SD to DATA3_SD | | | | | | Reference | e points at 70 % and 20 | % | | | | | | t <sub>t</sub> | transition time | $C_L = 20 \text{ pF}; R_L = 100 \text{ k}\Omega$ | | | | | | | | $T_{amb}$ = +25 °C; $V_{CC}$ = 1.8 V | - | 1.5 | 2.5 | ns | | | | $T_{amb} = -30 ^{\circ}\text{C}; V_{CC} = 1.9 ^{\circ}\text{V}$ | - | 1.5 | 2.5 | ns | | | | $T_{amb} = +70 ^{\circ}C; V_{CC} = 1.62 ^{\circ}V$ | - | 1.8 | 2.8 | ns | | | | $C_L = 40 \text{ pF}; R_L = 100 \text{ k}\Omega$ | | | | | | | | $T_{amb} = +25 ^{\circ}C; V_{CC} = 1.8 ^{\circ}V$ | - | 2.7 | 3.6 | ns | | | | $T_{amb} = -30 ^{\circ}\text{C}; V_{CC} = 1.9 ^{\circ}\text{V}$ | - | 2.7 | 3.6 | ns | | | | $T_{amb} = +70 ^{\circ}C; V_{CC} = 1.62 ^{\circ}V$ | - | 2.9 | 3.8 | ns | | Reference | e points at 90 % and 10 | % | | | | | | t <sub>t</sub> | transition time | $C_L = 20 \text{ pF}; R_L = 100 \text{ k}\Omega$ | | | | | | | | $T_{amb} = +25 ^{\circ}C; V_{CC} = 1.8 ^{\circ}V$ | - | 3.0 | 4.2 | ns | | | | $T_{amb} = -30 ^{\circ}\text{C}; V_{CC} = 1.9 ^{\circ}\text{V}$ | - | 2.9 | 4.1 | ns | | | | $T_{amb} = +70 ^{\circ}\text{C}; V_{CC} = 1.62 ^{\circ}\text{V}$ | - | 3.7 | 4.9 | ns | | Host side | outputs: pins CLK_FI | B, CMD_H and DATA0_H to DATA3_H | | | | | | Reference | e points at 70 % and 20 | % | | | | | | t <sub>t</sub> | transition time | $C_L = 5 \text{ pF}; R_L = 100 \text{ k}\Omega$ | | | | | | | | $T_{amb} = +25 ^{\circ}C; V_{CC} = 1.8 ^{\circ}V$ | - | 1.5 | 2.4 | ns | | | | $T_{amb} = -30 ^{\circ}\text{C}; V_{CC} = 1.9 ^{\circ}\text{V}$ | - | 1.3 | 2.3 | ns | | | | $T_{amb} = +70 ^{\circ}\text{C}; V_{CC} = 1.62 ^{\circ}\text{V}$ | - | 1.6 | 2.5 | ns | | | | $C_L = 20 \text{ pF}; R_L = 100 \text{ k}\Omega$ | | | | | | | | $T_{amb} = +25 ^{\circ}C; V_{CC} = 1.8 ^{\circ}V$ | - | 1.7 | 2.9 | ns | | | | $T_{amb} = -30 ^{\circ}\text{C}; V_{CC} = 1.9 ^{\circ}\text{V}$ | - | 1.4 | 2.5 | ns | | | | $T_{amb} = +70 ^{\circ}C; V_{CC} = 1.62 ^{\circ}V$ | - | 1.8 | 3.0 | ns | | Reference | e points at 90 % and 10 | % | | | | | | t <sub>t</sub> | transition time | $C_L = 5 \text{ pF}; R_L = 100 \text{ k}\Omega$ | | | | | | | | $T_{amb}$ = +25 °C; $V_{CC}$ = 1.8 V | - | 2.4 | 3.1 | ns | | | | $T_{amb} = -30 ^{\circ}C; V_{CC} = 1.9 V$ | - | 2.3 | 3.0 | ns | | | | $T_{amb} = +70 ^{\circ}C; V_{CC} = 1.62 V$ | - | 2.5 | 3.2 | ns | ### SD, MMC and T-flash memory card integrated level shifter Table 11. Propagation delay of time domain response driver part $V_{BAT} = 3.5 \text{ V}$ ; $V_{O(reg)} = 2.9 \text{ V}$ ; $R_{source} = 50 \Omega$ ; propagation delay measurements include PCB delays and connectors. For timing diagram see Figure 4 and for test circuit see Figure 5. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------|-------------------------|-------------------------------------------------------------------------------|------------|-----|------|------| | Host side | e inputs to memory car | d side outputs | | | | | | t <sub>PD</sub> | propagation delay | nominal case; $T_{amb}$ = +27 °C; $V_{CC}$ = 1.8 V | <u>[1]</u> | | | | | | | C <sub>L</sub> = 20 pF | - | 7.0 | 7.8 | ns | | | | $C_L = 40 \text{ pF}$ | - | 8.2 | 9.1 | ns | | | | best case; $T_{amb} = -30 ^{\circ}\text{C}$ ; $V_{CC} = 1.9 ^{\circ}\text{V}$ | | | | | | | | C <sub>L</sub> = 20 pF | - | 6.5 | 7.3 | ns | | | | $C_L = 40 \text{ pF}$ | - | 7.5 | 8.5 | ns | | | | worst case; $T_{amb}$ = +70 °C; $V_{CC}$ = 1.62 V | | | | | | | | C <sub>L</sub> = 20 pF | - | 7.8 | 8.9 | ns | | | | C <sub>L</sub> = 40 pF | - | 8.8 | 10.1 | ns | | Memory | card side inputs to hos | t side outputs | | | | | | t <sub>PD</sub> | propagation delay | nominal case; $T_{amb}$ = +27 °C; $V_{CC}$ = 1.8 V | <u>[1]</u> | | | | | | | $C_L = 5 pF$ | - | 6.0 | 7.8 | ns | | | | C <sub>L</sub> = 20 pF | - | 7.2 | 8.1 | ns | | | | best case; $T_{amb} = -30 ^{\circ}\text{C}$ ; $V_{CC} = 1.9 ^{\circ}\text{V}$ | | | | | | | | $C_L = 5 pF$ | - | 5.9 | 6.9 | ns | | | | C <sub>L</sub> = 20 pF | - | 6.7 | 8.5 | ns | | | | worst case; $T_{amb}$ = +70 °C; $V_{CC}$ = 1.62 V | | | | | | | | C <sub>L</sub> = 5 pF | - | 6.5 | 7.7 | ns | | | | C <sub>L</sub> = 20 pF | - | 8.0 | 9.2 | ns | <sup>[1]</sup> $t_{PD}$ is the same as HIGH-to-LOW propagation delay ( $t_{PHL}$ ) and LOW-to-HIGH propagation delay ( $t_{PLH}$ ). Measuring points: host side at 0.5V<sub>CC</sub> and memory card side at 0.5V<sub>O(reg)</sub>. $V_{\text{OL}}$ and $V_{\text{OH}}$ are typical output voltage levels that occur with the output load. Fig 4. Output rise and fall times and data input to output propagation delay times (host side to card side or card side to host side) ### SD, MMC and T-flash memory card integrated level shifter Table 12. Power dissipation per channel $V_{CC}$ = 1.8 V; $V_{BAT}$ = 4 V; all values are typical. Memory card side $C_L$ = 20 pF and host side $C_L$ = 5 pF. | Frequency (MHz) | I <sub>BAT</sub> (mA) | I <sub>CC</sub> (mA) | P (mW)[1] | | | |--------------------------------------------|--------------------------------------------|----------------------|-----------|--|--| | Host side input to memory card side output | | | | | | | Data channel | | | | | | | 1.0 | 0.79 | 0.002 | 3.16 | | | | 10.0 | 3.30 | 0.020 | 13.3 | | | | 20.0 | 5.79 | 0.037 | 23.2 | | | | 50.0 | 12.3 | 0.090 | 49.4 | | | | Clock channel | | | | | | | 1.0 | 0.44 | 0.05 | 1.85 | | | | 10.0 | 3.1 | 0.59 | 13.5 | | | | 20.0 | 5.4 | 0.97 | 23.4 | | | | 50.0 | 12.2 | 2.36 | 53.1 | | | | Memory card side inp | Memory card side input to host side output | | | | | | Data channel | | | | | | | 1.0 | 0.18 | 0.1 | 0.9 | | | | 10.0 | 0.42 | 0.96 | 3.41 | | | | 20.0 | 0.66 | 1.91 | 6.1 | | | | 50.0 | 1.4 | 4.5 | 13.7 | | | <sup>[1]</sup> Power consumption is largely dependent on capacitive load connected to a driver output: $P = V_{CC} \times I_{CC} + V_{BAT} \times I_{BAT}.$ IP4853CX24 **NXP Semiconductors** ### SD, MMC and T-flash memory card integrated level shifter ### 10. Test information #### Fig 5. Load circuitry for measuring switching time # 11. Marking IP4853CX24 1 © NXP B.V. 2008. All rights reserved. ### SD, MMC and T-flash memory card integrated level shifter # 12. Package outline Fig 7. Package outline IP4853CX24/LF (WLCSP24) P4853CX24\_1 © NXP B.V. 2008. All rights reserved. ### SD, MMC and T-flash memory card integrated level shifter # 13. Packing information Table 13. Tape dimensions | Description | Item | Symbol | Specification (mm) | | | |----------------------------|----------------------|----------------|--------------------|-----------|--| | | | | Dimension | Tolerance | | | Overall dimensions | tape width | W | 8.00 | ±0.1 | | | | thickness | K | 1.20 | max. | | | | distance | G | 0.75 | min. | | | Sprocket holes[1] | diameter | $D_0$ | 1.50 | +0.1 | | | | distance | E | 1.75 | ±0.1 | | | | pitch | $P_0$ | 4.00 | ±0.1 | | | Distance between | length direction | $P_2$ | 2.00 | ±0.05 | | | center lines | width direction | F | 3.50 | ±0.05 | | | Compartments | length | $A_0$ | 2.20 | ±0.05 | | | | width | $B_0$ | 2.20 | ±0.05 | | | | depth | $K_0$ | 0.80 | ±0.05 | | | | hole diameter | $D_1$ | 0.50 | +0.1 | | | | pitch | Р | 4.00 | ±0.1 | | | Device | rotation | θ | 20° | max. | | | Carrier tape antistatic[2] | film thickness | T | 0.25 | ±0.07 | | | Cover tape[3] | width | $W_1$ | 5.75 | max. | | | | film thickness | T <sub>1</sub> | 0.1 | max. | | | Bending radius | in winding direction | R | 30 | min. | | ### SD, MMC and T-flash memory card integrated level shifter - [1] Cumulated pitch error: ±0.2 mm per 10 pitches. - [2] Carbon loaded polystyrene 100 % recyclable. - [3] The cover tape shall not overlap the sprocket holes. # 14. Design and assembly recommendations ### 14.1 PCB design guidelines For the optimum performance, a Non-Solder Mask Design (NSMD) PCB design, also known as a copper defined design, incorporating laser-drilled micro-vias connecting the ground pads to a buried ground-plane layer is recommended. This results in the lowest possible ground inductance and provides the best high frequency and ESD performance. For this case, refer to Table 14 for the recommended PCB design parameters. Table 14. Recommended PCB design parameters | PCB pad size | 225 μm diameter | |---------------------|-----------------| | Micro-via diameter | 100 μm | | Solder mask opening | 335 μm diameter | | Copper thickness | 20 μm to 40 μm | | Copper finish | OSP | | PCB material | FR4 | | | | ### 14.2 PCB assembly guidelines for Pb-free soldering Table 15. Assemble recommendations | Solder screen aperture size | 255 μm diameter | |-----------------------------|--------------------------| | Solder screen thickness | 100 μm (0.004 ") | | Solder paste: Pb-free | Sn Ag (3-4) Cu (0.5-0.9) | | Solder/flux ratio | 50 / 50 | | Solder reflow profile | see Figure 9 | | | | ### SD, MMC and T-flash memory card integrated level shifter Table 16. Characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|-------------------------------|-------------------------------------------|-----|-----|-----|------| | $T_{reflow(peak)} \\$ | peak reflow temperature | $\Delta T = -0$ °C to +5 °C | 230 | - | 255 | °C | | t <sub>1</sub> | time 1 | soak time | 60 | - | 180 | S | | t <sub>2</sub> | time 2 | time from T = 25 °C to $T_{reflow(peak)}$ | 240 | - | 300 | S | | t <sub>3</sub> | time 3 | time during T $\geq$ 250 °C | - | - | 30 | S | | t <sub>4</sub> | time 4 | time during T $\geq$ 230 °C | 10 | - | 50 | S | | t <sub>5</sub> | time 5 | time during T > 217 $^{\circ}$ C | 30 | - | 150 | S | | dT/dt | rate of change of temperature | cooling rate | - | - | -6 | °C/s | | | | pre-heat | 2.5 | - | 4.0 | °C/s | ### 15. Abbreviations Table 17. Abbreviations | Acronym | Description | |---------|-------------------------------------| | DUT | Device Under Test | | EMI | ElectroMagnetic Interference | | ESD | ElectroStatic Discharge | | FR4 | Flame Retard 4 | | MMC | Multi Media Card | | NSMD | Non-Solder Mask Design | | OSP | Organic Solderability Preservation | | PCB | Printed-Circuit Board | | PSU | Power Supply Unit | | RoHS | Restriction of Hazardous Substances | ### SD, MMC and T-flash memory card integrated level shifter Table 17. Abbreviations ...continued | Acronym | Description | |---------|--------------------------------| | SD | Secure Digital | | T-flash | Trans-flash | | WLCSP | Wafer-Level Chip-Scale Package | # 16. Revision history ### Table 18. Revision history | Document ID | Release date | Data sheet status | Change notice | Supersedes | |--------------|--------------|--------------------|---------------|------------| | IP4853CX24_1 | 20080722 | Product data sheet | - | - | ### SD, MMC and T-flash memory card integrated level shifter ### 17. Legal information ### 17.1 Data sheet status | Document status[1][2] | Product status[3] | Definition | |--------------------------------|-------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - [2] The term 'short data sheet' is explained in section "Definitions" - [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>. ### 17.2 Definitions Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. ### 17.3 Disclaimers **General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. **Suitability for use** — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability. Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail. **No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. ### 17.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. ### 18. Contact information For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com ### SD, MMC and T-flash memory card integrated level shifter ### 19. Contents | 1 | Product profile | |------|----------------------------------------| | 1.1 | General description | | 1.2 | Features | | 1.3 | Applications | | 2 | Pinning information 2 | | 2.1 | Pinning | | 2.2 | Pin description 2 | | 3 | Ordering information | | 4 | Block diagram 4 | | 5 | Functional description 5 | | 5.1 | Logic control signals 5 | | 6 | Limiting values 6 | | 7 | Recommended operating conditions 6 | | 8 | Static characteristics 7 | | 9 | Dynamic characteristics 8 | | 10 | Test information | | 11 | Marking 12 | | 12 | Package outline | | 13 | Packing information 14 | | 14 | Design and assembly recommendations 15 | | 14.1 | PCB design guidelines | | 14.2 | PCB assembly guidelines for Pb-free | | | soldering15 | | 15 | Abbreviations | | 16 | Revision history 17 | | 17 | Legal information | | 17.1 | Data sheet status | | 17.2 | Definitions | | 17.3 | Disclaimers | | 17.4 | Trademarks18 | | 18 | Contact information 18 | | 19 | Contents | Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.