Asahi**KASEI** 

# AK8854VQ Multi-Format Digital Video Decoder

## Overview

The AK8854VQ is a single-chip digital video decoder for composite, s-video, component YPbPr and RGB video signals. In case of RGB, AK8854VQ support Sync on Green,CSYNC and H/VSYNC as sync signal. Its output data is in YCbCr format, compliant with ITU-R BT.601. Its pixel clock, with a generated clock rate of 27 MHz, synchronizes with the input signal. Its output interface is ITU-R BT.656 compliant. Microprocessor access is via a  $I^2C$  interface. The operating temperature range is  $-40^{\circ}C$  to  $85^{\circ}C$ . The package is 64-terminal LQFP.

## Features

- Decodes composite video signals NTSC (J, M, 4.43), PAL (B, D, G, H, I, M, N, Nc, 60), SECAM.
- Decodes S-video video signals NTSC (J, M, 4.43), PAL (B, D, G, H, I, M, N, Nc, 60), SECAM.
- Decodes component YPbPr video signals 525i, 625i.
- Decodes component RGB video signals 525i, 625i and Non interlace.
- Ten input channels, with internal video switch.
- 10-bit ADC 2 channel.
- Internal line-locked and frame-locked PLLs for generation of clock synchronized with input signal.
- Internal PGA (-6 dB to 6 dB).
- Adaptive automatic gain control (AGC).
- Auto color control (ACC).
- Image adjustment (contrast, saturation, brightness, hue, sharpness).
- Automatic input signal detection.
- Adaptive 2-D Y/C separation.
- PAL decoding phase correction.
- ITU-R BT.656 and ITU-R BT.601 format output (with 4:2:2\_8 bit parallel\_EAV/SAV)
- Closed-caption signal decoding (output via register).
- WSS signal decoding (output via register).
- Macrovision signal detection (Macrovision certification).
- Power down function.
- I<sup>2</sup>C control.
- 1.70~2.00 V core power supply.
- 1.70~3.60 V interface power supply.
- Operating temperature range: -40°C to 85°C.
- 64-pin LQFP package.

# AKM

# 1. Functional block diagram

### [General block diagram]





### [CVBS decode block diagram]







#### [S-video decode block diagram]





### [YPbPr decode block diagram]





### [RGB decode block diagram]



# 2. Pin assignment – 64 pins LQFP



# 3. Pin functions

| No. | Symbol       | P/S <sup>1</sup> | I/O <sup>2</sup> | Description                                                                                                                                                                                                    |  |  |  |  |  |
|-----|--------------|------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 1   | AVSS         | Α                | G                | Analog ground pin.                                                                                                                                                                                             |  |  |  |  |  |
| 2   | AIN7         | A                | I                | Analog video signal input pin. Connect via 0.033 $\mu$ F capacitor and voltage-splitting resistors as shown in Sec. 11. If it is not used, connect to NC.                                                      |  |  |  |  |  |
| 3   | AVSS         | А                | G                | Analog ground pin.                                                                                                                                                                                             |  |  |  |  |  |
| 4   | AIN8         | A                | I                | Analog video signal input pin. Connect via 0.033 $\mu$ F capacitor and voltage-splitting resistors as shown in Sec. 11. If it is not used, connect to NC.                                                      |  |  |  |  |  |
| 5   | AVSS         | А                | G                | Analog ground pin.                                                                                                                                                                                             |  |  |  |  |  |
| 6   | AIN9         | A                | I                | Analog video signal input pin. Connect via 0.033 $\mu$ F capacitor and voltage-splitting resistors as shown in Sec. 11. If it is not used, connect to NC.                                                      |  |  |  |  |  |
| 7   | AVSS         | А                | G                | Analog ground pin.                                                                                                                                                                                             |  |  |  |  |  |
| 8   | AIN10        | A                | I                | Analog video signal input pin. Connect via 0.033 $\mu$ F capacitor and voltage-splitting resistors as shown in Sec. 11. If it is not used, connect to NC.                                                      |  |  |  |  |  |
| 9   | AVSS         | А                | G                | Analog ground pin.                                                                                                                                                                                             |  |  |  |  |  |
| 10  | PVDD1        | P1               | Р                | I/O power supply pin.                                                                                                                                                                                          |  |  |  |  |  |
| 11  | H_CSYNC      | P1               | I                | External H-Sync or CSYNC signal input pin. If it is not used, connect to DVSS.                                                                                                                                 |  |  |  |  |  |
| 12  | VSYNC        | P1               | I                | External V-Sync signal input pin. If it is not used, connect to DVSS.                                                                                                                                          |  |  |  |  |  |
| 13  | DVDD         | D                | Р                | Digital power supply pin.                                                                                                                                                                                      |  |  |  |  |  |
| 14  | DVSS         | D                | G                | Digital ground pin.                                                                                                                                                                                            |  |  |  |  |  |
|     | DVALID_<br>F | P1               | 0<br>(I/O)       | DVALID/FIELD signal output pin.<br>DVALID and FIELD output signals switched by register setting.<br>Used as I/O pin in Test Mode.<br>See Table below for relation of output to OE, PDN and RSTN pin<br>status. |  |  |  |  |  |
| 16  | VD_F         | P1               | 0                | Vertical timing/ field timing signal output pin.<br>VD and FIELD output signals switched by register setting.<br>See Table below for relation of output to OE, PDN and RSTN pin<br>status.                     |  |  |  |  |  |
| 17  | HD           | P1               | 0<br>(I/O)       | Horizontal timing signal output pin.<br>Used as I/O pin in Test Mode.<br>See Table below for relation of output to OE, PDN and RSTN pin<br>status.                                                             |  |  |  |  |  |
| 18  | DATA7        | P1               | 0<br>(I/O)       | Data output pin. (MSB)<br>Used as I/O pin in Test Mode.<br>See Table below for relation of output to OE, PDN and RSTN pin<br>status.                                                                           |  |  |  |  |  |
|     | DATA6        | P1               | 0<br>(I/O)       | Data output pin.<br>Used as I/O pin in Test Mode.<br>See Table below for relation of output to OE, PDN and RSTN pin<br>status.                                                                                 |  |  |  |  |  |
| 20  | PVDD1        | P1               | Р                | I/O power supply pin.                                                                                                                                                                                          |  |  |  |  |  |
| 21  | DVSS         | D                | G                | Digital ground pin.                                                                                                                                                                                            |  |  |  |  |  |

<sup>1</sup>Power supply: A, AVDD; D, DVDD; P1, PVDD1; P2, PVDD2. <sup>2</sup>Input/Output: O, output pin; I, intput pin; I/O, input/output pin; P, power supply pin; G, ground connection pin.

| Pin<br>No. | Symbol | P/S <sup>1</sup> | I/O <sup>2</sup> | Description                                                                                                                                                                                                       |  |  |  |  |  |  |
|------------|--------|------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 22         | DATA5  | P1               | 0<br>(I/O)       | Data output pin.<br>Used as I/O pin in Test Mode.<br>See Table below for relation of output to OE, PDN and RSTN pin<br>status.                                                                                    |  |  |  |  |  |  |
| 23         | DATA4  | P1               | 0<br>(I/O)       | Data output pin.<br>Used as I/O pin in Test Mode.<br>See Table below for relation of output to OE, PDN and RSTN pin<br>status.                                                                                    |  |  |  |  |  |  |
| 24         | DATA3  | P1               | 0<br>(I/O)       | Data output pin.<br>Used as I/O pin in Test Mode.<br>See Table below for relation of output to OE, PDN and RSTN pin<br>status.                                                                                    |  |  |  |  |  |  |
| 25         | DATA2  | P1               | 0<br>(I/O)       | Data output pin.<br>Used as I/O pin in Test Mode.<br>See Table below for relation of output to OE, PDN and RSTN pin<br>status.                                                                                    |  |  |  |  |  |  |
| 26         | DATA1  | P1               | 0<br>(I/O)       | Data output pin.<br>Used as I/O pin in Test Mode.<br>See Table below for relation of output to OE, PDN and RSTN pin<br>status.                                                                                    |  |  |  |  |  |  |
| 27         | DATA0  | P1               | 0<br>(I/O)       | Data output pin.<br>Used as I/O pin in Test Mode.<br>See Table below for relation of output to OE, PDN and RSTN pin<br>status.                                                                                    |  |  |  |  |  |  |
| 28         | PVDD1  | P1               | Р                | I/O power supply pin.                                                                                                                                                                                             |  |  |  |  |  |  |
| 29         | DTCLK  | P1               | 0                | Data clock output pin.<br>Approx. 27 MHz clock output.<br>See Table below for relation of output to OE, PDN and RSTN pin<br>status.                                                                               |  |  |  |  |  |  |
| 30         | DVSS   | D                | G                | Digital ground pin.                                                                                                                                                                                               |  |  |  |  |  |  |
| 31         | TEST1  | D                | I                | Pin for test mode setting. Connect to DVSS.                                                                                                                                                                       |  |  |  |  |  |  |
| 32         | TEST0  | D                | I                | Pin for test mode setting. Connect to DVSS.                                                                                                                                                                       |  |  |  |  |  |  |
| 33         | DVDD   | D                | Р                | Digital power supply pin.                                                                                                                                                                                         |  |  |  |  |  |  |
| 34         | DVSS   | D                | G                | Digital ground pin.                                                                                                                                                                                               |  |  |  |  |  |  |
| 35         | NSIG   | P2               | 0                | Shows status of synchronization with input signal.<br>Low: Signal present (synchronized).<br>High: Signal not present or not synchronized.<br>See Table below for relation of output to OE, PDN, RSTN pin status. |  |  |  |  |  |  |
| 36         | SDA    | P2               | I/O              | I <sup>2</sup> C data pin. Connect to PVDD2 via a pull-up register.<br>Hi-z input possible when PDN=L.<br>Will not accept SDA input during reset sequence.                                                        |  |  |  |  |  |  |
| 37         | PVDD2  | P2               | Р                | Microprocessor I/F power supply pin.                                                                                                                                                                              |  |  |  |  |  |  |
| 38         | SCL    | P2               | I                | I <sup>2</sup> C clock input pin. Use PVDD2 or lower for input.<br>Hi-z input possible when PDN=L.<br>Will not accept SCL input during reset sequence.                                                            |  |  |  |  |  |  |
| 39         | SELA   | P2               | I                | I <sup>2</sup> C bus address selector pin.<br>PVDD2 connection: Slave address [0x8A]<br>DVSS connection: Slave address [0x88]                                                                                     |  |  |  |  |  |  |

<sup>1</sup>Power supply: A, AVDD; D, DVDD; P1, PVDD1; P2, PVDD2. <sup>2</sup>Input/Output: O, output pin; I, intput pin; I/O, input/output pin; P, power supply pin; G, ground connection pin.

| Pin<br>No. | Symbol | P/S <sup>1</sup> | I/O <sup>2</sup> | Description                                                                                                                                                                                                     |  |  |  |  |
|------------|--------|------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 40         | OE     | P2               | I                | Output enable pin.<br>L: Digital output pin in Hi-z output mode.<br>H: Data output mode.<br>Hi-z input to OE pin is prohibited.                                                                                 |  |  |  |  |
| 41         | RSTN   | P2               | I                | Reset signal input pin.<br>Hi-z input is prohibited.<br>L: Reset.<br>H: Normal operation.                                                                                                                       |  |  |  |  |
| 42         | PDN    | P2               | I                | Power-down control pin.<br>Hi-z input is prohibited.<br>L: Power-down.<br>H: Normal operation.                                                                                                                  |  |  |  |  |
| 43         | DVDD   | D                | Р                | Digital power supply pin.                                                                                                                                                                                       |  |  |  |  |
| 44         | хто    | D                | 0                | Crystal connection pin.<br>Connect to digital ground via 22 pF capacitor as shown in Sec. 11.<br>Use 24.576 MHz crystal.<br>When PDN=L, output level is DVSS.<br>If crystal is not used, connect to NC or DVSS. |  |  |  |  |
| 45         | DVSS   | D                | G                | Digital ground pin.                                                                                                                                                                                             |  |  |  |  |
| 46         | хті    | D                | I                | Crystal connection pin.<br>Connect to digital ground via 22 pF capacitor as shown in Sec. 11.<br>Use 24.576 MHz crystal resonator.<br>For input from 24.576 MHz crystal oscillator, use this pin.               |  |  |  |  |
| 47         | CLKMD  | D                | I                | Clock mode selection pin. Connect to DVDD or DVSS.<br>DVSS connection: For crystal.<br>DVDD connection: For quartz generator or other external<br>clock input; not for crystal.                                 |  |  |  |  |
| 48         | AVSS   | Α                | G                | Analog ground pin.                                                                                                                                                                                              |  |  |  |  |
| 49         | AVDD   | Α                | Р                | Analog power supply pin.                                                                                                                                                                                        |  |  |  |  |
| 50         | IREF   | А                | 0                | Reference current setting pin.<br>Connect to ground via 6.8 kΩ (≤1% accuracy) resistor.                                                                                                                         |  |  |  |  |
| 51         | AVSS   | Α                | G                | Analog ground pin.                                                                                                                                                                                              |  |  |  |  |
| 52         | ATIO   | Α                | I/O              | Analog test pin. For normal operation, connect to AVSS.                                                                                                                                                         |  |  |  |  |
| 53         | AVSS   | Α                | G                | Analog ground pin.                                                                                                                                                                                              |  |  |  |  |
| 54         | AIN1   | A                | I                | Analog video signal input pin. Connect via 0.033 $\mu$ F capacitor and voltage-splitting resistors as shown in Sec. 11. If it is not used, connect to NC.                                                       |  |  |  |  |
| 55         | AVDD   | Α                | Р                | Analog power supply pin.                                                                                                                                                                                        |  |  |  |  |
| 56         | AIN2   | А                | I                | Analog video signal input pin. Connect via 0.033 $\mu$ F capacitor and voltage-splitting resistors as shown in Sec. 11. If it is not used, connect to NC.                                                       |  |  |  |  |
| 57         | VCOM   | А                | 0                | Common internal voltage for AD convertor.<br>Connect to AVSS via ≥0.1 µF ceramic capacitor.                                                                                                                     |  |  |  |  |
| 58         | AIN3   | А                | I                | Analog video signal input pin. Connect via 0.033 $\mu F$ capacitor and voltage-splitting resistors as shown in Sec. 11. If it is not used, connect to NC.                                                       |  |  |  |  |
| 59         | VRN    | А                | 0                | Internal reference negative voltage pin for AD converter.<br>Connect to AVSS via ≥0.1 µF ceramic capacitor.                                                                                                     |  |  |  |  |

<sup>1</sup>Power supply: A, AVDD; D, DVDD; P1, PVDD1; P2, PVDD2. <sup>2</sup>Input/Output: O, output pin; I, intput pin; I/O, input/output pin; P, power supply pin; G, ground connection pin.

| Pin<br>No. | Symbol | P/S <sup>1</sup> | I/O <sup>2</sup> | Description                                                                                                                                               |  |  |  |  |  |
|------------|--------|------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 60         | AIN4   | A                | I                | Analog video signal input pin. Connect via 0.033 $\mu$ F capacitor and voltage-splitting resistors as shown in Sec. 11. If it is not used, connect to NC. |  |  |  |  |  |
| 61         | VRP    | А                | 0                | Internal reference positive voltage pin for AD converter.<br>Connect to AVSS via ≥0.1 µF ceramic capacitor.                                               |  |  |  |  |  |
| 62         | AIN5   | A                | I                | Analog video signal input pin. Connect via 0.033 $\mu$ F capacitor and voltage-splitting resistors as shown in Sec. 11. If it is not used, connect to NC. |  |  |  |  |  |
| 63         | AVDD   | Α                | Р                | Analog power supply pin.                                                                                                                                  |  |  |  |  |  |
| 64         | AIN6   | A                | I                | Analog video signal input pin. Connect via 0.033 $\mu$ F capacitor and voltage-splitting resistors as shown in Sec. 11. If it is not used, connect to NC. |  |  |  |  |  |

<sup>1</sup>Power supply: A, AVDD; D, DVDD; P1, PVDD1; P2, PVDD2.

<sup>2</sup>Input/Output: O, output pin; I, intput pin; I/O, input/output pin; P, power supply pin; G, ground connection pin.

Output pin status as determined by OE, PDN, and RSTN pin status.

| OE | PDN | RSTN | Output1 <sup>1</sup>          | Output2 <sup>1</sup>          |  |
|----|-----|------|-------------------------------|-------------------------------|--|
| L  | х   | х    | Hi-z output                   | L output                      |  |
| Н  | L   | х    | L output                      | L output                      |  |
| Ц  |     |      | L output                      | L output                      |  |
|    |     | Н    | Default Data Out <sup>2</sup> | Default Data Out <sup>2</sup> |  |

<sup>1</sup> Output1: DATA [7:0], HD, VD\_F, DVALID\_F, DTCLK Output2: NSIG

If OE=H and PDN=H just after power is turned on, output pin status will be indefinite until internal state is determined by reset sequence.

<sup>2</sup>In the absence of AIN signal input, output will be black data ((Y=0x10, Cb/Cr=0x80). (Blueback output can be obtained by register setting.)

AK8854VQ is hereafter the "AK8854".

# 4. Electrical specifications

### 4.1 Absolute maximum ratings

| Parameter                                                | Min  | Max                 | Units | Notes                             |
|----------------------------------------------------------|------|---------------------|-------|-----------------------------------|
| Supply voltage                                           |      |                     |       |                                   |
| DVDD, AVDD                                               | -0.3 | 2.2                 | V     | _                                 |
| PVDD1, PVDD2                                             | -0.3 | 4.2                 | V     |                                   |
| Analog input pin voltage A<br>(VinA)                     | -0.3 | AVDD + 0.3 (≤2.2)   | V     | _                                 |
| Digital input pin voltage D                              | -0.3 | DVDD + 0.3 (≤2.2)   | V     | XTI, XTO, CLKMD,                  |
| (VinD)                                                   | -0.5 | DVDD + 0.3 (S2.2)   | v     | TEST0, TEST1                      |
| Digital output pin voltage P1                            |      |                     |       | DTCLK, DATA[7:0], HD,             |
| (VoutP)                                                  | -0.3 | PVDD1 + 0.3 (≤4.2)  | V     | VD_F, DVALID_F,<br>H_CSYNC, VSYNC |
| Digital input pin current P2                             | -0.3 | PVDD2 + 0.3 (≤4.2)  | V     | OE, SELA, PDN, RSTN,              |
| (VinP)                                                   | -0.3 | PVDD2 + 0.3 (\$4.2) | v     | SDA, SCL, NSIG                    |
| Input pin current (lin)<br>(except for power supply pin) | -10  | 10                  | mA    | _                                 |
| Storage temperature                                      | -40  | 125                 | °C    | _                                 |

The above supply voltages are referenced to ground pins (DVSS=AVSS) at 0 V (the Reference Voltage). All power supply grounds (AVSS, DVSS) should be at the same electric potential.

If digital output pins are connected to data bus, the data bus operating voltage should be in the same range as shown above for the digital output pin.

### 4.2 Recommended operating conditions

| Parameter                                                     | Min  | Тур  | Max  | Units | Condition                |  |  |  |
|---------------------------------------------------------------|------|------|------|-------|--------------------------|--|--|--|
| Analog supply voltage (AVDD)<br>Digital supply voltage (DVDD) | 1.70 | 1.80 | 2.00 | V     | AVDD=DVDD                |  |  |  |
| I/O supply voltage (PVDD1)<br>MPU I/F supply voltage (PVDD2)  | 1.70 | 1.80 | 3.60 | V     | PVDD1≥DVDD<br>PVDD2≥DVDD |  |  |  |
| Operating temp. (Ta)                                          | -40  | _    | 85   | °C    | _                        |  |  |  |

The above supply voltages are referenced to ground pins (DVSS=AVSS) at 0 V (the Reference Voltage). All power supply grounds (AVSS, DVSS) should be at the same electric potential.

### 4.3 DC characteristics

Where no specific condition is indicated in the following table, the supply voltage range is the same as that shown for the recommended operating conditions in 4-2 above.

| Parameter                        | Symbol                              | Min      | Тур | Max             | Units | Condition                              |
|----------------------------------|-------------------------------------|----------|-----|-----------------|-------|----------------------------------------|
| Digital P2 input high            |                                     | 0.8PVDD2 | _   | _               | V     | Case 1 <sup>a</sup>                    |
| voltage                          | VIH                                 | 0.7PVDD2 | _   | _               | V     | Case 2 <sup>b</sup>                    |
| Digital P2 input low             | VIL                                 | _        | _   | 0.2PVDD2        | V     | Case 1 <sup>a</sup>                    |
| voltage                          | VIL                                 | —        | _   | 0.3PVDD2        | V     | Case 2 <sup>b</sup>                    |
| Digital D input high voltage     | VDIH                                | 0.8DVDD  | _   | Ι               | V     | -                                      |
| Digital D input low voltage      | VDIL                                | -        | -   | 0.2DVDD         | V     | -                                      |
| Digital input high voltage       | VIH                                 | 0.8PVDD1 | -   | -               | V     | Case 1 <sup>a</sup>                    |
| Digital input high voltage       | VIII                                | 0.7PVDD1 | _   | _               | V     | Case 2 <sup>b</sup>                    |
| Digital input low voltage        | VIL                                 |          |     | 0.2PVDD1        | V     | Case 1 <sup>a</sup>                    |
| Digital input low voltage        | VIL                                 | _        | _   | 0.3PVDD1        | V     | Case 2 <sup>b</sup>                    |
| Digital input leak current       | IL                                  | _        | _   | ±10             | uA    | -                                      |
| Digital P1 output high voltage   | VOH                                 | 0.7PVDD1 | _   | -               | V     | IOH = -600uA                           |
| Digital P1 output low<br>voltage | VOL                                 | _        | _   | 0.3PVDD1        | V     | IOL = 1mA                              |
| Digital P2 output high voltage   | VOH                                 | 0.7PVDD2 | _   | _               | V     | IOH = -600uA                           |
| Digital P2 output low<br>voltage | VOL                                 | _        | _   | 0.3PVDD2        | V     | IOL = 1mA                              |
| I <sup>2</sup> C (SDA)L output   | I <sup>2</sup> C (SDA)L output VOLC |          | -   | 0.4<br>0.2PVDD2 | V     | IOLC = 3mA<br>PVDD2≥2.0V<br>PVDD2<2.0V |

<sup>a</sup>DVDD = 1.70V~2.00V, 1.70V≤PVDD1<2.70V, 1.70V≤PVDD2<2.70V, Ta: −40~85°C <sup>b</sup>DVDD = 1.70V~2.00V, 2.70V≤PVDD1≤3.60V, 2.70V≤PVDD2≤3.60V, Ta: −40~85°C

Definition of above input/output terms

Digital P2 input: Collective term for SDA, SCL, SELA, OE, PDN, RSTN pin inputs.

Digital D input: Collective term for CLKMD, TEST0, TEST1 pin inputs. Digital input: Collective term for H\_CSYNC, VSYNC pin inputs.

Digital P1 output: Collective term for DTCLK, DATA[7:0], HD, VD\_F, DVALID\_F pin outputs.

Digital P2 output: Collective term for NSIG pin outputs.

SDA pin output: Not termed digital pin output unless otherwise specifically stated.

# **4.4 Analog characteristics** (AVDD=1.8V, Temp.25°C)

Selector clamp

| Parameter           | Symbol | Min | Тур  | Max  | Units    | Condition                                                                                  |
|---------------------|--------|-----|------|------|----------|--------------------------------------------------------------------------------------------|
| Maximum input range | VIMX   | 0   | 0.50 | 0.60 | $V_{PP}$ | Max value at minimum<br>PGA_GAIN setting.<br>Typical value at default<br>PGA_GAIN setting. |

### PGA

| Parameter    | Symbol | Min | Тур   | Max   | Units |
|--------------|--------|-----|-------|-------|-------|
| Resolution   |        | Ι   | 7     | Ι     | bits  |
| Minimum gain | GMN    | -   | -6    | -     | dB    |
| Maximum gain | GMX    | -   | 6     | -     | dB    |
| Gain step    | GST    | _   | 0.094 | 0.235 | dB    |

### AD converter

| Parameter                     | Symbol | Min | Тур | Max | Units | Condition                                              |
|-------------------------------|--------|-----|-----|-----|-------|--------------------------------------------------------|
| Resolution                    | RES    |     | 10  |     | bits  | _                                                      |
| Operating clock<br>frequency  | FS     | -   | 27  | -   | MHz   | _                                                      |
| Integral nonlinearity         | INL    | _   | 2.0 | 4.0 | LSB   | FS = 27 MHz,<br>PGA_GAIN default setting               |
| Differential nonlinearity     | DNL    | -   | 1.0 | 2.0 | LSB   | FS = 27 MHz,<br>PGA_GAIN default setting               |
| S/N                           | SN     | -   | 53  | -   | dB    | Fin = 1 MHz*, FS = 27 MHz,<br>PGA_GAIN default setting |
| S/(N+D)                       | SND    | -   | 51  | -   | dB    | Fin=1MHz*, FS=27MHz<br>PGA_GAIN default setting        |
| Full scale Gain matching      | IFGM   |     |     | 5   |       | PGA_GAIN default setting                               |
| ADC internal common voltage   | VCOM   | _   | 0.9 | _   | V     | _                                                      |
| ADC internal positive VREF    | VRP    | _   | 1.1 | _   | V     | _                                                      |
| ADC internal<br>negative VREF | VRN    | _   | 0.7 | _   | V     | _                                                      |

\*Fin = AIN input signal frequency

# AAF (Anti-Aliasing Filter)

| Parameter          | Symb<br>ol | Min | Тур | Max | Units | Condition |
|--------------------|------------|-----|-----|-----|-------|-----------|
| Pass band ripple   | Gp         | -1  |     | +1  | dB    | 6 MHz     |
| Stop band blocking | Gs         | 10  | 22  | —   | dB    | 27 MHz    |

### **4.5 Current consumption** (at DVDD = AVDD = PVDD1 = PVDD2 = 1.8V, Ta = -40 ~ 85°C)

| Parameter         | Symbol | Min | Тур  | Max | Units | Condition                   |
|-------------------|--------|-----|------|-----|-------|-----------------------------|
| (Active mode)     |        |     |      |     |       |                             |
| Total             | IDD    |     | 108  | 145 | mA    | RGB/YPbPr: 3ch              |
| Analog block      | AIDD   |     | 82   |     | mA    | RGB/YPbPr: 3ch              |
|                   |        |     | (63) |     | mA    | YC: 2ch(*1)                 |
|                   |        |     | (34) |     | mA    | CVBS: 1ch(*1)               |
| Digital block     | DIDD   |     | 22   |     | mA    | With crystal connected      |
| I/O block         | PIDD   |     | 4    |     | mA    | Load condition: CL=15pF(*2) |
| (Power down mode) |        |     |      |     |       |                             |
| Total             | SIDD   |     | ≤ 1  | 100 | uA    |                             |
| Analog block      | ASIDD  |     | ≤ 1  |     | uA    | PDN=L(DVSS)                 |
| Digital block     | DSIDD  |     | ≤ 1  |     | uA    |                             |
| I/O block         | PSIDD  |     | ≤ 1  |     | uA    |                             |

(\*1) Reference Value

(\*2) With NTSC-J 100% color bar input.

### 4.6 Crystal circuit block (Ta: -40~85°C, CLKMD-pin is connected to DVSS.)

| Parameter                                            | Symbol         | Min | Тур    | Max  | Units | Notes       |
|------------------------------------------------------|----------------|-----|--------|------|-------|-------------|
| Frequency                                            | f <sub>0</sub> | Ι   | 24.576 | _    | MHz   | _           |
| Frequency tolerance                                  | ∆f/f           | Ι   |        | ±100 | ppm   | _           |
| Load capacitance                                     | CL             | Ι   | 15     | -    | pF    | _           |
| Effective equivalent resistance                      | Re             | Ι   | _      | 100  | Ω     | See note 1  |
| Crystal parallel capacitance                         | CO             | -   | 0.9    | _    | pF    | _           |
| XTI terminal external<br>connection load capacitance | CXI            | -   | 22     | -    | pF    | If CL=15 pF |
| XTO terminal external connection load capacitance    | СХО            | -   | 22     | _    | pF    | lf CL=15 pF |

(note1) Effective equivalent resistance generally may be taken as Re = R1 x (1+CO/CL)<sup>2</sup>, where R1 is the crystal series equivalent resistance.

Example connection



(note2) Determine need for and appropriate value of limiting resistance (Rd) in accordance with the crystal specifications.

- **5. AC timing** (DVDD=1.70V~2.00V, PVDD1=PVDD2=1.70V~3.60V, -40 ~ 85°C) Load condition: CL=15pF
- **5.1 Clock input** (CLKMD-pin is connected to DVDD.) Set AK8854 clock input as follows.



| Parameter           | Symbol | Min | Тур    | Max  | Units |
|---------------------|--------|-----|--------|------|-------|
| Input CLK           | fCLK   |     | 24.576 |      | MHz   |
| CLK pulse width H   | tCLKH  | 16  | _      | -    | ns    |
| CLK pulse width L   | tCLKL  | 16  | _      | -    | ns    |
| Frequency tolerance | —      | -   | _      | ±100 | ppm   |

### 5.2 Clock output (DTCLK output)

| Parameter | Symbol | Min | Тур | Max | Units |
|-----------|--------|-----|-----|-----|-------|
| DTCLK     | fDTCLK | -   | 27  | -   | MHz   |



# 5.3 Output data (DATA[7:0], HD, VD\_F, DVALID\_F) timing



| Parameter              | Symbol | Min | Тур | Max | Units |
|------------------------|--------|-----|-----|-----|-------|
| Output Data Setup Time | tDS    | 10  |     |     | nsec  |
| Output Data Hold Time  | tDH    | 10  |     |     | nsec  |

# 5.4 Register reset timing



| Parameter        | Symbol      | Min          | Тур | Max | Units         | Notes                       |
|------------------|-------------|--------------|-----|-----|---------------|-----------------------------|
| RSTN pulse width | RESETTIMING | 100<br>(4.1) | -   | -   | CLK<br>(µsec) | Based on clock leading edge |

Note. Clock input is necessary for reset operation.

RSTN pin must be pulled low following clock application.

### 5.5 Power-down sequence and Reset sequence after power-down

Reset must be applied for at least 2048 clock cycles (or 83.33 µs) before setting PDN (PDN=Low). Reset must be applied for at least 10 ms after PDN release (PDN=Hi).



| Parameter                      | Symbol | Min             | Тур | Max | Units       |
|--------------------------------|--------|-----------------|-----|-----|-------------|
| Reset width before setting PDN | RESs   | 2048<br>(83.33) | -   | _   | CLK<br>(µs) |
| Reset width after PDN release  | RESh   | 10              | _   | _   | ms          |

To perform power-down, all control signals must always be brought to the voltage polarity to be used or to ground level.

For any power supply removal, all power supplies must be removed.

Clock input is necessary for resetting.

The power-down sequence for connection of the crystal is as follows.





### 5.6 Power-on reset

At power-on, reset must be applied until the analog reference voltage and current have stabilized.<sup>1</sup> AVDD/DVDD/PVDD1/PVDD2 should be raised simultaneously at power-on.<sup>2</sup>



<sup>1</sup>Clock input is necessary for resetting.

<sup>2</sup>If not simultaneous, then raise in the order PVDD2 -> AVDD/DVDD -> PVDD1.

# AKM

## **5.7 I<sup>2</sup>C bus input timing** (DVDD=1.70V~2.00V, PVDD1=PVDD2=1.70V~3.60V, -40~85°C)



| Parameter                   | Symbol  | Min | Max | Units |
|-----------------------------|---------|-----|-----|-------|
| Bus Free Time               | tBUF    | 1.3 |     | usec  |
| Hold Time (Start Condition) | tHD:STA | 0.6 |     | usec  |
| Clock Pulse Low Time        | tLOW    | 1.3 |     | usec  |
| Input Signal Rise Time      | tR      |     | 300 | nsec  |
| Input Signal Fall Time      | tF      |     | 300 | nsec  |
| Setup Time(Start Condition) | tSU:STA | 0.6 |     | usec  |
| Setup Time(Stop Condition)  | tSU:STO | 0.6 |     | usec  |

Note. The timing relating to the I<sup>2</sup>C bus is as stipulated by the I<sup>2</sup>C bus specification, and not determined by the device itself. For details, see I<sup>2</sup>C bus specification.

### 5.7.2 Timing 2



<sup>1</sup> If I<sup>2</sup>C is used in standard mode, tSU: DAT  $\ge$  250 ns is required.

<sup>2</sup> This condition must be met if the AK8854 is used with a bus that does not extend tLOW (to use tLOW at minimum specification).

# 6. Functional overview

The following key functions are characteristic of the AK8854 and its operational performance.

- (1) It accepts composite video signal (CVBS), S-video, component YPbPr and RGB input with 10 input pins available for this purpose. The decode signal is selected via the register.
- (2) It contains an internal analog band limiting filter (anti-aliasing) in front of the AD converter input.
- (3) Its analog circuit clamps the input signal to the sync tip (analog sync tip clamp). Its digital circuit clamps the digitized input data to the pedestal level (digital pedestal clamp).
- (4) It decodes NTSC-M, J; NTSC-4.43; PAL-B, D, G, H, I, N; PAL-Nc, PAL-M, PAL-60; and SECAM video signals, as selected by register setting for input signal category. In auto detection mode, it automatically recognizes the input signal category.
- (5) Its VBI data slicing function enables output of the slicing results as ITU-R BT.601 format digital data.
- (6) Its adaptive AGC function enables measurement of the input signal size and determination of the input signal level.
- (7) Its ACC function enables measurement of the input signal color burst size and determination of the appropriate color burst level.
- (8) It performs adaptive two-dimensional Y/C separation, in which its phase detector selects the best correlation from among vertical, horizontal, and diagonal samples and the optimum Y/C separation mode.
- (9) Its digital pixel spacing adjustor can align vertical positions by vertical pixel positioning.
- (10) It operates in line-locked, frame-locked, or fixed clock mode, with automatic transition and optimum mode selection by automatic scanning.
- (11) In PAL-B, D, G, H, I, and N decoding, it can perform phase-difference correction for each line.
- (12) Its decoded data is ITU-R BT.656 compliant, except in certain cases of fixed-clock operation or poor-quality input signal.
- (13) For connection of devices having no ITU-R BT.656 interface, it shows the active video region by DVALID signal output.
- (14) Its input-stage embedded PGA can be adjusted in the range -6~+6dB by register setting, in gain steps of approximately 0.1 dB/step.
- (15) It detects and separates the sync signal from the digitized input signal. The detected sync signal provides the base timing for decode processing, and the separated sync signal as the basis for calculation of phase error signal and for sampling clock control.
- (16) It judges the chroma signal quality from the color burst of the input signal, and can apply color kill if the signal quality is judged insufficient. It can also apply color kill if the color decode PLL lock is lost.
- (17) Its image quality adjustment function includes contrast, brightness, hue, color saturation, and sharpness adjustment.
- (18) Its luminance band limiting filter is adjustable via register setting.
- (19) It can provide sepia output of decoded results.
- (20) It can decode conflated closed caption data, closed caption extended data, VBID(CGMS), and WSS signals, and write them separately to the storage register.
- (21) Its monitoring register enables monitoring of a number of internal functions.
- (22) It enables Macrovision signal type notification, in cases where the Macrovision signal is included in the decoded data.
- (23) It enables U/V signal band adjustment, by switching the low pass filter after C signal demodulating.
- (24) It enables C filter band switching via the register, for Y/C separation.

# 7. Functional description

### 7.1 Analog interface

The AK8854 accepts composite video signal (CVBS), S-video, component YPbPr and RGB input, with 10 input pins available for this purpose.

The decode signal is selected via the register. Setting patterns are fourteen.

| INSEL[7:0]-bits | Input channel selection        | Notes |
|-----------------|--------------------------------|-------|
| [00000000]      | AIN1(CVBS)                     |       |
| [0000001]       | AIN2(CVBS)                     |       |
| [0000010]       | AIN3(CVBS)                     |       |
| [00000011]      | AIN4(CVBS)                     |       |
| [00000100]      | AIN5(CVBS)                     |       |
| [00000101]      | AIN6(CVBS)                     |       |
| [00001101]      | AIN6(Y) / AIN7(C)              |       |
| [00011100]      | AIN5(Y) / AIN8(C)              |       |
| [00100011]      | AIN4(Y) / AIN9(C)              |       |
| [01100010]      | AIN3(Y) / AIN10(C)             |       |
| [00101101]      | AIN6(Y) / AIN7(Pb) / AIN9(Pr)  |       |
| [10101101]      | AIN6(G) / AIN7(R) / AIN9(B)    |       |
| [01111100]      | AIN5(Y) / AIN8(Pb) / AIN10(Pr) |       |
| [11111100]      | AIN5(G) / AIN8(R) / AIN10(B)   |       |

The connection examples are bellow. (Fourteen Patterns)

1. [CVBSx6]



| AINSEL[7:0] | Input Select      |
|-------------|-------------------|
| [00000000]  | AIN1 input (CVBS) |
| [00000001]  | AIN2 input (CVBS) |
| [00000010]  | AIN3 input (CVBS) |
| [00000011]  | AIN4 input (CVBS) |
| [00000100]  | AIN5 input (CVBS) |
| [00000101]  | AIN6 input (CVBS) |



2. [CVBSx5, S-videox1]



| AINSEL[7:0] | Input Select            |
|-------------|-------------------------|
| [00000000]  | AIN1 input (CVBS)       |
| [00000001]  | AIN2 input (CVBS)       |
| [00000010]  | AIN3 input (CVBS)       |
| [00000011]  | AIN4 input (CVBS)       |
| [00000100]  | AIN5 input (CVBS)       |
| [00001101]  | AIN6(Y) / AIN7(C) input |
|             |                         |

3. [CVBSx5, YPbPrx1]



| [00000000] AIN1 input (CVBS)                   |
|------------------------------------------------|
|                                                |
| [00000001] AIN2 input (CVBS)                   |
| [00000010] AIN3 input (CVBS)                   |
| [00000011] AIN4 input (CVBS)                   |
| [00000100] AIN5 input (CVBS)                   |
| [00101101] AIN6(Y) / AIN7(Pb) / AIN9(Pr) input |

### 4. [CVBSx5, RGBx1]



| AINSEL[7:0] | Input Select                      |
|-------------|-----------------------------------|
| [00000000]  | AIN1 input (CVBS)                 |
| [00000001]  | AIN2 input (CVBS)                 |
| [00000010]  | AIN3 input (CVBS)                 |
| [00000011]  | AIN4 input (CVBS)                 |
| [00000100]  | AIN5 input (CVBS)                 |
| [10101101]  | AIN6(G) / AIN7(R) / AIN9(B) input |



5. [CVBSx4, S-videox2]



| AINSEL[7:0] | Input Select            |
|-------------|-------------------------|
| [00000000]  | AIN1 input (CVBS)       |
| [00000001]  | AIN2 input (CVBS)       |
| [00000010]  | AIN3 input (CVBS)       |
| [00000011]  | AIN4 input (CVBS)       |
| [00011100]  | AIN5(Y) / AIN8(C) input |
| [00001101]  | AIN6(Y) / AIN7(C) input |
|             |                         |

6. [CVBSx4, S-videox1, YPbPrx1]



| AINSEL[7:0] | Input Select                         |
|-------------|--------------------------------------|
| [00000000]  | AIN1 input (CVBS)                    |
| [00000001]  | AIN2 input (CVBS)                    |
| [00000010]  | AIN3 input (CVBS)                    |
| [00000011]  | AIN4 input (CVBS)                    |
| [00001101]  | AIN6(Y) / AIN7(C) input              |
| [01111100]  | AIN5(Y) / AIN8(Pb) / AIN10(Pr) input |

7. [CVBSx4, S-videox1, RGBx1]



| AINSEL[7:0] | Input Select                       |
|-------------|------------------------------------|
| [00000000]  | AIN1 input (CVBS)                  |
| [00000001]  | AIN2 input (CVBS)                  |
| [00000010]  | AIN3 input (CVBS)                  |
| [00000011]  | AIN4 input (CVBS)                  |
| [00001101]  | AIN6(Y) / AIN7(C) input            |
| [11111100]  | AIN5(G) / AIN8(R) / AIN10(B) input |
|             |                                    |



CVBS -AIN1 CVBS -AIN2 CVBS -AIN3 CVBS -AIN4 G-----AIN5 Y-AIN6 Pb — AIN7 R — AIN8 Pr — AIN9 AIN10 в —

| AINSEL[7:0] | Input Select                        |
|-------------|-------------------------------------|
| [00000000]  | AIN1 input (CVBS)                   |
| [00000001]  | AIN2 input (CVBS)                   |
| [00000010]  | AIN3 input (CVBS)                   |
| [00000011]  | AIN4 input (CVBS)                   |
| [00101101]  | AIN6(Y) / AIN7(Pb) / AIN9(Pr) input |
| [11111100]  | AIN5(G) / AIN8(R) / AIN10(B) input  |
|             |                                     |

25

10. [CVBSx4, YPbPrx1, RGBx1]



| AINSEL[7:0] | Input Select                       |
|-------------|------------------------------------|
| [00000000]  | AIN1 input (CVBS)                  |
| [00000001]  | AIN2 input (CVBS)                  |
| [00000010]  | AIN3 input (CVBS)                  |
| [00000011]  | AIN4 input (CVBS)                  |
| [10101101]  | AIN6(G) / AIN7(R) / AIN9(B) input  |
| [11111100]  | AIN5(G) / AIN8(R) / AIN10(B) input |

9. [CVBSx4, RGBx2]



| AINSEL[7:0] | Input Select                         |
|-------------|--------------------------------------|
| [00000000]  | AIN1 input (CVBS)                    |
| [00000001]  | AIN2 input (CVBS)                    |
| [00000010]  | AIN3 input (CVBS)                    |
| [00000011]  | AIN4 input (CVBS)                    |
| [00101101]  | AIN6(Y) / AIN7(Pb) / AIN9(Pr) input  |
| [01111100]  | AIN5(Y) / AIN8(Pb) / AIN10(Pr) input |

8. [CVBSx4, YPbPrx2]

AKM



11. [CVBSx3, S-videox3]



| AINSEL[7:0] | Input Select            |
|-------------|-------------------------|
| [00000000]  | AIN1 input (CVBS)       |
| [00000001]  | AIN2 input (CVBS)       |
| [00000010]  | AIN3 input (CVBS)       |
| [00100011]  | AIN4(Y) / AIN9(C) input |
| [00011100]  | AIN5(Y) / AIN8(C) input |
| [00001101]  | AIN6(Y) / AIN7(C) input |

12. [CVBSx3, S-Videox2, YPbPrx1]



| AINSEL[7:0] | Input Select                         |
|-------------|--------------------------------------|
| [0000000]   | AIN1 input (CVBS)                    |
| [00000001]  | AIN2 input (CVBS)                    |
| [00000010]  | AIN3 input (CVBS)                    |
| [00100011]  | AIN4(Y) / AIN9(C) input              |
| [00001101]  | AIN6(Y) / AIN7(C) input              |
| [01111100]  | AIN5(Y) / AIN8(Pb) / AIN10(Pr) input |

13. [CVBSx3, S-Videox2, RGBx1]



| AINSEL[7:0] | Input Select                       |
|-------------|------------------------------------|
| [00000000]  | AIN1 input (CVBS)                  |
| [00000001]  | AIN2 input (CVBS)                  |
| [00000010]  | AIN3 input (CVBS)                  |
| [00100011]  | AIN4(Y) / AIN9(C) input            |
| [00001101]  | AIN6(Y) / AIN7(C) input            |
| [11111100]  | AIN5(G) / AIN8(R) / AIN10(B) input |



### 14. [CVBSx2, S-Videox4]



### 7.2 Analog band limiting filter and analog clamp circuit

### 7.2.1 Analog band limiting filter

The characteristics of the AK8854 internal analog band limiting filter (anti-aliasing), which is in front of the AD converter input, are as follows:

 $\pm 1$ dB (~6MHz)

-22dB (27MHz)....Typical value

#### 7.2.2 Analog clamp circuit

The analog circuit of the AK8854 clamps the input signal to the reference level. The way to clamps the input signal is as follows.

#### [CVBS signal decoding]

AK8854 clamps the input signal to sync tip. (analog sync tip clamp)

The clamp timing pulse, with its origin at the falling edge of the internally synchronized and separated sync signal, is generated at approximately the central position of the sync signal.

[S-video signal decoding]

(Y signal)

AK8854 clamps the Y signal to sync tip. (analog sync tip clamp)

The clamp timing pulse, with its origin at the falling edge of the internally synchronized and separated sync signal, is generated at approximately the central position of the sync signal.

(C signal)

AK8854 clamps the C signal to the middle level. (analog middle clamp)

The clamp timing pulse is generated at same timing with Y signal.

### [YPbPr signal decoding]

[1]

The way to clamps the input signal at YPbPr signal decoding can be set by register as follows.

| <br>TEDERCE DI. Select the way to clamps the input signal at TEDET signal decodeling. |                                                            |       |
|---------------------------------------------------------------------------------------|------------------------------------------------------------|-------|
| YPBPRCP-bit                                                                           | Clamp                                                      | Notes |
| [0]                                                                                   | Y: analog sync tip clamp<br>Pb, Pr: analog backporch clamp |       |
| [4]                                                                                   | Y: analog sync tip clamp                                   | *     |

## YPBPRCP-bit: Select the way to clamps the input signal at YPbPr signal decodeing

Pb, Pr: analog middle clamp \*If Pb and Pr signal have sync signal, analog middle clamp must not be set .

The analog backporch clamp timing pulse is generated at approximately the central position of the backporch interval.



### [RGB signal decoding]

"Sync on Green"

(G signal)

AK8854 clamps the G signal to sync tip.

The clamp timing pulse, with its origin at the falling edge of the internally synchronized and separated sync signal, is generated at approximately the central position of the sync signal. (B, R signal)

AK8854 clamps the B and R signal to the pedestal level. The clamp timing pulse is generated at same timing with G signal. (analog bottom clamp)

But, if ALLSYNC is [1], AK8854 clamps all RGB signal to sync tip.

"H/VSYNC or CSYNC"

AK8854 clamps all RGB signal to the pedestal level. The clamp timing pulse, with its origin at the falling edge of the internally synchronized and separated sync signal, is generated at approximately the central position of the sync signal. (analog bottom clamp) But, if ALLSYNC is [1], AK8854 clamps all RGB signal to sync tip.

| ALLSYNC-bit | Sync signal of RGB                                                                                        | Notes |
|-------------|-----------------------------------------------------------------------------------------------------------|-------|
| [0]         | (SOG): R and B signals don't contain sync signal.<br>(C, H/V): All RGB signals don't contain sync signal. |       |
| [1]         | (SOG): R and G signals also contain sync signal.<br>(C, H/V): All RGB signals contain sync signal.        |       |

ALLSYNC-bit: Setting for sync signal of RGB input.

(SOG): Sync On Green (C,H/V): CSYNC or H/VSYNC

Pulse positions are bellow.





Additionary, the AK8854 can change the position, width and current value of clamp pulse by registers.

| ne width of clamp pulse. |                                              | Sub-address 0x01_[7:6]              |
|--------------------------|----------------------------------------------|-------------------------------------|
| Clamp width              | Notes                                        |                                     |
| 275nsec                  |                                              |                                     |
| 555nsec                  |                                              |                                     |
| 1.1usec                  |                                              |                                     |
| 2.2usec                  |                                              |                                     |
|                          | Clamp width<br>275nsec<br>555nsec<br>1.1usec | Clamp width     Notes       275nsec |

The positions of all clamp pulse are changed.

•CLPSTAT[1:0]: Set the position of clamp pulse.

Sub-address 0x01\_[5:4]

| CLPSTAT[1:0]-bits | Clamp position                                            | Notes |
|-------------------|-----------------------------------------------------------|-------|
| [00]              | Sync tip/ middle/ bottom clamp: Centor of horizontal sync |       |
|                   | Back porch clamp: Centor of backporch interval            |       |
| [01]              | (1/128) H delay                                           |       |
| [10]              | (2/128) H advance                                         |       |
| [11]              | (1/128) H advance                                         |       |
|                   |                                                           |       |

The positions of all clamp pulse are changed.

| ○BCLPSTAT[2:0]: Set the | position of analog backporch clamp pulse. | Sub-address 0x01_[2:0] |
|-------------------------|-------------------------------------------|------------------------|
| BCLPSTAT[1:0]-bits      | Clamp position                            | Notes                  |
| [000]                   | Same position with "CLPSTAT" setting      |                        |
| [001]                   | (1/128)H delay from "CLPSTAT" setting     |                        |
| [010]                   | (2/128)H delay from "CLPSTAT" setting     |                        |
| [011]                   | (3/128)H delay from "CLPSTAT" setting     |                        |
| [100]                   | (4/128)H advance from "CLPSTAT" setting   |                        |
| [101]                   | (3/128)H advance from "CLPSTAT" setting   |                        |
| [110]                   | (2/128)H advance from "CLPSTAT" setting   |                        |
| [111]                   | (1/128)H advance from "CLPSTAT" setting   |                        |

Set only the position of analog backporch clamp pulse.



| CLPG[1:0]-bit | Clamp current value | Notes               |
|---------------|---------------------|---------------------|
| [00]          | Min.                |                     |
| [01]          | Middle 1 (Default)  | Middle 1 < Middle 2 |
| [10]          | Middle 2            |                     |
| [11]          | Max.                |                     |

| ○UDG[1:0] : Set the current value of rough clamp in analog block. |                     | Sub-address 0x02_[3:2] |                     |
|-------------------------------------------------------------------|---------------------|------------------------|---------------------|
| UDG[1:0]-bit                                                      | Clamp current value | Notes                  |                     |
| [00]                                                              | Min. (Default)      |                        |                     |
| [01]                                                              | Middle 1            |                        | Middle 1 < Middle 2 |
| [10]                                                              | Middle 2            |                        |                     |
| [11]                                                              | Max.                |                        |                     |

Its digital circuit clamps the digitized input data to the pedestal level (digital pedestal clamp), as described in Sec. 7.20 below.



### 7.3 Input video signal categorization

[CVBS and S-video signal decoding]

The AK8854 can decode the following video signals, in accordance with the register setting.

NTSC-M,J NTSC-4.43 PAL-B,D,G,H,I,N PAL-Nc PAL-M PAL-60 SECAM

In auto detection mode, it automatically recognizes the input signal category, from among the above.

The register settings for the input signal characterization are essentially as follows.

VSCF[1:0]-bits: Setting for subcarrier frequency of input signal.

| VSCF[1:0]-bits | Subcarrier frequency (MHz) | Formats                                            |
|----------------|----------------------------|----------------------------------------------------|
| [00]           | 3.57954545                 | NTSC-M,J                                           |
| [01]           | 3.57561149                 | PAL-M                                              |
| [10]           | 3.58205625                 | PAL-Nc                                             |
| [11]           | 4.43361875                 | PAL-B, D, G, H, I, N, NTSC-4.43,<br>PAL-60, SECAM* |

\*For SECAM input signal, set VSCF[1:0] to [11].

### VCEN[1:0]-bits: Setting for color encode format of input signal.

| VCEN[1:0]-bits | Color encode format | Notes |
|----------------|---------------------|-------|
| [00]           | NTSC                |       |
| [01]           | PAL                 |       |
| [10]           | SECAM               | *     |
| [11]           | Reserved            |       |

\*In case of YPbPr and RGB, SECAM is prohibited.

#### VLF-bit: Setting for line frequency of each input frame.

| VLF-bit | Number of lines | Notes                               |
|---------|-----------------|-------------------------------------|
| [0]     | 525             | NTSC-M, J, NTSC-4.43, PAL-M, PAL-60 |
| [1]     | 625             | PAL-B, D, G, H, I, N, Nc, SECAM     |

BW-bit: Setting for decoding of input signal as monochrome signal (monochrome mode)

| BW-bit | Signal type                                      | Notes |
|--------|--------------------------------------------------|-------|
| [0]    | Not monochrome (monochrome mode OFF)             |       |
| [1]    | Decode as monochrome signal (monochrome mode ON) |       |

In the monochrome mode at CVBS decoding, the input signal is treated as a monochrome signal, and all sampling data digitized the the AD converter passes through the luminance process and is processed as a luminance signal. Thus, with this bit ON, the signal input to the Y/C separation block is all output as luminance signal data to the luminance signal processing block.

In the monochrome mode at S-video decoding, Y signal is only decoded.

In the monochrome mode, the CbCr code is output as 0x80 (601 level data) regardless of the input.



#### SETUP-bit: Setting for presence or absence of input signal SETUP.

| SETUP-bit | SETUP presence/absence | Notes        |
|-----------|------------------------|--------------|
| [0]       | Setup absent           | _            |
| [1]       | Setup present          | 7.5IRE Setup |

With the Setup present setting, the luminance and color signals are processed as follows: Luminance signal: Y=(Y-7.5)/0.925 Color signal: U=U/0.925, V=V/0.925

[YPbPr signal decoding]

The AK8854 can decode the following video signals, in accordance with the register setting.

525i, 625i (EIA-770.1-A and EIA-770.2-A)

#### VLF-bit: Setting for line frequency of each input frame.

| VLF-bit | Number of lines | Notes |
|---------|-----------------|-------|
| [0]     | 525             |       |
| [1]     | 625             |       |

BW-bit: Setting for decoding of input signal as monochrome signal (monochrome mode)

| BW-bit | Signal type                                      | Notes |
|--------|--------------------------------------------------|-------|
| [0]    | Not monochrome (monochrome mode OFF)             |       |
| [1]    | Decode as monochrome signal (monochrome mode ON) | *     |

\*Y signal is only decoded.

| SET OF -bit. Setting for presence of absence of input signal SET OF . |                        |              |  |
|-----------------------------------------------------------------------|------------------------|--------------|--|
| SETUP-bit                                                             | SETUP presence/absence | Notes        |  |
| [0]                                                                   | Setup absent           | _            |  |
| [1]                                                                   | Setup present          | 7.5IRE Setup |  |

With the Setup present setting, the luminance and color signals are processed as follows: Luminance signal: Y=(Y-7.5)/0.925 Color signal: U=U/0.925, V=V/0.925

CSSL-bit: Setting for sync level of Y signal.

|          | le le le l'el el glian |             |
|----------|------------------------|-------------|
| CSSL-bit | Sync level(mV)         | Notes       |
| [0]      | 300                    | EIA-770.2-A |
| [1]      | 286                    | EIA-770.1-A |

### [RGB signal decoding]

The AK8854 can decode the following video signals, in accordance with the register setting.

525i, 625i (SMPTE-253M)

VLF-bit: Setting for line frequency of each input frame.

| VLF-bit | Number of lines | Notes |
|---------|-----------------|-------|
| [0]     | 525             |       |
| [1]     | 625             |       |

#### RGBSS[1:0]-bits: Selecting sync signal for RGB intput.

| RGBSS-bits | Sync signal   | Notes |
|------------|---------------|-------|
| [00]       | Sync On Green |       |
| [01]       | CSYNC         |       |
| [10]       | H/VSYNC       |       |
| [11]       | Reserved      |       |

BW-bit: Setting for decoding of input signal as monochrome signal (monochrome mode)

| BW-bit | Signal type                                      | Notes |
|--------|--------------------------------------------------|-------|
| [0]    | Not monochrome (monochrome mode OFF)             |       |
| [1]    | Decode as monochrome signal (monochrome mode ON) | *     |

\*Y signal is only decoded.

SETUP-bit: Setting for presence or absence of input signal SETUP.

| SETUP-bit SETUP presence/absence |               | Notes        |
|----------------------------------|---------------|--------------|
| [0] Setup absent                 |               | -            |
| [1]                              | Setup present | 7.5IRE Setup |

With the Setup present setting, the luminance and color signals are processed as follows: Luminance signal: Y=(Y-7.5)/0.925 Color signal: U=U/0.925, V=V/0.925

ALLSYNC-bit: Setting for RGB signal with or without sync signal.]

| ALLSYNC-bit | Sync signal                                                                                     | Notes |
|-------------|-------------------------------------------------------------------------------------------------|-------|
| [0]         | (SOG): There is sync signal on Green only.<br>(C. H/ V): There are not sync signals on all RGB. | *     |
| [1]         | (SOG):There are sync signals on all RGB.<br>(C. H/ V): There are sync signals on all RGB.       |       |

\*(SOG): Sync On Green input (C, H/ V):CSYNC orH/VSYNC input

CSSL-bit: Setting for sync level.

| CSSL-bit | Sync level(mV) | Notes |
|----------|----------------|-------|
| [0]      | 300            |       |
| [1]      | 286            |       |

CSCL-bit: Setting for level of color transform.

| - , | <b>J</b> |                     |       |
|-----|----------|---------------------|-------|
|     | CSCL-bit | Transform level     | Notes |
|     | [0]      | 700mV corresponding |       |
|     | [1]      | 714mV corresponding |       |

\*There is relation between CSSL-bit and CSCL-bit.

| C  | SSL-bit        | CSCL-bit |                                                    |  |
|----|----------------|----------|----------------------------------------------------|--|
|    |                |          | Input sync/ active signal is 300mV/ 700mV.         |  |
| [( | D]             | [1]      | Input sync/ active signal is 300mV/ 700mV.         |  |
|    |                | [']      | But, the active level of color transform is 714mV. |  |
|    | [1] [0]<br>[1] |          | Input sync/ active signal is 286mV/ 714mV.         |  |
| [1 |                |          | But, the active level of color transform is 700mV. |  |
|    |                |          | Input sync/ active signal is 286mV/ 714mV          |  |

Ak8854 acceptH/VSYNC orCSYNC as external sync signal The register for H/VSYNC orCSYNC is as follows.

CSY[1:0]-bit: Setting for wave form of external sync signal.

| CSY-bit | Sync type     | Notes                      |
|---------|---------------|----------------------------|
| [00]    | CSYNC1 ~ 4    |                            |
| [01]    | CSYNC5H/VSYNC | Refer to fig. 1 ~ 4.       |
| [10]    | CSYNC6        | Refer to fig. $1 \sim 4$ . |
| [11]    | Reserved      |                            |



# [Fig. 1] Wave form of external sync signals (525Line interlace)



|                       | a (usec) | b (usec) | c (usec)    | d (usec)      |
|-----------------------|----------|----------|-------------|---------------|
| Pulse width (Typical) | 63.556   | 4.7      | 2.35 (=b/2) | 31.778 (=a/2) |



# [Fig. 2] Wave form of external sync signals (625Line interlace)



|                       | a (usec) | b (usec) | c (usec)    | d (usec)  |
|-----------------------|----------|----------|-------------|-----------|
| Pulse width (Typical) | 64       | 4.7      | 2.35 (=b/2) | 32 (=a/2) |



# [Fig. 3] Wave form of external sync signals (525Line non-interlace)



|                       | a (usec) | b (usec) | c (usec)    | d (usec)      |
|-----------------------|----------|----------|-------------|---------------|
| Pulse width (Typical) | 63.556   | 4.7      | 2.35 (=b/2) | 31.778 (=a/2) |



# [Fig. 4] Wave form of external sync signals (625Line non-interlace)



|                       | a (usec) | b (usec) | c (usec)    | d (usec)  |
|-----------------------|----------|----------|-------------|-----------|
| Pulse width (Typical) | 64       | 4.7      | 2.35 (=b/2) | 32 (=a/2) |

VLSTR[1:0]-bit: Setting for start position at vertical sync interval of external sync signal. It is effective only CSY=[01] or [10].

|           |                      | 10]:                 |                             |
|-----------|----------------------|----------------------|-----------------------------|
| VLSTR-bit | Start line           | Notes                |                             |
| VLSTR-bit | 525 line (Odd/ Even) | 625 line (Odd/ Even) | NOLES                       |
| [00]      | Line 4 / Line 266.5  | Line 1/ Line 313.5   |                             |
| [01]      | Line 3 / Line 265.5  | Line 625/ Line 312.5 | Refer to fig.1 ~ 4 for line |
| [10]      | Line 2 / Line 264.5  | Line 624/ Line 311.5 | number                      |
| [11]      | Line 1 / Line 263.5  | Line 623/ Line 310.5 |                             |

VLSTP[2:0]-bit: Setting for end position at vertical sync interval of external sync signal. It is effective only CSY=[01] or [10]

|           |                      | ן טר [ וט].          |                             |
|-----------|----------------------|----------------------|-----------------------------|
| VLSTP-bit | End line             | Notes                |                             |
| VL31F-DIL | 525 line (Odd/ Even) | 625 line (Odd/ Even) | NOLES                       |
| [000]     | Line 4 / Line 266.5  | Line 1/ Line 313.5   |                             |
| [001]     | Line 5 / Line 267.5  | Line 2/ Line 314.5   |                             |
| [010]     | Line 6 / Line 268.5  | Line 3/ Line 315.5   | Defer to fig 1 4 for line   |
| [011]     | Line 7 / Line 269.5  | Line 4/ Line 316.5   | Refer to fig.1 ~ 4 for line |
| [100]     | Line 8 / Line 270.5  | Line 5/ Line 317.5   | number                      |
| [101]     | Line 9 / Line 271.5  | Line 6/ Line 318.5   |                             |
| [110]     | Line 10 / Line 272.5 | Line 7/ Line 319.5   |                             |

For example, the settings for wave forms of CSYNC5, CSYNC6 in Fig.1 ~ 4 are VLSTR=[11] and VLSTP=[110]. The settings for wave forms of H/VSYNC in Fig.1 ~ 4 are VLSTR=[00] and VLSTP=[010].

\*It is prohibited that vertical sync interval of external sync signal is 1 line or 2 lines.

| С | CSDLY[2:0]-bit: Setting for timing between external sync signal and RGB signal. |                                                                     |       |  |  |
|---|---------------------------------------------------------------------------------|---------------------------------------------------------------------|-------|--|--|
|   | CSYDLY-bit                                                                      | Timing                                                              | Notes |  |  |
|   | [000]                                                                           | No delay and No advance between external sync signal and RGB signal |       |  |  |
|   | [001]                                                                           | External sync signal has 1 pixel delay from RGB signal.             |       |  |  |
|   | [010]                                                                           | External sync signal has 2 pixels delay from RGB signal.            |       |  |  |
|   | [011]                                                                           | External sync signal has 3 pixels delay from RGB signal.            |       |  |  |
|   | [100]                                                                           | External sync signal has 4 pixels delay from RGB signal.            |       |  |  |
|   | [101]                                                                           | External sync signal has 3 pixels advance from RGB signal.          |       |  |  |
|   | [110]                                                                           | External sync signal has 2 pixels advance from RGB signal.          |       |  |  |

External sync signal has 1 pixel advance from RGB signal.

C

[110] [111]

The register settings for auto detection are essentially as follows.

| AUTODET-bit: Settings for auto detection of inj | put signal (a | auto detection mode) |
|-------------------------------------------------|---------------|----------------------|
|-------------------------------------------------|---------------|----------------------|

| AUTODET-bit | Auto detection | Notes          |
|-------------|----------------|----------------|
| [0]         | OFF            | Manual setting |
| [1]         | ON             | _              |

The auto detection recognizes the following parameters.

| Number of lines pe   | er frame: 525/625 |
|----------------------|-------------------|
| Carrier frequencies  | s: 3.57954545     |
|                      | 3.57561149        |
|                      | 3.58205625        |
|                      | 4.43361875        |
| Color encoding forma | ts: NTSC          |
|                      | PAL               |
|                      | SECAM             |
| Monochrome signal:   | Not monochrom     |

onochrome signal: Not monochrome/monochrome Note: Automatic monochrome detection is active if the color kill setting is ON (COLKILL-bit = [1].)

The AK8854 stores the detected parameter to the Input Video Status Register (thus, as an internal notice function).

This enables the host to distinguish among the formats NTSC-M, J; NTSC-4.43; PAL-B, D, G, H, I, N; PAL-M; PAL-Nc; PAL-60; SECAM; and monochrome.

It should be noted that it does not detect NTSC-M, NTSC-J, or PAL-B, D, G, H, I, N formats.

And, AK8854 can detect only 525L/ 625L at YPbPr or RGB input.

In auto detection, the candidates for detection can be limited as shown below.

| Bit   | Register<br>Name |                         | R/W | Definition                                               |
|-------|------------------|-------------------------|-----|----------------------------------------------------------|
| bit 0 | NDPALM           | No Detect PAL-M bit     | R/W | [0]: PAL-M candidate<br>[1]: PAL-M non-candidate         |
| bit 1 | NDPALNC          | No Detect PAL-Nc bit    | R/W | [0]: PAL-Nc candidate<br>[1]: PAL-Nc non-candidate       |
| bit 2 | NDSECAM          | No Detect SECAM bit     | R/W | [0]: SECAM candidate<br>[1]: SECAM non-candidate         |
| bit 3 | Reserved         | Reserved                | R/W | Reserved                                                 |
| bit 4 | NDNTSC443        | No Detect NTSC-4.43 bit | R/W | [0]: NTSC-4.43 candidate<br>[1]: NTSC-4.43 non-candidate |
| bit 5 | NDPAL60          | No Detect PAL-60 bit    | R/W | [0]: PAL-60 candidate<br>[1]: PAL-60 non-candidate       |
| bit 6 | ND525L           | No Detect 525Line bit   | R/W | [0]: 525 line candidate<br>[1]: 525 line non-candidate   |
| bit 7 | ND625L           | No Detect 625Line bit   | R/W | [0]: 625 line candidate<br>[1]: 625 line non-candidate   |

NDMODE Register: For limiting auto detection candidates



In making the above register settings, the following restrictions apply,

- 1. Setting both NDNTSC443(bit 4) and NDPAL60(bit 5) to [1] (High) is prohibited.
- 2. Setting both ND525L(bit 6) and ND625L(bit 7) to [1] (High) is prohibited.
- 3. To limit candidate formats, it is necessary to have the auto detection mode OFF while first setting the register to non-limited signal status and next the NDMODE settings, and then setting the auto detection mode to ON.



#### 7.4 Output data format

In the AK8854, the settings for the output code and the vertical blanking intervals for the output signal are as follows.

| VBIL[2:0]-bits | 525/625 lines | Vertical blanking interval             | Notes   |  |
|----------------|---------------|----------------------------------------|---------|--|
| [001]          | 525           | Line1~Line20 and Line263.5~Line283.5   | +1Line  |  |
|                | 625           | Line623.5~Line23 and Line311~Line336.5 | TLINE   |  |
| [010]          | 525           | Line1~Line21 and Line263.5~Line284.5   | +2Lines |  |
| [010]          | 625           | Line623.5~Line24 and Line311~Line337.5 | +2LINES |  |
| [011]          | 525           | Line1~Line22 and Line263.5~Line285.5   | +3Lines |  |
|                | 625           | Line623.5~Line25 and Line311~Line338.5 | TOLINES |  |
| [000]          | 525           | Line1~Line19 and Line263.5~Line282.5   | Default |  |
| [000]          | 625           | Line623.5~Line22 and Line311~Line335.5 |         |  |
| [101]          | 525           | Line1~Line16 and Line263.5~Line279.5   | -3Lines |  |
| [101]          | 625           | Line623.5~Line19 and Line311~Line332.5 | -SLINES |  |
| [110]          | 525           | Line1~Line17 and Line263.5~Line280.5   | -2Lines |  |
| [ I I U]       | 625           | Line623.5~Line20 and Line311~Line333.5 | -2LINES |  |
| 525            |               | Line1~Line18 and Line263.5~Line281.5   | -1Line  |  |
| [111]          | 625           | Line623.5~Line21 and Line311~Line334.5 | - ILINE |  |
| [100]          | Reserved      | Reserved                               | _       |  |

VBIL[2:0]-bits: Settings for vertical blanking interval

As indicated in this table, the default values are Lines 1~19 and 263.5~282.5 for 525-line signals and Lines 623.5~22 and 311~335.5 for 625-line signals, and other specific values are set by entering the difference from these default values.

#### 601LIMIT-bit: Settings for output data code Min/Max

| 601LIMIT-bit Output data code Min~Max |                             | Notes   |  |  |  |
|---------------------------------------|-----------------------------|---------|--|--|--|
| [0]                                   | Y: 1~254<br>Cb, Cr: 1~254   | Default |  |  |  |
| [1]                                   | Y: 16~235<br>Cb, Cr: 16~240 |         |  |  |  |

The AK8854 data code output format (Y:Cb:Cr=4:2:2) is compliant with ITU-R BT.601.

All internal calculating operations are made with Min = 1, Max = 254.

With 601LIMIT-bit set to [1], codes 1~15 and 236~254 are respectively clipped to 16,235.



#### TRSVSEL-bit: Settings for V-bit handling in ITU-R BT.656 format

| TRSVSEL-bit                                     | 525                               | -line                           | 625-line        |                                    |
|-------------------------------------------------|-----------------------------------|---------------------------------|-----------------|------------------------------------|
|                                                 | V-bit=0                           | V-bit=1                         | V-bit=0         | V-bit=1                            |
| [0]<br>ITU-R BT 656-3<br>compliant              | Line10~Line263<br>Line273~Line525 | Line1~Line9<br>Line264~Line272  | Line23~Line310  | Line1~Line22                       |
| [1]<br>ITU-R BT 656-4<br>SMPTE125M<br>compliant | Line20~Line263<br>Line283~Line525 | Line1~Line19<br>Line264~Line282 | Line336~Line623 | Line311~Line335<br>Line624~Line625 |

These values are unaffected by the VBIL[2:0]-bits setting.

#### SLLVL-bit: Settings for slice level

| SLLVL-bit | Slice level |
|-----------|-------------|
| [0]       | 25IRE       |
| [1]       | 50IRE       |

The results of VBI slicing by the AK8854 slicing function are output as ITU-R BT.601 digital data. The VBI interval is set via VBIL[2:0]-bits. VBI slicing is performed in the luminance signal processing path, so that the Cb/Cr value of the effective line 601 output code is output at the same level as the corresponding luminance signal.

The slice level and the output code are set via the register. The output code value is set via the Hi/Low Slice Data Set Register, as follows.

Hi Slice Data Set Register\*:

Setting for higher of two values resulting from slicing. Default: 0xEB(235)

Low Slice Data Set Register\*: Setting for lower of two values resulting from slicing.

Default: 0x10(16)

\*Note that a setting of 0x00 or 0xFF corresponds to a special 601 code.

# VBIDEC[1:0]-bits: Settings for decode data in the VBI period

| VBIDEC[1:0]-bits | Decode data                   | Notes                                                                                         |
|------------------|-------------------------------|-----------------------------------------------------------------------------------------------|
| [00]             | Black level output            | Y = 0x10<br>Cb/Cr = 0x80                                                                      |
| [01]             | Monochrome mode               | Y = data converted to 601 level<br>Cb/Cr = 0x80                                               |
| [10]             | Sliced data output during VBI | Y/Cb/Cr = value corresponding to slice level<br>(Value set at Hi/Low Slice Data Set Register) |
| [11]             | Reserved                      | Reserved                                                                                      |

Note that, with VBI period settings of Lines 1~9 and 263.5~272.5 in the 525 Line and Lines 623.5~6.5 and 311~318 in the 625 Line, the setting VBIDEC[1:0] will not be entered and the output will be in Black level code.



\*Threshold values (mV) are approximate.

High/Low conversion is performed for either the Cb/Y or the Cr/Y combination. The above figure is an example of the conversion points for Cb/Y.

It must be set VBIDEC[1:0]=[00] (Black level output ) at YPbPr or RGB input.

#### 7.5 Output pin status

For normal operation, the output from the DATA[7:0], VD\_F, DVALID\_F, NSIG, and HD pins can each be fixed at Low via the Output Control Register. Note, however, that the OE, PDN, and RSTN pin states will have priority regardless of these register settings.

# 7.6 VLOCK mechanism

The AK8854 synchronizes internal operation with the input signal frame structure. If, for example, the frame structure of the input signal comprises 524 lines, the internal operation will have a structure of 524 lines per frame. This mechanism is termed the VLOCK mechanism. If an input signal changes from a structure of 525 lines per frame to one of 524 lines per frame, internal operation will change accordingly, and the VLOCK mechanism will go to UnLock via a pull-in process. In such case, the UnLock status can be confirmed via the control register [VLOCK-bit]. Note that the time required for locking of the VLOCK mechanism upon channel or other input signal switching will be about 4 frames.

**7.7 Output data timing** The AK8854 can control timing of output data.

| YCDELAY[2:0]-bits: Adjustment of Y and C timing. |
|--------------------------------------------------|
|--------------------------------------------------|

|                      |                   |      |                               |                             | _       |      |     |     |       |                 |        |       |          |       |
|----------------------|-------------------|------|-------------------------------|-----------------------------|---------|------|-----|-----|-------|-----------------|--------|-------|----------|-------|
| YCDELAY[2:0]         | YCDELAY[2:0]-bits |      | Y and C timing                |                             |         |      |     | Not | Notes |                 |        |       |          |       |
| [001]                | [001]             |      |                               | Y advance 1sample toward C. |         |      |     |     | 74n   | 74nsec advance  |        |       |          |       |
| [010]                | [010]             |      |                               | Y advance 2sample toward C. |         |      |     |     | 148   | 148nsec advance |        |       |          |       |
| [011]                | [011]             |      |                               | Y advance 3sample toward C. |         |      |     |     | 222   | 222nsec advance |        |       |          |       |
| [000]                |                   |      | No Delay and advance. Default |                             |         |      |     |     |       |                 |        |       |          |       |
| [101]                |                   |      | delay                         | 3 san                       | nple to | ward | C.  |     |       | 222             | nsec o | delay |          |       |
| [110]                |                   |      | delay                         | 2 san                       | nple to | ward | C.  |     |       | 148             | nsec o | delay |          |       |
| [111]                |                   |      | delay                         | 1 san                       | nple to | ward | C.  |     |       | 74n             | sec de | elay  |          |       |
| [100]                |                   | R    | eserve                        | ed                          |         |      |     |     |       |                 |        |       |          |       |
| YCDELAY[2:0] = [000] | Cb0               | Y0   | Cr0                           | Y1                          | Cb1     | Y2   | Cr1 | Y3  | Cb2   | Y4              | Cr2    | Y5    | Y/C defa | ult   |
| YCDELAY[2:0] = [111] | Cb0               | Y857 | Cr0                           | Y0                          | Cb1     | Y1   | Cr1 | Y2  | Cb2   | Y3              | Cr2    | Y4    | 1sample  | delay |
| YCDELAY[2:0] = [001] | Cb0               | Y1   | Cr0                           | Y2                          | Cb1     | Y3   | Cr1 | Y4  | Cb2   | Y5              | Cr2    | Y6    | 1sample  | adv.  |
|                      |                   |      |                               |                             |         |      |     |     |       |                 |        |       | DTCLK    |       |

# ACTSTA[2:0]-bits: Adjustment of active video start position

| ACTSTA[2:0]-bits | Line a   | and active video start   | Approximate delay/advance (ns)  |
|------------------|----------|--------------------------|---------------------------------|
| [001]            | 525 Line | 124 <sup>th</sup> sample | 74, delay                       |
| [001]            | 625 Line | 134 <sup>th</sup> sample | 74, Uelay                       |
| [010]            | 525 Line | 125 <sup>th</sup> sample |                                 |
| [010]            | 625 Line | 135 <sup>th</sup> sample |                                 |
| [011]            | 525 Line | 126 <sup>th</sup> sample | 222, delay                      |
|                  | 625 Line | 136 <sup>th</sup> sample |                                 |
| [000]            | 525 Line | 123 <sup>th</sup> sample | Default value (normal position) |
| [000]            | 625 Line | 133 <sup>th</sup> sample |                                 |
| [101]            | 525 Line | 120 <sup>th</sup> sample | 222, advance                    |
|                  | 625 Line | 130 <sup>th</sup> sample |                                 |
| [110]            | 525 Line | 121 <sup>th</sup> sample | 148, advance                    |
| [TIO]            | 625 Line | 131 <sup>th</sup> sample |                                 |
| [111]            | 525 Line | 122 <sup>th</sup> sample | 74, advance                     |
| [,,,]            | 625 Line | 132 <sup>th</sup> sample |                                 |
| [100]            | Reserved | Reserved                 | _                               |

With the default value, the start position is as follows (with ITU-R BT.601 format compliance).





# 7.8 Auto Gain Control\_AGC

The AGC of the AK8854 measures the size of the input sync signal (i.e., the difference between the sync tip and pedestal levels), and adjusts the PGA value to bring the sync signal level to 286<sup>a</sup> or 300<sup>b</sup> mV. The AGC function amplifies the input signal to the appropriate size and enables input to the AD converter. The AGC function in the AK8854 is adaptive, and thus includes peak AGC as well as sync AGC. Peak AGC is effective for input signals in which the sync signal level is appropriate and only the active video signal is large.

<sup>a</sup> NTSC-M, J; NTSC-4.43; PAL-M

<sup>b</sup> PAL-B, D, G, H, I, N; PAL-Nc; PAL-60; SECAM

In YPbPr or RGB mode, the Pb, Pr, B and R signals are adjust by Y sync or G sync. The base sync level is CSSL setting value at YpbPr or RGB input.

However, AGC function must not be set when sync signal is H/VSYNC or CSYNC at RGB input.

| AGCT[1:0]-bits | Time constant | Notes                          |
|----------------|---------------|--------------------------------|
| [00]           | Disable       | AGC OFF, PGA register enabled. |
| [01]           | Fast          | T= 1Field                      |
| [10]           | Middle        | T= 7Fields                     |
| [11]           | Slow          | T= 29Fields                    |

#### AGCT[1:0]-bits: Settings for AGC time constant

T is the time constant.

Manual setting of the PGA register is possible only if AGC is disabled.

AGCT must be set "disable" when sync signal is H/VSYNC or CSYNC at RGB input.

# AGCC-bit: Settings for AGC non-sensing range

| AGCC[1:0]-bits | Non-sensing range | Notes |
|----------------|-------------------|-------|
| [00]           | ±2LSB             | -     |
| [01]           | ±3LSB             | -     |
| [10]           | ±4LSB             | -     |
| [11]           | None              | -     |

#### AGCFRZ-bit: Settings for freezing AGC function

| AGCFRZ-bit | AGC status | Notes |
|------------|------------|-------|
| [0]        | Non-frozen | -     |
| [1]        | Frozen     | -     |

Note. The gain value at the time of freezing is maintained during the frozen state, and it is then possible to read out the gain value via the PGA1,2 Control Register.

#### AGCTL-bit: Settings for selection of quick or slow transition between peak and sync AGC

| AGCTL-bit | AGC transition | Notes |
|-----------|----------------|-------|
| [0]       | Quick          | _     |
| [1]       | Slow           | _     |



# 7.9 Auto Color Control\_ACC

The ACC of the AK8854 measures the level of the input signal color burst, and adjusts the level to 286<sup>a</sup> or 300<sup>b</sup> mV, as appropriate. The ACC is not applicable to SECAM, YPbPr and RGB input. As in AGC, both ACC time constant and ACC freeze settings can be entered. <sup>a</sup> NTSC-M,J, NTSC-4.43, PAL-M

<sup>b</sup> PAL-B, D, G, H, I, N, PAL-Nc, PAL-60

#### ACCT[1:0]-bits: Settings for ACC time constant

| ACCT[1:0]-bits | Time constant | Notes       |
|----------------|---------------|-------------|
| [00]           | Disable       | ACC OFF     |
| [01]           | Fast          | T= 2Fields  |
| [10]           | Middle        | T= 8Fields  |
| [11]           | Slow          | T= 30Fields |

#### ACCFRZ-bit: Settings for freezing ACC function

| ACCFRZ-bit | ACC status | Notes |
|------------|------------|-------|
| [0]        | Non-frozen | -     |
| [1]        | Frozen     | -     |

Note. The burst-level setting at the time of freezing is maintained during the frozen state.

The ACC and Color saturation functions operate independently. If ACC is enabled, the color saturation adjustment is applied to the signal that has been adjusted to the appropriate level by the ACC.

#### 7.10 Y/C separation

The adaptive two-dimensional Y/C separation of the AK8854 utilizes a correlation detector to select the best-correlated direction from among vertical, horizontal, and diagonal samples, and selects the optimum Y/C separation mode. For NTSC-4.43, PAL-60, and SECAM inputs, the Y/C separation is one-dimensional only, regardless of the setting.

#### YCSEP[1:0]-bits: Settings for Y/C separation method

| YCSEP[1:0]-bits | Y/C separation mode | Notes                                                                |
|-----------------|---------------------|----------------------------------------------------------------------|
| [00]            | Adaptive            | Selects [01] or [10] setting, as appropriate                         |
| [01]            | 1-D                 | 1D (BPF)                                                             |
| [10]            | 2-D                 | NTSC-M, J, PAL-M: 3 Line 2-D<br>PAL-B, D, G, H, I, N, Nc: 5 Line 2-D |
| [11]            | Reserved            | —                                                                    |

For NTSC-4.43, PAL-60, and SECAM inputs, Y/C separation is 1-D only, regardless of the setting.

# 7.11 C filter

The bandwidth of the C filter can be set via the register, as follows.

## C358FIL[1:0]: Settings for C filter bandwidth, for input signal with 3.58 MHz subcarrier wave

| C358FIL[1:0] -bits | Notes    | Notes                          |  |
|--------------------|----------|--------------------------------|--|
| [00]               | Narrow   |                                |  |
| [01]               | Medium   | NTSC-M, J, PAL-M, PAL-Nc       |  |
| [10]               | Wide     | INTSC-IVI, J, FAL-IVI, FAL-IVC |  |
| [11]               | Reserved |                                |  |

C443FIL[1:0]: Settings for C filter bandwidth, for input signal with 4.43 MHz subcarrier wave

| C443FIL[1:0] -bits | Notes    | Notes                                   |  |
|--------------------|----------|-----------------------------------------|--|
| [00]               | Narrow   |                                         |  |
| [01]               | Medium   | PAL-B, D, G, H, I, N, NTSC-4.43, PAL-60 |  |
| [10]               | Wide     |                                         |  |
| [11]               | Reserved |                                         |  |
|                    |          |                                         |  |

Note. No bandwidth selection is possible for SECAM input.

### 7.12 UV filter

The UV bandwidth can be changed by switching between low pass filters types for the demodulated C signal.

UVFILSEL-bit: Settings for UV filter switching (CVBS or S-video input)

| UVFILSEL -bit | Bandwidth | Notes |
|---------------|-----------|-------|
| [0]           | Wide 1    |       |
| [1]           | Narrow 1  |       |

UVFILSEL-bit: Settings for UV filter switching (YPbPr or RGB input)

| UVFILSEL -bit | Bandwidth | Width                                   |
|---------------|-----------|-----------------------------------------|
| [00]          | Middle 1  |                                         |
| [01]          | Middle 2  | Narrow 2 < Middle 1 < Middle 2 < Wide 2 |
| [10]          | Wide 2    |                                         |
| [11]          | Narrow 2  |                                         |

#### 7.13 Digital Pixel Interpolator

The digital pixel interpolator of the AK8854 aligns vertical pixel positions in both frame-lock and fixed-clock operating modes. The pixel interpolator can be set to ON or OFF via the register. With a register setting of AUTO, the pixel interpolator is OFF or ON depending on the clock mode, as follows.

| Line-locked clock mode  | OFF |
|-------------------------|-----|
| Frame-locked clock mode | ON  |
| Fixed-clock mode        | ON  |

INTPOL[1:0]-bits: Settings for pixel interpolator operation

| INTPOL[1:0]-bits | Interpolator operation | Notes                    |  |
|------------------|------------------------|--------------------------|--|
| [00]             | Auto                   | Dependent on clock mode. |  |
| [01]             | ON                     | _                        |  |
| [10]             | OFF                    | —                        |  |
| [11]             | Reserved               | —                        |  |

# 7.14 Clock generation

The AK8854 operates in the following three clock modes.

- 1. Line-locked clock mode
  - The "line-locked clock" is generated by PLL using the horizontal sync signal within the input signal. If no input signal is present, the AK8854 will switch from this mode to fixed-clock mode.
- Frame-locked mode The "frame-locked clock" is generated by PLL using the vertical sync signal within the input signal. If no input signal is present, the AK8854 will switch from this mode to fixed-clock mode.
- 3. Fixed-clock mode

No PLL control is applied in this mode, which is enabled only when either it is set via the register or no input signal is present. In this mode, data capture cannot be performed in EAV (end active video), and must be performed in SAV (start active video) format. The number of pixels per line is not guaranteed in this mode, but data guarantee is performed in the interval from SAV to EAV.

The AK8854 transition function automatically switches among the above modes and selects the optimum one, and when no input signal is present switches to the fixed-clock mode.

In the line-locked and frame-locked clock modes, the clock is synchronized with the input signal and the output is thus ITU-R BT.656 compliant. It should be noted, however, that ITU-R BT.656-compliant output may not be possible with low-quality input signals.

It should also be noted that in the fixed-clock mode the sample number will be insufficient for ITU-R BT.656 compliance, due to non-synchronization of the input data.

| CLKMODE[1:0]-bits | Clock generation mode | Notes |
|-------------------|-----------------------|-------|
| [00]              | Automatic             | —     |
| [01]              | Line-locked           | —     |
| [10]              | Frame-locked          | _     |
| [11]              | Fixed-clock           | —     |

CLKMODE[1:0]-bits: Settings for selection of clock generation mode

# 7.15 Phase correction

In PAL-B, D, G, H, I, N, Nc, 60, and M decoding, the AK8854 performs phase correction for each line. With this function ON, color averaging is performed for each line. In the adaptive phase correction mode, interline phase correlation is sampled and color averaging is performed for correlated samples.

Interline color averaging is also performed in NTSC-M and J decoding.

No phase correction or color averaging is performed in SECAM decoding.

#### DPAL[1:0]-bits: Settings for phase correction

| DPAL[1:0]-bits | Status                         | Notes   |
|----------------|--------------------------------|---------|
| [00]           | Adaptive phase correction mode | Default |
| [01]           | Phase correction ON            | —       |
| [10]           | Phase correction OFF           | —       |
| [11]           | Reserved                       | —       |
|                |                                |         |

DPAL must be set [10] when input signal is YPbPr or RGB.

#### 7.16 No-signal output

If no input signal is found (as shown by the control bit NOSIG-bit), the output signal is black-level, blue level (blueback), or input-state (sandstorm), depending on the register setting.

#### NSIGMD-bits: Settings for output signals for no input signal

| NSIGMD [1:0]-bits | Output                  | Notes |
|-------------------|-------------------------|-------|
| [00]              | Black-level             |       |
| [01]              | Blue-level (blueback)   | —     |
| [10]              | Input-state (sandstorm) | _     |
| [11]              | Reserved                |       |

Detected signal for no-signal detection is as follows.

| Input s | ignal         | Detected Signal | Notes |
|---------|---------------|-----------------|-------|
| CVBS    |               | CVBS            |       |
| S-Vide  | 0             | Y only          |       |
| YPbPr   |               | Y only          |       |
|         | Sync On Green | G only          |       |
| RGB     | CSYNC         | C only          |       |
|         | H/VSYNC       | H-sync          |       |

# 7.17 Output interface

#### 7.17.1 656 interface

#### 7.17.1.1 Line-locked and frame-locked clock modes

In both of these modes, the decoded data output is compliant with ITU-R BT.656, which requires the following sample and line numbers.

Samples per line: 858 (525 line) or 864 (625 line)

Lines per frame: 525 or 625

It may not be possible, however, to meet these requirements if the input signal quality is poor.

In the AK8854, PLL is locked to the input signal and output-stage buffers absorb input signal jitter, but if the jitter is excessive PLL tracking may be impracticable and ITU-R BT.656 compliance may thus be lost.

In such cases, the following processing can be applied via the indicated register settings.

- (a) Line drop/repeat processing
   A line drop or line repeat will result in output signals with 524/624 or 526/626 lines per frame, respectively. Line drop/repeat processing may be performed at any line in the frame.
- (b) Pixel drop/repeat processing

A pixel drop or pixel repeat will result in output signals less or more than the required 858/864 samples in the last line of the frameor field, respectively.

Note: In the event of output-stage buffer failure, line drop/repeat processing will be performed even if the register setting is for pixel drop/repeat processing.

| ERRHND-bits | Processing mode                    | Notes   |
|-------------|------------------------------------|---------|
| [00]        | Line Drop / Line Repeat            | Default |
| [01]        | Pixel Drop / Pixel Repeat by Field |         |
| [10]        | Pixel Drop / Pixel Repeat by Frame | —       |
| [11]        | Reserved                           |         |

#### ERRHND-bits: Settings for line and pixel drop/repeat processing

# 7.17.1.2 Fixed-clock mode

In fixed-clock mode, operation is at an internally generated 27 MHz clock, from a 24.576 MHz input clock. The output signal is therefore not synchronized with the input signal, and thus not ITU- BT.656 compliant. Data is output in SAV format. As shown in the following figure, EAV is guaranteed for 720 pixels from SAV, but the sample number from EAV to SAV is not.



# 7.17.2 DVALID and timing signal interface

For connection with devices having no ITU-R.BT.656 interface, the AK8854 DVALID signal output identifies the active video interval by remaining low throughout that period, as shown in the following figure.

In fixed-clock mode, the internal clock is not synchronized with the output signal, but a space of 122/132 (NTSC/PAL) pixels is guaranteed between the horizontal sync signal and the start of the active video interval.



The AK8854 outputs the following signals from the HD, VD\_F, and DVALID\_F pins, and the indicated VD\_F and DVALID\_F output signals can also be selected via the register settings shown below.

| Timing signal output pin | 525-line                                   |                                  | 625-line                                |
|--------------------------|--------------------------------------------|----------------------------------|-----------------------------------------|
| HD                       | Low for 4.7 µs at 15.734 kHz interval      |                                  | Low for 4.7 µs at 15.625 kHz interval   |
| VD_F<br>DVALID_F         | VD Low during lines 4~6<br>and 266.5~269.5 |                                  | Low during lines 1~3.5<br>and 313.5~315 |
|                          | FIELD                                      | ODD-Field: Low; EVEN-Field: High |                                         |
|                          | DVALID                                     |                                  | Active-Low                              |

VFDSEL[1:0]-bits: Settings for VD/FIELD/DVALID selection

| VFDSEL[1:0]-bits | P            | in output     |
|------------------|--------------|---------------|
|                  | VD_F pin     | DVALID_F pin  |
| [00]             | VD signal    | DVALID signal |
| [01]             | VD signal    | Field signal  |
| [10]             | Field signal | DVALID signal |
| [11]             | Reserved     | Reserved      |

Output timing with 525-line input



Output timing with 625-line input



The output signal polarities of the DTCLK, HD, VD\_F and DVALID\_F pins can be reversed via "Output Control Register" and "Control 0 Register" settings.



# 7.18 Automatic setup processing

In auto detection mode, the AK8854 can perform automatic setup processing in accordance with the detected signal. It is not applicable to YPbPr and RGB input. The automatic setup selection is made via the STUPATOFF-bit register, as shown in the table below.

Setup processing of the signal to be decoded consists of the following.

Luminance signal: Y=(Y-7.5)/0.925 Color signal: U=U/0.925, V=V/0.925

Automatic setup processing (AK8854 in auto detection mode)

|                                   | Register setting |                                               | Detected signal setup |  |
|-----------------------------------|------------------|-----------------------------------------------|-----------------------|--|
| Detected signal                   | Setup-bit        | STUPATOFF-bit<br>(Automatic setup processing) | processing status     |  |
|                                   | [0]              | [0]                                           | Disabled              |  |
| NTSC-M, J<br>PAL-B, D, G, H, I, N | [0]              | [1]                                           | Disabled              |  |
| PAL-Nc, 60<br>SECAM               | [1]              | [0]                                           | Enabled               |  |
|                                   |                  | [1]                                           | Enabled               |  |
|                                   | [0]              | [0]                                           | Enabled               |  |
| PAL-M                             | [0]              | [1]                                           | Disabled              |  |
| NTSC-4.43                         |                  | [0]                                           | Enabled               |  |
|                                   | [1]              | [1]                                           | Enabled               |  |

In the auto detection mode, the setup processing status will be determined by the register setting on the basis of the detected signal category, with no detection as to the presence or absence of input signal setup.

# 7.19 PGA (programmable gain amp)

The PGA, located in the input stage of the AK8854, can be set in a gain range of  $-6\sim 6$  dB in gain steps of 0.1 dB.

PGA[7:0]-bits: Sets the PGA value.

This register can read the AGC setting value.

If AGC is enabled, the PGA[7:0]-bits setting value has no effect, and the PGA setting can be manually entered in the register only if AGC is disabled.

Signal input to the AK8854 should be made with the input level attenuated approximately 39% (-8.19 dB) by resistance splitting.

# 7.20 Sync separation, sync detection, and black-level fine tuning

The AK8854 performs sync separation and sync detection on the digitized input signal, uses the detected sync signal as the timing reference for the decoding process, and calculates the phase error from the separated sync signal and applies it to control of the sampling clock.

Black-level tuning can be performed in the sync separation block. The black-level fine-tuning band, which is 10 bits wide before REC 601 conversion, can be adjusted -8~+7 LSB in 1-LSB steps, with one step resulting in a change of about 0.4 LSB in the output code.

| BKLVL[3:0]-bits | Code adjustment of black level | Approx. change in 601 level (LSB) |
|-----------------|--------------------------------|-----------------------------------|
| [0001]          | +1                             | +0.4                              |
| [0010]          | +2                             | +0.8                              |
| [0011]          | +3                             | +1.2                              |
| [0100]          | +4                             | +1.6                              |
| [0101]          | +5                             | +2.0                              |
| [0110]          | +6                             | +2.4                              |
| [0111]          | +7                             | +2.8                              |
| [0000]          | Default                        | None                              |
| [1000]          | -8                             | -3.2                              |
| [1001]          | -7                             | -2.8                              |
| [1010]          | -6                             | -2.4                              |
| [1011]          | -5                             | -2.0                              |
| [1100]          | -4                             | -1.6                              |
| [1101]          | -3                             | -1.2                              |
| [1110]          | -2                             | -0.8                              |
| [1111]          | -1                             | -0.4                              |

BKLVL[3:0]-bits: Settings for black-level fine tuning

The black level is adjusted upward or downward by the value of the setting, which must be in 2's-complement form. Black-level adjustment is also enabled during the vertical blanking interval.

#### 7.21 Digital pedestal clamp

The digitally converted input signal is clamped in the digital signal processing block. The internal clamp position depends on the input signal type (either 286 mV sync or 300 mV sync), but pedestal position is output as code 16 for both types. The digital pedestal clamp function can adjust the time constant and set the coring level.

DPCT[1:0]-bits: Settings for digital pedestal clamp time constant

| DPCT[1:0]-bits | Transition time constant | Notes                      |
|----------------|--------------------------|----------------------------|
| [00]           | Fast                     | —                          |
| [01]           | Middle                   | —                          |
| [10]           | Slow                     | —                          |
| [11]           | Disable                  | Digital pedestal clamp OFF |

DPCC[1:0]-bits: Settings for digital clamp pedestal coring level

| DPCC[1:0]-bits | Transition time constant (bit) | Notes |
|----------------|--------------------------------|-------|
| [00]           | ±1                             | _     |
| [01]           | ±2                             |       |
| [10]           | ±3                             | _     |
| [11]           | Non-coring                     | _     |



# 7.22 Color killer

In CVBS or S-video input, the chroma signal quality of the input signal is determined by comparison of its color burst level against the threshold setting in the color killer control register. If the level is below the threshold, the color killer is activated, resulting in processing of the input as a monochrome signal and thus with CbCr data fixed at 0x80. Depending on the register setting, the color killer may also be activated by failure of the color decode PLL lock.

COLKILL-bit: Settings for color killer ON and OFF

| COLKILL-bit |         | Notes |
|-------------|---------|-------|
| [0]         | Enable  | —     |
| [1]         | Disable | —     |

CKLVL[3:0]-bits: For threshold setting; default setting [1000] = -23dB.

CKSCM[1:0]-bits: Used for threshold setting with SECAM input; expands 2-bit for CKLVL[3:0]-bit

CKILSEL: Settings for color killer activation

| CKILSEL-bit | CKILSEL-bit Condition for activation                                                           |   |
|-------------|------------------------------------------------------------------------------------------------|---|
| [0]         | [0] Burst level below threshold setting in CKLVL[3:0]-bits                                     |   |
| [1]         | Burst level below threshold setting in CKLVL[3:0]-bits, or<br>Failure of color decode PLL lock | _ |

# 7.23 Image quality adjustments

Image quality adjustments consist of contrast, brightness, sharpness, color saturation, and hue adjustment. All image quality adjustments are disabled during the vertical blanking interval, but contrast and brightness adjustment can be enabled by the register setting.

# 7.23.1 Contrast adjustment

CONT[7:0]-bits: For contrast adjustment; default value 0x80 (no adjustment)

Contrast adjustment involves multiplication by the gain factor setting in this register. The equation of the multiplication can be modified by register setting as follows.

If CONTSEL = [0], then YOUT = (CONT/128) x (YIN - 128) + 128

If CONTSEL = [1], then YOUT = (CONT/128) x YIN

YOUT: Contrast obtained by the calculation

YIN: Contrast before the calculation

CONT: Contrast gain factor (register setting value)

The gain factor can be set in the range  $0\sim255$ . If the calculated value is outside the specified contrast range, it is clipped to the upper '254' or lower '1' limit. With a control bit 601LIMIT setting of [1], the output will be in the range  $16\sim235$ .

CONTSEL-bit: Settings for contrast adjustment Inclination

| CONTSEL -bit | CONTSEL -bit Inclination |   |
|--------------|--------------------------|---|
| [0]          | Toward luminance of 128  | — |
| [1]          | Toward luminance of 0    | — |



# 7.23.2 Brightness adjustment

BR[7:0]-bits: For brightness adjustment; settings in 2's complement;

default value 0x00 (no adjustment)

Brightness adjustment involves multiplication of the 8Bit data luminance signal, after ITU-R BT.601 conversion, by the gain factor setting in this register, as follows.

YOUT = YIN + BR

YOUT: Brightness obtained by the calculation

YIN: Brightness before the calculation

BR: Brightness gain factor (register setting value)

The gain factor can be set in the range -127 to +127 in steps of 1, by 2's complement entry. If the calculated value is outside the specified contrast range, it is clipped to the upper '254' or lower '1' limit. With a control bit 601LIMIT setting of [1], the output will be in the range 16~235.

# 7.23.3 Color saturation adjustment

SAT[7:0]-bits: For color saturation adjustment; default value 0x80 (no adjustment)

Saturation adjustment involves multiplication of the color signal by the gain factor setting in this register. The calculated result is U/V demodulated.

The gain factor can be set in the range 0 to 255/128, in steps of 1/128.

In YPbPr or RGB mode, U and V value can be adjust indivisually.

# 7.23.4 Hue adjustment

HUE[7:0]-bits: For hue adjustment; settings in 2's complement; default value 0x00 (no adjustment)

The AK8854 can perform hue rotation with a phase rotation range of  $\pm 45^{\circ}$  in steps of about 0.35°. It is not applicable to YPbPr and RGB input.

#### 7.23.5 Sharpness adjustment

Sharpness adjustment is performed on the luminance signal as shown in the following process diagram. The filter characteristics and the coring level can be selected by following register. A sharp image can be obtained by selection of the filter with the appropriate characteristics.



SHARP[1:0]-bits: Settings for filter characteristics selection

| SHARP[1:0]-bits | Filter characteristics | Notes           |
|-----------------|------------------------|-----------------|
| [00]            | No filtering           | Filter disabled |
| [01]            | Min                    |                 |
| [10]            | Middle                 | _               |
| [11]            | Max                    |                 |

SHCORE[1:0]-bits: Settings for coring level after sharpness filtering

| SHCORE[1:0]-bits | Coring level (LSB) | Notes                  |
|------------------|--------------------|------------------------|
| [00]             | No coring          |                        |
| [01]             | ±1                 | Settings apply only to |
| [10]             | ±2                 | filtered signal.       |
| [11]             | ±3                 |                        |



VBIIMGCTL-bit: Settings for brightness and contrast adjustment status (ON/OFF) during VBI

| VBIIMGCTL -bit | Status during VBI | Notes |
|----------------|-------------------|-------|
| [0]            | Disabled          | —     |
| [1]            | Enabled           | —     |

VBIIMGCTL-bit must be set [1] when input signal is YPbPr or RGB.

#### 7.24 Luminance bandwidth adjustment

Luminance bandwidth adjustment can be performed for MPEG compression etc. The band-limiting filters for pre-compression limiting can be selected by the following register settings. Without these filters, the frequency response of the luminance signal is determined by the decimation filter.

| LUMEIL | 1.01 | -bits <sup>.</sup> | Settings | for | luminance | bandwidth | filter |
|--------|------|--------------------|----------|-----|-----------|-----------|--------|
|        | 1.0  | DILO.              | Octango  | 101 | lannance  | Danawiati | much   |

| LUMFIL[1:0] | -bits Filter ch | haracteristic | Notes             |
|-------------|-----------------|---------------|-------------------|
| [00]        | N               | o filter      | -3 dB at 6.29 MHz |
| [01]        | N               | larrow        | -3dB at 2.94MHz   |
| [10]        |                 | Mid           | -3dB at 3.30MHz   |
| [11]        |                 | Wide          | -3dB at 4.00MHz   |

#### 7.25 Sepia output

Sepia-colored output of the decoded signal can be obtained by the following register setting.

SEPIA-bit: Settings for sepia output of decoded signal

| SEPIA –bit | Output | Notes |
|------------|--------|-------|
| [0]        | Normal | —     |
| [1]        | Sepia  | —     |

#### 7.26 VBI information decoding

The AK8854 decodes closed-caption, closed-caption-extended, VBID(CGMS), and WSS signals on the vertical blanking signal, and writes the decoded data into a storage register. The AK8854 reads each data bit in Request VBI Information Register(R/W)-[3:0] as a decoding request and thereupon enters a data wait state. Data detection and decoding to the storage register are then performed which indicates the presence or absence of data at STATUS 2 Register-[3:0] for host. The host can therefore determine the stored values by reading the respective storage registers. The value in each storage register is retained until a new value is written in by data renewal. For VBID data (CGMS-A), the CRCC code is decoded and only the arithmetic result is stored in the register.

| Signal type                  | Superimposed line                              | line |
|------------------------------|------------------------------------------------|------|
| Closed Caption               | Line21 (NTSC-M, J, NTSC-4.43, PAL-M, 60)       | 525  |
| Closed Caption Extended Data | Line284 (NTSC-M, J, NTSC-4.43, PAL-M, 60)      | 525  |
| VBID                         | Line20 / 283 (NTSC-M, J, NTSC-4.43, PAL-M, 60) | 525  |
| VBID                         | Line20 / 333 (PAL-B, D, G, H, I, N, Nc, SECAM) | 625  |
| WSS                          | Line23 (PAL-B, D, G, H, I, N, Nc, SECAM)       | 625  |

The storage registers for each of the signal types are as follows. For storage bit allocations, please refer to the respective register setting descriptions.

Closed Caption 1 Register, Closed Caption 2 Register WSS 1 Register, WSS 2 Register Extended Data 1 Register, Extended Data 2 Register VBID 1 Register, VBID 2 Register



# 7.27 Internal status indicators

The AK8854 shows the internal status, with the following bit allocation.

#### NOSIG-bit: Indicates presence or absence of signal

| NOSIG -bit | Status of signal input | Notes |
|------------|------------------------|-------|
| [0]        | Signal detected        | —     |
| [1]        | No signal detected     | _     |

VLOCK-bit: Indicates status of VLOCK

| VLOCK-bit | Status of synchronization | Notes |
|-----------|---------------------------|-------|
| [0]       | Synchronized              | —     |
| [1]       | Non-synchronized          | _     |

#### COLKILON: Indicates status of color killer

| COLKILON -bit | Status of color killer | Notes |
|---------------|------------------------|-------|
| [0]           | Operation              | —     |
| [1]           | Not-operation          | —     |

It is not applicable to YPbPr and RGB input.

#### SCLKMODE-bits: Indicates status of clock mode

| - 7 |              |              |       |
|-----|--------------|--------------|-------|
|     | SCLKMODEbits | Clock mode   | Notes |
|     | [00]         | Fixed-clock  | _     |
|     | [01]         | Line-locked  |       |
|     | [10]         | Frame-locked |       |
|     | [11]         | Reserved     | —     |

PKWHITE: Indicates status of luminance decode result after passage through AGC block

| PKWHITE –bit | Status of luminance decode result | Notes |
|--------------|-----------------------------------|-------|
| [0]          | Normal                            | —     |
| [1]          | Overflow                          | _     |

OVCOL: Indicates status of color decode result after passage through ACC block

| OVCOLbit | Status of color decode result | Notes |
|----------|-------------------------------|-------|
| [0]      | Normal                        | —     |
| [1]      | Overflow                      | —     |
|          |                               |       |

It is not applicable to YPbPr and RGB input.

Status 2-Ragister: Indicates closed caption, extended data, VBID, and WSS signal status, with decoding field status shown in REALFLD-bit and adaptive AGC status in AGCSTS-bit.

| REALFLD -bit | Decoding field | Notes |
|--------------|----------------|-------|
| [0]          | Even           | —     |
| [1]          | Odd            | —     |

| AGCSTS -bit | Status of AGC operation | Notes |
|-------------|-------------------------|-------|
| [0]         | Sync AGC operation      | —     |
| [1]         | Peak AGC operation      | —     |

It is not applicable that sync signal is H/VSYNC or CSYNC at RGB input.

Macrovision Status-Register: Indicates Macrovision signal type, if decoded data contains Macrovision signal. It is not applicable to RGB input.

| Bit   | Register Name | Description         | Definition                                        |
|-------|---------------|---------------------|---------------------------------------------------|
| hit 0 | AGCDET        | AGC Process Detect  | [0]: No Macrovision AGC process detected          |
| bit 0 |               |                     | [1]: Macrovision AGC process detected             |
| bit 1 |               |                     | [0]: No Macrovision Color Stripe process detected |
| bit 1 | CSDET         | Color Stripe Detect | [1]: Macrovision Color Stripe process detected    |
| h:+ 0 | CSTYPE        | Color Otrino Turo   | [0]: Color Stripe Type 2 in input signal          |
| bit 2 |               | Color Stripe Type   | [1]: Color Stripe Type 3 in input signal          |
| bit 3 |               |                     |                                                   |
| ~     | Reserved      | Reserved            | Reserved                                          |
| bit 7 |               |                     |                                                   |

Macrovision signal is not detected at RGB input.

#### Input Video Status-Register: Indicates status of automatic input signal detection

| BIT                 | Register<br>Name          | Status                                   | Indication                                                                                                                                                                                                                     |
|---------------------|---------------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 0<br>~<br>bit 1 | ST_VSCF0<br>~<br>ST_VSCF1 | Status of Video<br>Sub-Carrier Frequency | Input signal subcarrier frequency:<br>[ST_VSCF1: ST_VSCF0] (MHz)<br>[00]: 3.57954545 (NTSC-M, J)<br>[01]: 3.57561149 (PAL-M)<br>[10]: 3.58205625 (PAL-Nc)<br>[11]: 4.43361875 (PAL-B, D, G, H, I, N, 60;<br>NTSC-4.43, SECAM*) |
| bit 2<br>~<br>bit 3 | ST_VCEN0<br>~<br>ST_VCEN1 | Status of Video<br>Color Encode          | Input signal color encode format:<br>[ST_VCEN1: ST_VCEN0]<br>[00]: NTSC<br>[01]: PAL<br>[10]: SECAM<br>[11]: Reserved                                                                                                          |
| bit 4               | ST_VLF                    | Status of Video<br>Line Frequency        | Input signal line frequency<br>[0]: 525 line (NTSC-M, J; NTSC-4.43, PAL-M, 60)<br>[1]: 625 line (PAL-B, D, G, H, I, N, Nc; SECAM)                                                                                              |
| bit 5               | ST_BW                     | Status of B/W Signal                     | Input signal monochrome or non-monochrome <sup>1</sup> :<br>[0]: Non-monochrome detected<br>[1]: Monochrome                                                                                                                    |
| bit 6               | UNDEF                     | Un_define bit                            | Input signal presence or absence <sup>2</sup> :<br>[0]: Input signal detected<br>[1]: No input signal detected                                                                                                                 |
| bit 7               | FIXED                     | Input Video Standard<br>fixed bit        | Input signal detection phase <sup>3</sup> :<br>[0]: Input signal search in progress<br>[1]: Input signal search complete                                                                                                       |

\*If input signal is identified as SECAM, ST\_VSCF[1:0] changes to [11].

<sup>1</sup>Monochrome auto detection is enabled if the color killer setting is ON(COLKILL-bit = [1]).

ST\_BW-bit changes to [1] when the color killer operates.

If the user has deliberately entered the B/W-bit setting Sub Address 0x01, input signal detection is limited to 525/625 line detection, and only the ST\_VLF information is relevant.

58

<sup>2</sup>Shows results of input signal detection.

If an input signal is detected, the value is [0]; if no input signal is detected, the value is [1]. <sup>3</sup>Shows the operating phase of the automatic input signal detector.

The value is [0] while the detection operation is in progress, and [1] when it is completed; thus, when UNDEF-bit = [1], FIXED-bit = [0].



The VBI information storage registers are as follows.

Closed Caption 1 Register

|     | seu Caption  | i Keyistei |       |        |        |        |        |        |
|-----|--------------|------------|-------|--------|--------|--------|--------|--------|
|     | bit 7        | bit 6      | bit 5 | bit 4  | bit 3  | bit 2  | bit 1  | bit 0  |
|     | CC7          | CC6        | CC5   | CC4    | CC3    | CC2    | CC1    | CC0    |
| Clo | sed Caption  | 2 Register |       |        |        |        |        |        |
|     | bit 7        | bit 6      | bit 5 | bit 4  | bit 3  | bit 2  | bit 1  | bit 0  |
|     | CC15         | CC14       | CC13  | CC12   | CC11   | CC10   | CC9    | CC8    |
| WS  | SS 1 Registe | r          |       |        |        |        |        |        |
|     | bit 7        | bit 6      | bit 5 | bit 4  | bit 3  | bit 2  | bit 1  | bit 0  |
|     | G2-7         | G2-6       | G2-5  | G2-4   | G1-3   | G1-2   | G1-1   | G1-0   |
| WS  | SS 2 Registe | r          |       |        |        |        |        |        |
|     | bit 7        | bit 6      | bit 5 | bit 4  | bit 3  | bit 2  | bit 1  | bit 0  |
|     | Reserved     | Reserved   | G4-13 | G4-12  | G4-11  | G3-10  | G3-9   | G3-8   |
| Ex  | tended Data  | 1 Register |       |        |        | -      |        |        |
|     | bit 7        | bit 6      | bit 5 | bit 4  | bit 3  | bit 2  | bit 1  | bit 0  |
|     | EXT7         | EXT6       | EXT5  | EXT4   | EXT3   | EXT2   | EXT1   | EXT0   |
| Ex  | tended Data  | 2 Register |       |        |        |        |        |        |
|     | bit 7        | bit 6      | bit 5 | bit 4  | bit 3  | bit 2  | bit 1  | bit 0  |
|     | EXT15        | EXT14      | EXT13 | EXT12  | EXT11  | EXT10  | EXT9   | EXT8   |
| VB  | ID 1 Registe | r          |       |        |        |        |        |        |
|     | bit 7        | bit 6      | bit 5 | bit 4  | bit 3  | bit 2  | bit 1  | bit 0  |
|     | Reserved     | Reserved   | VBID1 | VBID2  | VBID3  | VBID4  | VBID5  | VBID6  |
| VB  | ID 2 Registe | r          |       |        |        |        |        |        |
|     | bit 7        | bit 6      | bit 5 | bit 4  | bit 3  | bit 2  | bit 1  | bit 0  |
|     | VBID7        | VBID8      | VBID9 | VBID10 | VBID11 | VBID12 | VBID13 | VBID14 |
|     |              |            |       |        |        |        |        |        |

# 8. Device control interface

The AK8854 is controlled via I<sup>2</sup>C bus control interface, as described below.

# 8.1 I<sup>2</sup>C bus SLAVE Address

The I<sup>2</sup>C slave address can be selected by a SELA pin setting of either [1000100] or [1000101].

|                 |     | Slave Address |   |   |   |   |   |     |  |  |  |
|-----------------|-----|---------------|---|---|---|---|---|-----|--|--|--|
| SELA pin status | MSB |               |   |   |   |   |   | LSB |  |  |  |
| Pulldown [Low]  | 1   | 0             | 0 | 0 | 1 | 0 | 0 | R/W |  |  |  |
| Pullup [High]   | 1   | 0             | 0 | 0 | 1 | 0 | 1 | R/W |  |  |  |

# 8.2 I<sup>2</sup>C Control Sequence

# 8.2.1 Write sequence

After receiving a write-mode slave address first byte, the AK8854 receives the sub-address in the second byte and data in the subsequent bytes. The write sequence may be single-byte or multi-byte.

Single-byte write sequence

|   | S | Slave<br>Address | w A Sub<br>Address |           | Sub<br>Address | А         | Data   | А         | Stp |
|---|---|------------------|--------------------|-----------|----------------|-----------|--------|-----------|-----|
| - |   | 8-bits           |                    | 1-<br>bit | 8-bits         | 1-<br>bit | 8-bits | 1-<br>bit |     |

Multi-byte write sequence (m-bytes, sequential write operation)

|   | S | Slave<br>Address | w | A         | Sub<br>Address<br>(n) | A         | Data(n) | A         | Data<br>(n+1) | A         | (,,,,,,,, | Data<br>(n+m) | А         | stp |
|---|---|------------------|---|-----------|-----------------------|-----------|---------|-----------|---------------|-----------|-----------|---------------|-----------|-----|
| _ |   | 8-bits           |   | 1-<br>bit | 8-bits                | 1-<br>bit | 8-bits  | 1-<br>bit | 8-bits        | 1-<br>bit |           | 8-bits        | 1-<br>bit |     |

# 8.2.2 Read sequence

After receiving a read-mode salve address as the first byte, the AK8854 sends data in the second and subsequent bytes.

| S | Slave<br>Addres<br>s | w | А | Sub<br>Address<br>(n) | А | rS | Slave<br>Address | R | A | Data1  | A | Data<br>2 | A | Data3  | A | ())() |
|---|----------------------|---|---|-----------------------|---|----|------------------|---|---|--------|---|-----------|---|--------|---|-------|
|   | 8-bits               |   | 1 | 8-bits                | 1 |    | 8-bits           |   | 1 | 8-bits | 1 | 8-bits    | 1 | 8-bits | 1 |       |

| ,,,,,,,,,, | "" | Data<br>n | !A | stp |
|------------|----|-----------|----|-----|
|            |    | 8-bits    | 1  |     |

Symbols and abbreviations

S: Start Condition rS: repeated Start Condition A: Acknowledge (SDA Low) !A: Not Acknowledge (SDA High) stp: Stop Condition R/W: 1: Read; 0: Write

: Received from master device (normally microprocessor)

: Ou

: Output by slave device (AK8854)

# 9. Register Definitions

| Sub<br>Address | Register                           | Default | R/W | Function                            |
|----------------|------------------------------------|---------|-----|-------------------------------------|
| 0x00           | Input Channel Select Register      | 0x00    | R/W | Input channel setting               |
| 0x01           | AFE Control 1 Register             | 0x00    | R/W | Analog front-end setting            |
| 0x02           | AFE Control 2 Register             | 0x01    | R/W | Analog front-end setting            |
| 0x03           | Component Setting Control Register | 0x00    | R/W | YPbPr and RGB setting               |
| 0x04           | Input Video Standard Register      | 0x00    | R/W | Input video signal setting          |
| 0x05           | Output Format Regsiter             | 0x00    | R/W | Output data format setting          |
| 0x06           | NDMODE Register                    | 0x00    | R/W | Auto detection limit setting        |
| 0x07           | Output Control Register            | 0x00    | R/W | Output pin status setting           |
| 0x08           | Start and Delay Control Register   | 0x00    | R/W | Output data setting                 |
| 0x09           | CSYNC Delay Control Register       | 0x08    | R/W | External sync signal setting        |
| 0x0A           | AGC & ACC Control Register         | 0x00    | R/W | AGC and ACC setting                 |
| 0x0B           | Control 0 Register                 | 0x00    | R/W | Control register type               |
| 0x0C           | Control 1 Register                 | 0x00    | R/W | Control register type               |
| 0x0D           | Control 2 Register                 | 0x00    | R/W | Control register type               |
| 0x0E           | PGA Control 1 Register             | 0x3E    | R/W | PGA1 gain setting                   |
| 0x0F           | PGA Control 2 Register             | 0x3E    | R/W | PGA2 gain setting                   |
| 0x10           | Pedestal Level Control Register    | 0x00    | R/W | Pedestal level adjustment           |
| 0x11           | Color Killer Control Register      | 0x08    | R/W | Color killer setting                |
| 0x12           | Contrast Control Register          | 0x80    | R/W | Contrast adjustment                 |
| 0x13           | Brightness Control Register        | 0x00    | R/W | Brightness adjustment               |
| 0x14           | Image Control Register             | 0x00    | R/W | Image control setting               |
| 0x15           | Saturation/U tone Control Register | 0x80    | R/W | Saturation or U adjustment          |
| 0x16           | V tone Control Register            | 0x80    | R/W | V adjustment                        |
| 0x17           | HUE Control Register               | 0x00    | R/W | Hue adjustment                      |
| 0x18           | High Slice Data Set Register       | 0xEB    | R/W | VBI slicer data high setting        |
| 0x19           | Low Slice Data Set Register        | 0x10    | R/W | VBI slicer data low setting         |
| 0x1A           | Request VBI Infomation Register    | 0x00    | R/W | VBI interval decode request setting |
| 0x1B           | Reserved Register                  | 0x00    | R/W | Reserved Register                   |
| 0x1C           | Reserved Register                  | 0x00    | R/W | Reserved Register                   |
| 0x1D           | Reserved Register                  | 0x00    | R/W | Reserved Register                   |
| 0x1E           | Reserved Register                  | 0x00    | R/W | Reserved Register                   |
| 0x1F           | Reserved Register                  | 0x00    | R/W | Reserved Register                   |
| 0x20           | Reserved Register                  | 0x00    | R/W | Reserved Register                   |
| 0x21           | Reserved Register                  | 0x00    | R/W | Reserved Register                   |

| Sub<br>Address | Register                        | Default | R/W | Function                               |
|----------------|---------------------------------|---------|-----|----------------------------------------|
| 0x22           | Status 1 Register               |         | R   | Internal status indicator              |
| 0x23           | Status 2 Register               |         | R   | Internal status indicator              |
| 0x24           | Macrovision Status Register     |         | R   | Input Macrovision signal indicator     |
| 0x25           | Input Video Status Register     |         | R   | Input signal detection indicator       |
| 0x26           | Closed Caption 1 Register       |         | R   | Closed caption data indicator          |
| 0x27           | Closed Caption 2 Register       |         | R   | Closed caption data indication         |
| 0x28           | WSS 1 Register                  |         | R   | WSS data indicator                     |
| 0x29           | WSS 2 Register                  |         | R   | WSS data indicator                     |
| 0x2A           | Extended Data 1 Register        |         | R   | Closed caption extended data indicator |
| 0x2B           | Extended Data 2 Register        |         | R   | Closed caption extended data indicator |
| 0x2C           | VBID 1 Register                 |         | R   | VBID data indicator                    |
| 0x2D           | VBID 2 Register                 |         | R   | VBID data indicator                    |
| 0x2E           | Device and Revision ID Register |         | R   | Device ID and revision ID indicator    |

For all other registers, write-in is prohibited.

For all reserved registers, write-in must be limited to the default value.

# 10. Register settings overview

Input Channel Select Register (R/W) [Sub Address 0x00], for input signal selection

| Sub Address 0x00 Default Value: 0x0 |         |         |         |         |         |         |         |  |  |  |
|-------------------------------------|---------|---------|---------|---------|---------|---------|---------|--|--|--|
| bit 7                               | bit 6   | bit 5   | bit 4   | bit 3   | bit 2   | bit 1   | bit 0   |  |  |  |
| AINSEL7                             | AINSEL6 | AINSEL5 | AINSEL4 | AINSEL3 | AINSEL2 | AINSEL1 | AINSEL0 |  |  |  |
| Default Value                       |         |         |         |         |         |         |         |  |  |  |
| 0                                   | 0       | 0       | 0       | 0       | 0       | 0       | 0       |  |  |  |

Input Channel Select Register Definition

| Bit                 | Register<br>Name        |                     | R/W   | Definition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|---------------------|-------------------------|---------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 0<br>~<br>bit 7 | AINSEL0<br>~<br>AINSEL7 | Analog Input Select | R / W | Input video signal selection:<br>[0000000]: AIN1 (CVBS)<br>[0000001]: AIN2 (CVBS)<br>[0000010]: AIN3(CVBS)<br>[0000010]: AIN4 (CVBS)<br>[0000100]: AIN5 (CVBS)<br>[0000101]: AIN5 (CVBS)<br>[00001101]: AIN6 (CVBS)<br>[00001101]: AIN6(Y) / AIN7(C)<br>[00011101]: AIN5(Y) / AIN8(C)<br>[01100010]: AIN5(Y) / AIN8(C)<br>[0110010]: AIN3(Y) / AIN9(C)<br>[01101101]: AIN6(G) / AIN7(Pb) / AIN9(Pr)<br>[10101101]: AIN6(G) / AIN7(Pb) / AIN9(B)<br>[01111100]: AIN5(Y) / AIN8(Pb) / AIN10(Pr)<br>[11111100]: AIN5 (G) / AIN8(R) / AIN10(B) |

# AFE Control Register 1 (R/W) [Sub Address 0x01], for analog front end

| Sub Addres    | Sub Address 0x01 Default Value : 0x0 |          |          |          |           |           |           |  |  |  |  |
|---------------|--------------------------------------|----------|----------|----------|-----------|-----------|-----------|--|--|--|--|
| bit 7         | bit 6                                | bit 5    | bit 4    | bit 3    | bit 2     | bit 1     | bit 0     |  |  |  |  |
| CLPWIDTH1     | CLPWIDTH0                            | CLPSTAT1 | CLPSTAT0 | Reserved | BCLPSTAT2 | BCLPSTAT1 | BCLPSTAT0 |  |  |  |  |
| Default Value | e                                    |          |          |          |           |           |           |  |  |  |  |
| 0             | 0                                    | 0        | 0        | 0        | 0         | 0         | 0         |  |  |  |  |

AFE Control Register 1 Definition

| AFE                 | Control Register 1          | Definition             |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|---------------------|-----------------------------|------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                 | Register Name               |                        | R/W | Definition                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| bit 0<br>~<br>bit 2 | BCLPSTAT0<br>O<br>BCLPSTAT2 | Back Porch Clamp Start | R/W | Set the position of analog backporch clamp pulse.<br>[BCLPSTAT2 : BCLPSTAT0 ]<br>[000]: Same position with "CLPSTAT" setting<br>[001]: (1/128)H delay from "CLPSTAT" setting<br>[010]: (2/128)H delay from "CLPSTAT" setting<br>[011]: (3/128)H delay from "CLPSTAT" setting<br>[100]: (4/128)H advance from "CLPSTAT" setting<br>[101]: (3/128)H advance from "CLPSTAT" setting<br>[111]: (2/128)H advance from "CLPSTAT" setting<br>[111]: (1/128)H advance from "CLPSTAT" setting |
| bit 3               | Reserved                    | Reserved               | R   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| bit 4<br>~<br>bit 5 | CLPSTAT0<br>CLPSTAT1        | Clamp Start            | R/W | Set the position of clamp pulse<br>[ CLPSTAT1 : CLPSTAT0 ]<br>[00] : Sync tip/ middle/ bottom clamp:<br>Centor of horizontal sync<br>Back porch clamp:<br>Centor of backporch interval<br>[01] : (1/128) H delay<br>[10] : (2/128) H advance<br>[11] : (1/128) H advance                                                                                                                                                                                                             |
| bit 6<br>~<br>bit 7 | CLPWIDTH0<br>~<br>CLPWIDTH1 | Clamp Pulse Width      | R/W | Set the width of clamp pulse.<br>[CLPWIDTH1 : CLPWIDTH0]<br>[00] : 275nsec<br>[01] : 555nsec<br>[10] : 1.1usec<br>[11] : 2.2usec                                                                                                                                                                                                                                                                                                                                                     |



# AFE Control Register 2(R/W) [Sub Address 0x02], for analog front end

| Sub Address 0x02 Default Value: 0x01 |               |          |         |      |      |       |       |  |  |
|--------------------------------------|---------------|----------|---------|------|------|-------|-------|--|--|
| bit 7 bit 6 bit 5 bit 4 bit 3 bit 2  |               |          |         |      |      |       | bit 0 |  |  |
| Reserved                             | Reserved      | Reserved | YPBPRCP | UDG1 | UDG0 | CLPG1 | CLPG0 |  |  |
| Default Value                        | Default Value |          |         |      |      |       |       |  |  |
| 0                                    | 0             | 0        | 0       | 0    | 0    | 0     | 1     |  |  |

#### AFE Control Register 2 Definition

| Bit                 | Register<br>Name     |              | R/W   | Definition                                                                                                                                                                                                 |
|---------------------|----------------------|--------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 0<br>~<br>bit 1 | CLPG 0<br>~<br>CLPG1 | Clamp Gain   | R / W | Set the current value of fine clamp in analog block.<br>[00]: Min.<br>[01]: Middle 1<br>[10]: Middle 2<br>[11]: Max.                                                                                       |
| bit 2<br>~<br>bit 3 | UDG 0<br>~<br>UDG 1  | Up Down Gain | R/W   | Set the current value of rough clamp in analog block.<br>[00]: Min.<br>[01]: Middle 1<br>[10]: Middle 2<br>[11]: Max.                                                                                      |
| bit 4               | YPBPRCP              | YPbPr Clamp  | R / W | Select the way to clamps the input signal at YPbPr<br>signal decodeing.<br>[0]: Y: analog sync tip clamp<br>Pb, Pr: analog backporch clamp<br>[1]: Y: analog sync tip clamp<br>Pb, Pr: analog middle clamp |
| bit 5<br>~<br>bit 7 | Reserved             | Reserved     | R/W   | Reserved                                                                                                                                                                                                   |



# Component Setting Control Register (R/W) [Sub Address 0x03], for YPbPr and RGB

| Sub Address 0x03 Default Value: 0x00 |               |      |        |        |      |       |         |  |  |
|--------------------------------------|---------------|------|--------|--------|------|-------|---------|--|--|
| bit 7 bit 6 bit 5 bit 4 bit 3 bit 2  |               |      |        |        |      | bit 1 | bit 0   |  |  |
| Reserved                             | CSY1          | CSY0 | RGBSS1 | RGBSS0 | CSCL | CSSL  | ALLSYNC |  |  |
| Default Value                        | Default Value |      |        |        |      |       |         |  |  |
| 0                                    | 0             | 0    | 0      | 0      | 0    | 0     | 0       |  |  |

Component Setting Control Register Definition

| Bit                 | Register<br>Name      |                                  | R/W   | Definition                                                                                                                                                                                                                                                                                                           |
|---------------------|-----------------------|----------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 0               | ALLSYNC               | ALL Sync Select                  | R / W | Setting for sync signal of RGB input.<br>[External sync is Sync On Green]<br>[0]: R and B signals don't contain sync signal.<br>[1]: All RGB signals don't contain sync signal.<br>[External sync is CSYNC orH/VSYNC]<br>[0]: R and G signals also contain sync signal.<br>[1]: All RGB signals contain sync signal. |
| bit 1               | CSSL                  | Component Signal<br>Sync Level   | R/W   | Setting for sync level of YPbPr or RGB<br>[0]: 300mV<br>[1]: 286mV                                                                                                                                                                                                                                                   |
| bit 2               | CSCL                  | Component Signal<br>Chroma Level | R/W   | Setting for clolr change level<br>[0]: 700mV support<br>[1]: 714mV support                                                                                                                                                                                                                                           |
| bit 3<br>~<br>bit 4 | RGBSS0<br>~<br>RGBSS1 | RGB Sync Select                  | R / W | Setting for sync signal of RGB input.<br>[RGBSS1: RGBSS0]<br>[00]: Sync On Green<br>[01]: CSYNC<br>[10]: H/VSYNC<br>[00]: Reserved                                                                                                                                                                                   |
| bit 5<br>~<br>bit 6 | CSY0<br>CSY1          | CSYNC SELECT                     | R / W | Setting for external sync signal.<br>[ CSY1: CSY0 ]<br>[00]:CSYNC1 ~ 4<br>[01]:CSYNC5H/VSYNC<br>[10]:CSYNC6<br>[11]: Reserved                                                                                                                                                                                        |
| bit 7               | Reserved              | Reserved                         | R/W   | Reserved                                                                                                                                                                                                                                                                                                             |



Input Video Standard Register (R/W) [Sub Address 0x04], for input signal selection

| Sub Address 0x04 Default Value : 0x00 |               |       |       |       |       |       |       |  |
|---------------------------------------|---------------|-------|-------|-------|-------|-------|-------|--|
| bit 7                                 | bit 6         | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |  |
| AUTODET                               | SETUP         | BW    | VLF   | VCEN1 | VCEN0 | VSCF1 | VSCF0 |  |
| Default Value                         | Default Value |       |       |       |       |       |       |  |
| 0                                     | 0             | 0     | 0     | 0     | 0     | 0     | 0     |  |

Input Video Standard Register Definition

| Bit                 | Register<br>Name    |                                | R/W | Definition                                                                                                                                                                                                                                  |
|---------------------|---------------------|--------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 0<br>~<br>bit 1 | VSCF0<br>~<br>VSCF1 | Video Sub-Carrier<br>Frequency | R/W | Input video signal subcarrier frequency setting<br>[VSCF1: VSCF0] (MHz)<br>[00]: 3.57954545 (NTSC-M,J)<br>[01]: 3.57561149 (PAL-M)<br>[10]: 3.58205625 (PAL-Nc)<br>[11]: 4.43361875<br>(PAL-B,D,G,H,I,N,60, NTSC-4.43, SECAM)* <sup>1</sup> |
| bit 2<br>~<br>bit 3 | VCEN0<br>~<br>VCEN1 | Video Color Encode             | R/W | Input signal color ecode format setting<br>[VCEN1: VCEN0]<br>[00]: NTSC<br>[01]: PAL<br>[10]: SECAM* <sup>2</sup><br>[11]: Reserved                                                                                                         |
| bit 4               | VLF                 | Video Line Frequency           | R/W | Input signal line frequency setting<br>[0]: 525line (NTSC-M,J , NTSC-4.43 , PAL-M,60)<br>[1]: 625 line (PAL-B, D, G, H, I, N, PAL-Nc, SECAM)                                                                                                |
| bit 5               | BW                  | Black & White                  | R/W | Monochrome mode (ON/OFF) setting<br>[0]: Monochrome mode OFF<br>[1]: Monochrome mode ON                                                                                                                                                     |
| bit 6               | SETUP               | Setup                          | R/W | Setup process setting<br>[0]: Process as input signal with no setup<br>[1]: Process as input signal with setup                                                                                                                              |
| bit 7               | AUTODET             | Video Standard Auto Detect     | R/W | Input signal auto detection setting<br>[0]: OFF (auto detection disabled; set manually)<br>[1]: ON (auto detection enabled)                                                                                                                 |

\*1 For SECAM input signal, change VSCF[1:0] setting to [11]. \*2 In case of YPbPr and RGB, SECAM is prohibited.

# AKM

# Output Format Register (R/W) [Sub Address 0x05], for output data format setting

| Sub Address 0x05 Default Value : 0x00 |               |       |         |          |       |       |       |  |
|---------------------------------------|---------------|-------|---------|----------|-------|-------|-------|--|
| bit 7                                 | bit 6         | bit 5 | bit 4   | bit 3    | bit 2 | bit 1 | bit 0 |  |
| VBIDEC1                               | VBIDEC0       | SLLVL | TRSVSEL | 601LIMIT | VBIL2 | VBIL1 | VBIL0 |  |
| Default Value                         | Default Value |       |         |          |       |       |       |  |
| 0                                     | 0             | 0     | 0       | 0        | 0     | 0     | 0     |  |

# Output Format Register Definition

| Bit                 | Register                |                                       | R/W | Definition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------------------|-------------------------|---------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 0<br>~<br>bit 2 | VBIL0<br>~<br>VBIL2     | Vertical Blanking Length              | R/W | Vertical blanking interval length setting, entered as<br>difference from the default settings<br>The default settings are:<br>525-line: Lines1~ 19 and 263.5~282.5<br>625-line: Lines 623.5~22 and 311~335.5<br>Examples of lengthening and shortening:<br>If lengthened 1 line, the interval becomes<br>525-line: Lines1~20 and 263.5~283.5<br>625-line: Lines 623.5~23 and 311~336.5<br>If shortened 1 line, the interval becomes<br>525-line: Lines 623.5~21 and 311~334.5<br>[VBIL2: VBIL0]<br>[001]: VBI lengthened 1 line<br>[010]: VBI lengthened 2 lines<br>[011]: VBI lengthened 3 lines<br>[000]: Default<br>[101]: VBI shortened 3 lines<br>[110]: VBI shortened 2 lines<br>[111]: VBI shortened 1 line |
| bit 3               | 601LIMIT                | 601 Output Limit                      | R/W | [100]: Reserved<br>Output data code limit (Min-Max) setting<br>[0]: 1-254 (Y/Cb/Cr)<br>[1]: 16-235 (Y) /16-240 (Cb/Cr)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| bit 4               | TRSVSEL                 | Time Reference Signal<br>V Select Bit | R/W | Setting of lines for "Time reference signal" V-bit<br>value change in ITU-R BT.656 format<br>With 525-line input<br>Setting [0]: V=1 (lines 1~9 and 264~272)<br>V=0 (lines 10~263 and 273~525)<br>Setting [1]: V=1 (lines 1~19 and 264~282)<br>V=0 (lines 20~263 and 283~525)<br>With 625-line input<br>Always (regardless of setting in this register):<br>V=1 (lines 1~22 and 311~335)<br>V=0 (lines 23~310 and 336~623)                                                                                                                                                                                                                                                                                         |
| bit 5               | SLLVL                   | Slice Level                           | R/W | Slice level setting<br>[0]: Slice level approx. 25 IRE<br>[1]: Slice level approx. 50 IRE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| bit 6<br>~<br>bit 7 | VBIDEC0<br>~<br>VBIDEC1 | VBI Decode                            | R/W | Setting for type of data output during interval set in<br>Vertical Blanking Interval register *<br>[VBIDEC1: VBIDEC0]<br>[00]: Black level data output<br>[01]: Monochrome data output<br>[10]: Slice result data output<br>[11]: Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

\* It must be set VBIDEC[1:0]=[00] (Black level output ) at YPbPr or RGB input.

NDMODE Register (R/W) [Sub Address 0x06], for limiting auto input video signal detection candidates

| Sub Address 0x06 Default Value: 0x00 |               |         |           |          |         |         |        |  |
|--------------------------------------|---------------|---------|-----------|----------|---------|---------|--------|--|
| bit 7                                | bit 6         | bit 5   | bit 4     | bit 3    | bit 2   | bit 1   | bit 0  |  |
| ND625L                               | ND525L        | NDPAL60 | NDNTSC443 | Reserved | NDSECAM | NDPALNC | NDPALM |  |
| Default Value                        | Default Value |         |           |          |         |         |        |  |
| 0                                    | 0             | 0       | 0         | 0        | 0       | 0       | 0      |  |

#### NDMODE Register Definition

| Bit   | Register<br>Name |                         | R/W | Definition                                               |
|-------|------------------|-------------------------|-----|----------------------------------------------------------|
| bit 0 | NDPALM           | No Detect PAL-M bit     | R/W | [0]: PAL-M candidate<br>[1]: PAL-M non-candidate         |
| bit 1 | NDPALNC          | No Detect PAL-Nc bit    | R/W | [0]: PAL-Nc candidate<br>[1]: PAL-Nc non-candidate       |
| bit 2 | NDSECAM          | No Detect SECAM bit     | R/W | [0]: SECAM candidate<br>[1]: SECAM non-candidate         |
| bit 3 | Reserved         | Reserved                | R/W | Reserved                                                 |
| bit 4 | NDNTSC443        | No Detect NTSC-4.43 bit | R/W | [0]: NTSC-4.43 candidate<br>[1]: NTSC-4.43 non-candidate |
| bit 5 | NDPAL60          | No Detect PAL-60 bit    | R/W | [0]: PAL-60 candidate<br>[1]: PAL-60 non-candidate       |
| bit 6 | ND525L           | No Detect 525Line bit   | R/W | [0]: 525 line candidate<br>[1]: 525 line non-candidate   |
| bit 7 | ND625L           | No Detect 625Line bit   | R/W | [0]: 625 line candidate<br>[1]: 625 line non-candidate   |

In making the above register settings, the following restrictions apply,

- 1. Setting both NDNTSC443(bit 4) and NDPAL60(bit 5) to [1] (High) is prohibited.
- 2. Setting both ND525L(bit 6) and ND625L(bit 7) to [1] (High) is prohibited.
- 3. To limit candidate formats, it is necessary to have the auto detection mode OFF while first setting the register to non-limited signal status and next the NDMODE settings, and then setting the auto detection mode to ON.

# AKM

# Output Control Register (R/W) [Sub Address 0x07], for output pin output status setting

| Sub Address 0x07 |               |         |       |       | Default Value: 0x00 |       |       |  |  |
|------------------|---------------|---------|-------|-------|---------------------|-------|-------|--|--|
| bit 7            | bit 6         | bit 5   | bit 4 | bit 3 | bit 2               | bit 1 | bit 0 |  |  |
| CLKINV           | DVALID_FSEL   | VD_FSEL | HL    | NL    | DVALID_FL           | VD_FL | DL    |  |  |
| Default Value    | Default Value |         |       |       |                     |       |       |  |  |
| 0                | 0             | 0       | 0     | 0     | 0                   | 0     | 0     |  |  |

| Bit   | Register Name |                         | R/W | Definition                                                                                                                                                        |
|-------|---------------|-------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 0 | DL            | D Output Low bit        | R/W | [0]: Normal output<br>[1]: [D7: D0] pin output fixed at Low                                                                                                       |
| bit 1 | VD_FL         | VD/FIELD Low bit        | R/W | [0]: Normal output<br>[1]: VD_F pin output fixed at Low                                                                                                           |
| bit 2 | DVALID_FL     | DVALID/FIELD Low bit    | R/W | [0]: Normal output<br>[1]: DVALID_F pin output fixed at Low                                                                                                       |
| bit 3 | NL            | NSIG Low bit            | R/W | [0]: Normal output<br>[1]: NSIG pin output fixed at Low                                                                                                           |
| bit 4 | HL            | HD Low bit              | R/W | [0]: Normal output<br>[1]: HD pin output fixed at Low                                                                                                             |
| bit 5 | VD_FSEL       | VD/FIELD Select bit     | R/W | VD_F pin output signal selection<br>[0]: VD signal output<br>[1]: FIELD signal output                                                                             |
| bit 6 | DVALID_FSEL   | DVALID/FIELD Select bit | R/W | DVALID_F pin output signal selection<br>[0]: DVALID signal output<br>[1]: FIELD signal output                                                                     |
| bit 7 | CLKINV        | CLK Invert Set bit      | R/W | DTCLK signal output polarity selection<br>[0]: Normal output<br>(write in data at rising edge)<br>[1]: Data and clock reversed<br>(write in data at falling edge) |

Note: Output control via pins OE, PDN, and RSTN takes priority, regardless of the above settings.

# AKM

# Start and Delay Control Register (R/W) [Sub Address 0x08], for data output setting

| Sub Address 0x08 |         |         |         |          |          | Default Value: 0x00 |          |
|------------------|---------|---------|---------|----------|----------|---------------------|----------|
| bit 7            | bit 6   | bit 5   | bit 4   | bit 3    | bit 2    | bit 1               | bit 0    |
| Reserved         | ACTSTA2 | ACTSTA1 | ACTSTA0 | Reserved | Reserved | Reserved            | Reserved |
| Default Value    |         |         |         |          |          |                     |          |
| 0                | 0       | 0       | 0       | 0        | 0        | 0                   | 0        |

Start and Delay Control Register Definition

| Bit                 | Register<br>Name          |                                | R/W | Definition                                                                                                                                                                                                                                                                                                                                                             |
|---------------------|---------------------------|--------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 0<br>~<br>bit 2 | YCDELAY0<br>~<br>YCDELAY2 | Y/C Delay Control              | R/W | Adjustment of Y and C timing.<br>[YCDELAY2 : YCDELAY0 ]<br>[001] : Y advance 1sample toward C.<br>[010] : Y advance 2sample toward C.<br>[011] : Y advance 3sample toward C.<br>[000] : No Delay and advance.<br>[101] : Y delay 3 sample toward C.<br>[110] : Y delay 2 sample toward C.<br>[111] : Y delay 1 sample toward C.<br>[100] : Reserved                    |
| bit 3               | Reserved                  | Reserved                       | R/W | Reserved                                                                                                                                                                                                                                                                                                                                                               |
| bit 4<br>~<br>bit 6 | ACTSTA0<br>~<br>ACTSTA2   | Active Video Start Control bit | R/W | Fine-tuning video data decode start position<br>by delay or advance in 1-sample units 1<br>sample clock (13.5 MHz; approx. 74 ns)<br>[ACTSTA2: ACTSTA0]<br>[001]: 1-sample delay<br>[010]: 2-sample delay<br>[011]: 3-sample delay<br>[000]: Normal start position<br>[101]: 3-sample advance<br>[110]: 2-sample advance<br>[111]: 1-sample advance<br>[100]: Reserved |
| bit 7               | Reserved                  | Reserved                       | R/W | Reserved                                                                                                                                                                                                                                                                                                                                                               |



# CSYNC Delay Control Register (R/W) [Sub Address 0x09] for external signal setting

| Sub Address 0x09 Default Value : 0x08 |        |        |        |        |        |        |        |
|---------------------------------------|--------|--------|--------|--------|--------|--------|--------|
| bit 7                                 | bit 6  | bit 5  | bit 4  | bit 3  | bit 2  | bit 1  | bit 0  |
| CSDLY2                                | CSDLY1 | CSDLY0 | VLSTP2 | VLSTP1 | VLSTP0 | VLSTR1 | VLSTR0 |
| Default Value                         |        |        |        |        |        |        |        |
| 0                                     | 0      | 0      | 0      | 1      | 0      | 0      | 0      |

CSYNC Delay Control Register Definition

| Bit                 | Register<br>Name |                  | R/W | Definition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|---------------------|------------------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 0<br>~<br>bit 1 | VLSTR[1:0]       | Vsync Line Start | R/W | Setting for start position at vertical sync<br>interval of external sync signal. It is effective<br>only CSY=[01] or [10].<br>[VLSTR1: VLSTR0]<br>525 Line case (ODD/EVEN)<br>[00] : Line 4/ Line 266.5<br>[01] : Line 3/ Line 265.5<br>[10] : Line 2/ Line 264.5<br>[11] : Line 1/ Line 263.5<br>625Line case (ODD/EVEN)<br>[00] : Line 1/ Line 313.5<br>[01] : Line 625/ Line 312.5<br>[10] : Line 624/ Line 311.5<br>[11] : Line 623/ Line 310.5                                                                                                                                                                                                                                                            |
| bit 2<br>~<br>bit 4 | VLSTP[2:0]       | Vsync Line Stop  | R/W | Setting for end position at vertical sync<br>interval of external sync signal. It is effective<br>only CSY=[01] or [10].           [VLSTP2: VLSTP0]           525 Line case (ODD/EVEN)           [000]: Line 4/ Line 266.5           [001]: Line 5/ Line 267.5           [010]: Line 6/ Line 268.5           [011]: Line 7/ Line 269.5           [100]: Line 8/ Line 270.5           [101]: Line 9/ Line 271.5           [110]: Line 10/ Line 272.5           625 Line case (ODD/EVEN)           [000]: Line 1/ Line 313.5           [001]: Line 2/ Line 314.5           [010]: Line 3/ Line 315.5           [011]: Line 6/ Line 316.5           [100]: Line 6/ Line 318.5           [101]: Line 7/ Line 319.5 |

| bit 5<br>õr | CSDLY[2:0] | CSYNC Dealy | R/W | <ul> <li>Setting for timing between external sync signal and<br/>RGB signal.</li> <li>[CSDLY2: CSDLY0]</li> <li>[000]: No delay and No advance between external<br/>sync signal and RGB signal</li> <li>[001]: External sync signal has 1 pixel delay from<br/>RGB signal.</li> <li>[010]: External sync signal has 2 pixel delay from<br/>RGB signal.</li> <li>[011]: External sync signal has 3 pixel delay from<br/>RGB signal.</li> <li>[100]: External sync signal has 4 pixel delay from<br/>RGB signal.</li> <li>[101]: External sync signal has 3 pixels advance from<br/>RGB signal.</li> <li>[101]: External sync signal has 2 pixels advance from<br/>RGB signal.</li> <li>[110]: External sync signal has 2 pixels advance from<br/>RGB signal.</li> <li>[111]: External sync signal has 1 pixels advance from<br/>RGB signal.</li> </ul> |
|-------------|------------|-------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|-------------|------------|-------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|

\*It is prohibited that vertical sync interval of external sync signal is 1 line or 2 lines.

## AGC & ACC Control Register (R/W) [Sub Address 0x0A], for AGC and ACC setting

| Sub Addres    | ss 0x0A | Default Value: 0x00 |        |       |       |       |       |  |  |
|---------------|---------|---------------------|--------|-------|-------|-------|-------|--|--|
| bit 7         | bit 6   | bit 5               | bit 4  | bit 3 | bit 2 | bit 1 | bit 0 |  |  |
| ACCFRZ        | ACC1    | ACC0                | AGCFRZ | AGCC1 | AGCC0 | AGCT1 | AGCT0 |  |  |
| Default Value |         |                     |        |       |       |       |       |  |  |
| 0             | 0       | 0                   | 0      | 0     | 0     | 0     | 0     |  |  |

### AGC & ACC Control Register Definition

| Bit                 | Register<br>Name |                    | R/W | Definition                                                                                                                                                                                            |
|---------------------|------------------|--------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 0<br>~<br>bit 1 | AGCT0<br>AGCT1   | AGC Time Constant  | R/W | AGC time constant (T) setting*<br>(if disabled, PGA can be set manually)<br>[AGCT1: AGCT0]<br>[00]: Disable<br>[01]: Fast [T = 1 field]<br>[10]: Middle [T = 7 fields]<br>[11]: Slow [T = 29 fields ] |
| bit 2<br>~<br>bit 3 | AGCC0<br>AGCC1   | AGC Coring Control | R/W | AGC non-sensing bandwidth (LSB) setting<br>[AGCC1: AGCC0]<br>[00]: ±2 LSB<br>[01]: ±3 LSB<br>[10]: ±4 LSB<br>[11]: No non-sensing band                                                                |
| bit 4               | AGCFRZ           | AGC Freeze         | R/W | AGC freeze function (ON/OFF) setting<br>(AGC set values are saved during freeze)<br>[0]: Non-frozen<br>[1]: Frozen                                                                                    |
| bit 5<br>~<br>bit 6 | ACC0<br>ACC1     | ACC Time Constant  | R/W | ACC time constant (T) setting<br>[ACCT1: ACCT0]<br>[00]: Disable<br>[01]: Fast [T = 2Fields]<br>[10]: Middle [T =8Fields]<br>[11]: Slow [T = 30Fields]                                                |
| bit 7               | ACCFRZ           | ACC Freeze         | R/W | ACC freeze function (ON/OFF) setting<br>(ACC set values are saved during freeze)<br>[0] : Non-frozen<br>[1] : Frozen                                                                                  |

AGCT must be set "disable" when sync signal is H/VSYNC or CSYNC at RGB input.

## Control 0 Register (R/W) [Sub Address 0x0B], for the following function setting

| Sub Address 0x0B Default Value: 0x00 |       |       |          |          |          |          |       |  |  |
|--------------------------------------|-------|-------|----------|----------|----------|----------|-------|--|--|
| bit 7                                | bit 6 | bit 5 | bit 4    | bit 3    | bit 2    | bit 1    | bit 0 |  |  |
| DVALID_FP                            | VD_FP | HDP   | C443FIL0 | C443FIL0 | C358FIL1 | C358FIL0 | AGCTL |  |  |
| Default Value                        |       |       |          |          |          |          |       |  |  |
| 0                                    | 0     | 0     | 0        | 0        | 0        | 0        | 0     |  |  |

Control 0 Register Definition

| Bit                 | Register<br>Name          |                               | R/W | Definition                                                                                                                                                                                                                            |
|---------------------|---------------------------|-------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 0               | AGCTL                     | AGC Transition Level          | R/W | Transition speed setting, between peak AGC<br>and sync AGC<br>[0]: Quick<br>[1]: Slow                                                                                                                                                 |
| bit 1<br>~<br>bit 2 | C358FIL0<br>~<br>C358FIL1 | C Filter_358 Select bit       | R/W | C-filter bandwidth setting, for 3.58 MHz<br>subcarrier system signal<br>[C358FIL1: C358FIL0]<br>[00]: 3.58 Narrow<br>[01]: 3.58 Medium<br>[10]: 3.58 Wide<br>[11]: Reserved                                                           |
| bit 3<br>~<br>bit 4 | C443FIL0<br>~<br>C443FIL1 | C Filter_443 Select bit       | R/W | C-filter bandwidth setting, for 4.43 MHz<br>subcarrier system signal<br>[C443FIL1: C443FIL0]<br>[00]: 4.43 Narrow<br>[01]: 4.43 Medium<br>[10]: 4.43 Wide<br>[11]: Reserved                                                           |
| bit 5               | HDP                       | HD Pin Polarity Set bit       | R/W | HD signal polarity setting<br>[0]: Active Low<br>[1]: Active High                                                                                                                                                                     |
| bit 6               | VD_FP                     | VD_F Pin Polarity Set bit     | R/W | VD_F pin output polarity setting<br>If in VD signal output mode<br>[0]: Active Low<br>[1]: Active High<br>If in field signal output mode<br>[0]: Odd-Field Low, Even-Field High<br>[1]: Even-Field Low, Odd-Field High                |
| bit 7               | DVALID_FP                 | DVALID_F Pin Polarity Set bit | R/W | DVALID_F pin output signal polarity setting<br>If in DVALID signal output mode<br>[0]: Active Low<br>[1]: Active High<br>If in field signal output mode<br>[0]: Odd-field Low, Even-field High<br>[1]: Even-field Low, Odd-field High |

# Control 1 Register (R/W) [Sub Address 0x0C], for the following function setting

| Sub Address 0x0C Default Value: 0x |          |         |         |           |           |        |        |  |  |
|------------------------------------|----------|---------|---------|-----------|-----------|--------|--------|--|--|
| bit 7                              | bit 6    | bit 5   | bit 4   | bit 3     | bit 2     | bit 1  | bit 0  |  |  |
| CLKMODE1                           | CLKMODE0 | INTPOL1 | INTPOL0 | UVFILSEL1 | UVFILSEL0 | YCSEP1 | YCSEP0 |  |  |
| Default Value                      |          |         |         |           |           |        |        |  |  |
| 0                                  | 0        | 0       | 0       | 0         | 0         | 0      | 0      |  |  |

| Bit                 | Register<br>Name            |                          | R/W | Definition                                                                                                                                                                                             |
|---------------------|-----------------------------|--------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 0<br>~<br>bit 1 | YCSEP0<br>~<br>YCSEP1       | YC Separation Control    | R/W | Y/C separation setting<br>[YCSEP1: YCSEP0]<br>[00]: Adaptive Y/C separation<br>[01]: 1-dimensional Y/C separation<br>[10]: 2-dimensional Y/C separation<br>[11]: Reserved                              |
| bit 2<br>~<br>bit 3 | UVFILSEL0<br>~<br>UVFILSEL1 | UV Filter Select         | R/W | UV filter setting<br>[UVFILSEL1: UVFILSEL0]<br>(CVBS or S-video input)<br>[00]: Wide 1<br>[01]: Narrow 1<br>(YPbPr or RGB input)<br>[00]: Middle 1<br>[01]: Middle 2<br>[10]: Wide 2<br>[11]: Narrow 2 |
| bit 4<br>~<br>bit 5 | INTPOL0                     | Interpolator Mode Select | R/W | Pixel interpolator setting<br>[INTPOL1: INTPOL0]<br>[00]: Auto<br>[01]: ON<br>[10]: OFF<br>[11]: Reserved                                                                                              |
| bit 6<br>~<br>bit 7 | CLKMODE0<br>CLKMODE1        | Clock Mode Select        | R/W | Clock mode setting<br>[CLKMODE1: CLKMODE0]<br>[00]: Automatic transition mode<br>[01]: Line-locked clock mode<br>[10]: Frame-locked clock mode<br>[11]: Fixed-clock mode                               |

## Control 2 Register (R/W) [Sub Address 0x0D], for the following function setting

| Sub Addre     | Default Value: 0x00 |         |         |         |         |       |       |  |  |
|---------------|---------------------|---------|---------|---------|---------|-------|-------|--|--|
| bit 7         | bit 6               | bit 5   | bit 4   | bit 3   | bit 2   | bit 1 | bit 0 |  |  |
| CKILSEL       | STUPATOFF           | ERRHND1 | ERRHND0 | NSIGMD1 | NSIGMD0 | DPAL1 | DPAL0 |  |  |
| Default Value |                     |         |         |         |         |       |       |  |  |
| 0             | 0                   | 0       | 0       | 0       | 0       | 0     | 0     |  |  |

| Control 2 Register Definition |  |
|-------------------------------|--|
|-------------------------------|--|

| Bit                 | Register<br>Name        |                        | R/W | Definition                                                                                                                                                                                                                                        |
|---------------------|-------------------------|------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 0<br>~<br>bit 1 | DPAL0<br>~<br>DPAL1     | Deluxe PAL             | R/W | Setting for color averaging*<br>(PAL phase correction block)<br>Also applicable to NTSC.<br>[DPAL1: DPAL0]<br>[00]: Adaptive phase correction ON<br>[01]: Phase correction ON<br>[10]: Phase correction OFF<br>[11]: Reserved                     |
| bit 2<br>~<br>bit 3 | NSIGMD0<br>~<br>NSIGMD1 | No Signal Output Mode  | R/W | Setting for output on no-signal detection<br>[NSIGMD1: NSIGMD0]<br>[00]: Black-level output<br>[01]: Blue-level (Blueback) output<br>[10]: Input status (sandstorm) output<br>[11]: Reserved                                                      |
| bit 4<br>~<br>bit 5 | ERRHND0<br>~<br>ERRHND1 | 656 Error Handling     | R/W | Setting for processing if ITU-R Bt.656 output<br>is not possible<br>[ERRHND1: ERRHND0]<br>[00]: Line drop or repeat<br>[01]: Pixel drop or repeat, in final line of field<br>[10]: Line drop or repeat, in final line of frame<br>[11]: Reserved  |
| bit 6               | STUPATOFF               | Setup Auto Control Off | R/W | Setup auto switching setting (ON/OFF) in<br>auto signal detection mode<br>[0]: Auto setup switching ON<br>[1]: Auto setup switching OFF                                                                                                           |
| bit 7               | CKILSEL                 | Color killer Select    | R/W | Color killer activation setting<br>[0]: Activation when burst color level is below<br>CKLVL[3:0]-bits threshold setting<br>[1]: Activation when burst color level is below<br>CKLVL[3:0]-bits threshold setting or<br>color decode PLL lock fails |

\*DPAL must be set [10] when input signal is YPbPr or RGB.

## PGA Control 1 Register (R/W) [Sub Address 0x0E], for PGA gain setting

| Sub Addre     | Default Value: 0x3E |       |       |       |       |       |       |  |  |
|---------------|---------------------|-------|-------|-------|-------|-------|-------|--|--|
| bit 7         | bit 6               | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |  |  |
| Reserved      | PGA_6               | PGA_5 | PGA_4 | PGA_3 | PGA_2 | PGA_1 | PGA_0 |  |  |
| Default Value |                     |       |       |       |       |       |       |  |  |
| 0             | 0                   | 1     | 1     | 1     | 1     | 1     | 0     |  |  |

#### PGA Control 1 Register Definition

| Bit                 | Register<br>Name    |              | R/W | Definition                                   |
|---------------------|---------------------|--------------|-----|----------------------------------------------|
| bit 0<br>~<br>bit 6 | PGA_0<br>~<br>PGA_6 | PGA Gain Set | R/W | PGA gain setting, in steps of approx. 0.1 dB |
| bit 7               | Reserved            | Reserved     | R/W | Reserved                                     |

## PGA Control 2 Register (R/W) [Sub Address 0x0F], for PGA gain setting

| Sub Addre  | ss 0x0F       | Default Value | e: 0x3E |       |       |       |       |  |
|------------|---------------|---------------|---------|-------|-------|-------|-------|--|
| bit 7      | bit 6         | bit 5         | bit 4   | bit 3 | bit 2 | bit 1 | bit 0 |  |
| Reserved   | PGA_6         | PGA_5         | PGA_4   | PGA_3 | PGA_2 | PGA_1 | PGA_0 |  |
| Default Va | Default Value |               |         |       |       |       |       |  |
| 0          | 0             | 1             | 1       | 1     | 1     | 1     | 0     |  |

#### PGA Control 2 Register Definition

| Bit                 | Register<br>Name    |              | R/W | Definition                                   |
|---------------------|---------------------|--------------|-----|----------------------------------------------|
| bit 0<br>~<br>bit 6 | PGA_0<br>~<br>PGA_6 | PGA Gain Set | R/W | PGA gain setting, in steps of approx. 0.1 dB |
| bit 7               | Reserved            | Reserved     | R/W | Reserved                                     |

Pedestal Level Control Register (R/W) [Sub Address 0x10], for pedestal level adjustment setting

| Sub Addre    | ss 0x10 | Default Value: 0x00 |       |        |        |        |        |
|--------------|---------|---------------------|-------|--------|--------|--------|--------|
| bit 7        | bit 6   | bit 5               | bit 4 | bit 3  | bit 2  | bit 1  | bit 0  |
| DPCC1        | DPCC0   | DPCT1               | DPCT0 | BKLVL3 | BKLVL2 | BKLVL1 | BKLVL0 |
| Default Valu | ie      |                     | •     |        | -      |        |        |
| 0            | 0       | 0                   | 0     | 0      | 0      | 0      | 0      |

Pedestal Level Control Register Definition

| Bit                 | Register<br>Name   |                                          | R/W | Definition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------------------|--------------------|------------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 0<br>~<br>bit 3 | BKLVL0<br>Ř        | Black Level                              | R/W | Setting for change from current pedestal<br>level by adding to or subtracting from black<br>level<br>[BKLVL3: BKLVL0]<br>[0001]: Add 1<br>[0010]: Add 2<br>[0011]: Add 2<br>[0011]: Add 3<br>[0100]: Add 4<br>[0101]: Add 5<br>[0110]: Add 6<br>[0111]: Add 7<br>[0000]: Default<br>[1000]: Subtract 8<br>[1001]: Subtract 8<br>[1001]: Subtract 7<br>[1010]: Subtract 7<br>[1010]: Subtract 6<br>[1011]: Subtract 5<br>[1100]: Subtract 4<br>[1101]: Subtract 3<br>[1110]: Subtract 2<br>[1111]: Subtract 1 |
| bit 4<br>~<br>bit 5 | DPCT0<br><br>DPCT1 | Digital Pedestal Clamp<br>Control        | R/W | Time-constant setting for digital pedestal<br>clamp<br>[DPCT1: DPCT0]<br>[00]: Fast<br>[01]: Middle<br>[10]: Slow<br>[11]: Disable                                                                                                                                                                                                                                                                                                                                                                           |
| bit 6<br>~<br>bit 7 | DPCC0<br>DPCC1     | Digital Pedestal Clamp<br>Coring Control | R/W | Non-sensing bandwidth setting for digital<br>pedestal clamp<br>[DPCC1: DPCC0]<br>[00]: ±1bit<br>[01]: ±2bits<br>[10]: ±3bits<br>[11]: No non-sensing band                                                                                                                                                                                                                                                                                                                                                    |

## Color Killer Control Register (R/W) [Sub Address 0x11], for color killer setting

| Sub Addres   | Sub Address 0x11 Default Value |        |        |        |        |        |        |
|--------------|--------------------------------|--------|--------|--------|--------|--------|--------|
| bit 7        | bit 6                          | bit 5  | bit 4  | bit 3  | bit 2  | bit 1  | bit 0  |
| COLKILL      | CONTSEL                        | CKSCM1 | CKSCM0 | CKLVL3 | CKLVL2 | CKLVL1 | CKLVL0 |
| Default Valu | ie                             |        | •      |        | -      |        |        |
| 0            | 0                              | 0      | 0      | 1      | 0      | 0      | 0      |

Color Killer Control Register Definition

| Bit        | Register<br>Name |                              | R/W          | Definition                                         |
|------------|------------------|------------------------------|--------------|----------------------------------------------------|
| bit 0      | CKLVL0           |                              | <b>D</b> 444 | Burst level setting for color killer activation    |
| ~<br>bit 3 | ~<br>CKLVL3      | Color Killer Level Control   | R/W          | Default value, approx. −23 dB                      |
| bit 4      | CKSCM0           |                              |              | Burst level setting for color killer activation in |
| ~          | ~                | Color Killer Level for SECAM | R/W          | SECAM mode                                         |
| bit 5      | CKSCM1           |                              |              | Adds 2 bits to CKLVL[3:0]                          |
|            |                  |                              |              | Contrast selector                                  |
| bit 6      | CONTSEL          | Contrast Select bit          | R/W          | [0]: toward luminance of 128                       |
|            |                  |                              |              | [1]: toward luminance of 0                         |
|            |                  |                              |              | Color killer ON/OFF setting                        |
| bit 7      | COLKILL          | Color killer Set             | R/W          | [0]: Enable                                        |
|            |                  |                              |              | [1]: Disable                                       |

### Contrast Control Register (R/W) [Sub Address 0x12], for contrast adjustment

| Sub Address 0x12 |               |       |       |       | Default Value: 0x80 |       |       |  |
|------------------|---------------|-------|-------|-------|---------------------|-------|-------|--|
| bit 7            | bit 6         | bit 5 | bit 4 | bit 3 | bit 2               | bit 1 | bit 0 |  |
| CONT7            | CONT6         | CONT5 | CONT4 | CONT3 | CONT2               | CONT1 | CONT0 |  |
| Default Valu     | Default Value |       |       |       |                     |       |       |  |
| 1                | 0             | 0     | 0     | 0     | 0                   | 0     | 0     |  |

Contrast Control Register Definition

| Bit   | Register<br>Name |                  | R/W | Definition                                   |
|-------|------------------|------------------|-----|----------------------------------------------|
| bit 0 | CONT0            |                  |     | Register for contrast adjustment in steps of |
| ~     | ~                | Contrast Control | R/W | 1/128 in range 1~255/128 from default        |
| bit 7 | CONT1            |                  |     | value of 0x80                                |

### Brightness Control Register (R/W) [Sub Address 0x13], for brightness adjustment

| Sub Addre    | Sub Address 0x13 |       |       |       |       |       | Default Value: 0x00 |  |  |
|--------------|------------------|-------|-------|-------|-------|-------|---------------------|--|--|
| bit 7        | bit 6            | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0               |  |  |
| BR7          | BR 6             | BR 5  | BR 4  | BR 3  | BR 2  | BR 1  | BR 0                |  |  |
| Default Valu | le               |       |       |       |       |       |                     |  |  |
| 0            | 0                | 0     | 0     | 0     | 0     | 0     | 0                   |  |  |

#### Brightness Control Register Definition

| Bit   | Register<br>Name |                    | R/W | Definition                                   |
|-------|------------------|--------------------|-----|----------------------------------------------|
| bit 0 | BR0              |                    |     | Register for brightness adjustment in steps  |
| ~     | ~                | Brightness Control | R/W |                                              |
| bit 7 | BR7              | •                  |     | of 1 by 8-bit code setting in 2's complement |

## Image Control Register (R/W) [Sub Address 0x14] for adjustment image

| Sub Address 0x14 |               |         |         |         |         |        | Default Value: 0x00 |  |
|------------------|---------------|---------|---------|---------|---------|--------|---------------------|--|
| bit 7            | bit 6         | bit 5   | bit 4   | bit 3   | bit 2   | bit 1  | bit 0               |  |
| VBIIMGCTL        | SEPIA         | LUMFIL1 | LUMFIL0 | SHCORE1 | SHCORE0 | SHARP1 | SHARP0              |  |
| Default Value    | Default Value |         |         |         |         |        |                     |  |
| 0                | 0             | 0       | 0       | 0       | 0       | 0      | 0                   |  |

Image Control Register Definition

| Bit                 | Register<br>Name        |                   | R/W | Definition                                                                                                                                                                                                                        |
|---------------------|-------------------------|-------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 0<br>~<br>bit 1 | SHARP0<br>~<br>SHARP1   | Sharpness Control | R/W | Sharpness control (filter effect) setting<br>[SHARP1: SHARP0]<br>[00]: No filtering<br>[01]: Min effect<br>[10]: Middle effect<br>[11]: Max effect                                                                                |
| bit 2<br>~<br>bit 3 | SHCORE0<br>~<br>SHCORE1 | Sharpness Coring  | R/W | Setting for level of coring after passage<br>through sharpness filter<br>Enabled except with [SHARP1:SHARP0]<br>register setting of [00]<br>[SHCORE1: SHCORE0]<br>[00]: No coring<br>[01]: ±1 LSB<br>[10]: ±2 LSB<br>[11]: ±3 LSB |
| bit 4<br>~<br>bit 5 | LUMFIL0<br>~<br>LUMFIL1 | Luminance Filter  | R/W | Setting for luminance band limit filter<br>[LUMFIL1: LUMFIL0]<br>[00]: No filtering<br>[01]: Narrow<br>[10]: Mid<br>[11]: Wide                                                                                                    |
| bit 6               | SEPIA                   | Sepia Output      | R/W | Setting (ON/OFF) for sepia coloring of decode<br>results<br>[0]: Normal output<br>[1]: Sepia output                                                                                                                               |
| bit 7               | VBIIMGCTL               | VBI Image Control | R/W | Setting (ON/OFF) for image adjustment during<br>brightness and contrast adjustment VBI*<br>[0]: Image adjustment inactive during VBI<br>[1]: Image adjustment active during VBI                                                   |

\*VBIIMGCTL-bit must be set [1] when input signal is YPbPr or RGB.



Saturation Control Register (R/W) [Sub Address 0x15], for saturation or U tone level adjustment

| Sub Addre    | ss 0x15       | Default Value: 0x80 |        |        |        |        |        |  |
|--------------|---------------|---------------------|--------|--------|--------|--------|--------|--|
| bit 7        | bit 6         | bit 5               | bit 4  | bit 3  | bit 2  | bit 1  | bit 0  |  |
| SAT 7        | SAT 6         | SAT 5               | SAT 4  | SAT 3  | SAT 2  | SAT 1  | SAT 0  |  |
| UTONE7       | UTONE6        | UTONE5              | UTONE4 | UTONE3 | UTONE2 | UTONE1 | UTONE0 |  |
| Default Valu | Default Value |                     |        |        |        |        |        |  |
| 1            | 0             | 0                   | 0      | 0      | 0      | 0      | 0      |  |

#### Saturation Control Register Definition

| Bit   | Register<br>Name      |                    | R/W | Definition                                                                                                                       |
|-------|-----------------------|--------------------|-----|----------------------------------------------------------------------------------------------------------------------------------|
| bit 0 | SAT0<br>~<br>SAT7     | Saturation Control | R/W | Register for saturation level adjustment in steps of 1/128 in range 1~255/128 from default value of 0x80 (CVBS or S-video input) |
| bit 7 | UTONE0<br>~<br>UTONE7 | U Tone Control     | R/W | Register for U tone level adjustment in steps of 1/128 in range 1~255/128 from default value of 0x80 (YPbPr or RGB input)        |

V Tone Control Register (R/W) [Sub Address 0x16] for V tone level adjustment

| Sub Addres   | Sub Address 0x16 |        |        |        |        |        | Default Value : 0x80 |  |
|--------------|------------------|--------|--------|--------|--------|--------|----------------------|--|
| bit 7        | bit 6            | bit 5  | bit 4  | bit 3  | bit 2  | bit 1  | bit 0                |  |
| VTONE7       | VTONE6           | VTONE5 | VTONE4 | VTONE3 | VTONE2 | VTONE1 | VTONE0               |  |
| Default Valu | Default Value    |        |        |        |        |        |                      |  |
| 1            | 0                | 0      | 0      | 0      | 0      | 0      | 0                    |  |

#### Saturation Control Register Definition

| Bit   | Register<br>Name |                | R/W | Definition                                 |
|-------|------------------|----------------|-----|--------------------------------------------|
| bit 0 | VTONE0           |                |     | Register for V tone level adjustment in    |
| ~     | ~                | V Tone Control | R/W | steps of 1/128 in range 1~255/128 from     |
| bit 7 | VTONE7           |                |     | default value of 0x80 (YPbPr or RGB input) |

### HUE Control Register (R/W) [Sub Address 0x17], for hue adjustment

| Sub Addre    | ss 0x17       | Default Value: 0x00 |       |       |       |       |       |  |
|--------------|---------------|---------------------|-------|-------|-------|-------|-------|--|
| bit 7        | bit 6         | bit 5               | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |  |
| HUE 7        | HUE 6         | HUE 5               | HUE 4 | HUE 3 | HUE 2 | HUE 1 | HUE 0 |  |
| Default Valu | Default Value |                     |       |       |       |       |       |  |
| 0            | 0             | 0                   | 0     | 0     | 0     | 0     | 0     |  |

#### **HUE Control Register Definition**

| Bit   | Register<br>Name |             | R/W | Definition                              |
|-------|------------------|-------------|-----|-----------------------------------------|
| bit 0 | HUE0             |             |     | Register for hue adjustment in steps of |
| ~     | ~                | HUE Control | R/W | <b>o i</b>                              |
| bit 7 | HUE7             |             |     | 1/128 in range ±45° in 2's complement   |

## High Slice Data Set Register (R/W) [Sub Address 0x18], for VBI slicer

| Sub Address 0x18 |               |       |       |       |       | Default V | /alue: 0xEB |  |
|------------------|---------------|-------|-------|-------|-------|-----------|-------------|--|
| bit 7            | bit 6         | bit 5 | bit 4 | bit 3 | bit 2 | bit 1     | bit 0       |  |
| H7               | H6            | H5    | H4    | H3    | H2    | H1        | H0          |  |
| Default Valu     | Default Value |       |       |       |       |           |             |  |
| 1                | 1             | 1     | 0     | 1     | 0     | 1         | 1           |  |

High Slice Data Set Register Definition

| Bit                 | Register<br>Name |                   | R/W | Definition                                                                                                                                                      |
|---------------------|------------------|-------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 0<br>~<br>bit 7 | H0<br>~<br>H7    | High Data 0~7 Set | R/W | Register for setting sliced data from VBI slicer<br>to High value (Default code is 235)<br>Important: Corresponds to 601 special code if<br>set to 0x00 or 0xFF |

Low Slice Data Set Register (R/W) [Sub Address 0x19], for VBI slicer

| Sub Address 0x19 |               |       |       |       |       | Default Value: 0x10 |       |  |
|------------------|---------------|-------|-------|-------|-------|---------------------|-------|--|
| bit 7            | bit 6         | bit 5 | bit 4 | bit 3 | bit 2 | bit 1               | bit 0 |  |
| L7               | L 6           | L 5   | L 4   | L 3   | L 2   | L 1                 | L 0   |  |
| Default Valu     | Default Value |       |       |       |       |                     |       |  |
| 0                | 0             | 0     | 1     | 0     | 0     | 0                   | 0     |  |

Low Slice Data Set Register Definition

| Bit                 | Register<br>Name | 9                | R/W | Definition                                                                                                                                                    |
|---------------------|------------------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 0<br>~<br>bit 7 | L0<br>~<br>L7    | Low Data 0~7 Set | R/W | Register for setting sliced data from VBI slicer<br>to Low value (Default code is 16)<br>Important: Corresponds to 601 special code if<br>set to 0x00 or 0xFF |

Request VBI Infomation Register (R/W) [Sub Address 0x1A], for data decode during VBI interval

| Sub Address 0x1A |               |          |          |       |        | Default Value: 0x00 |       |  |
|------------------|---------------|----------|----------|-------|--------|---------------------|-------|--|
| bit 7            | bit 6         | bit 5    | bit 4    | bit 3 | bit 2  | bit 1               | bit 0 |  |
| Reserved         | Reserved      | Reserved | Reserved | WSSRQ | VBIDRQ | EXTRQ               | CCRQ  |  |
| Default Valu     | Default Value |          |          |       |        |                     |       |  |
| 0                | 0             | 0        | 0        | 0     | 0      | 0                   | 0     |  |

Request VBI Infomation Register Definition

| Bit                 | Register<br>Name |                                  | R/W | Definition                                                                                          |
|---------------------|------------------|----------------------------------|-----|-----------------------------------------------------------------------------------------------------|
| bit 0               | CCRQ             | Closed Caption<br>Decode Request | R/W | Setting (ON/OFF) for closed caption decode<br>request<br>[0]: No request (OFF)<br>[1]: Request (ON) |
| bit 1               | EXTRQ            | Extended Data<br>Decode Request  | R/W | Setting (ON/OFF) for Extended Data decode<br>request<br>[0]: No request (OFF)<br>[1]: Request (ON)  |
| bit 2               | VBIDRQ           | VBID Decode Request              | R/W | Setting (ON/OFF) for VBID decode request<br>[0]: No request (OFF)<br>[1]: Request (ON)              |
| bit 3               | WSSRQ            | WSS Decode Request               | R/W | Setting (ON/OFF) for WSS decode request<br>[0]: No request (OFF)<br>[1]: Request (ON)               |
| bit 4<br>~<br>bit 7 | Reserved         | Reserved                         | R/W | Reserved                                                                                            |

Sub-Address  $0x1B \sim 0x21$  are reserved register.

### Status 1 Register (R) [Sub Address 0x22] for shows AK8854 internal status

| bit 7 | bit 6   | bit 5     | bit 4     | bit 3    | bit 2  | bit 1 | bit 0 |
|-------|---------|-----------|-----------|----------|--------|-------|-------|
| OVCOL | PKWHITE | SCLKMODE1 | SCLKMODE0 | COLKILON | FRMSTD | VLOCK | NOSIG |

| Bit                 | 1 Register Defin<br>Register<br>Name |                      | R/W | Definition                                                                                                                                                  |
|---------------------|--------------------------------------|----------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 0               | NOSIG                                | No Signal            | R   | Input signal indicator<br>[0]: Input signal present<br>[1]: Input signal absent                                                                             |
| bit 1               | VLOCK                                | Video Locked         | R   | Input signal VLOCK synchronization status<br>indicator<br>[0]: Input signal synchronized<br>[1]: Input signal non-synchronized                              |
| bit 2               | FRMSTD                               | Frame Standard       | R   | Input signal interlace status indicator<br>[0]: Input signal 525/625 interlaced<br>[1]: Input signal not 525/625 interlaced                                 |
| bit 3               | COLKILON                             | Color Killer         | R   | Color killer status indicator * <sup>1</sup><br>[0]: Color killer not operation<br>[1]: Color killer operation                                              |
| bit 4<br>~<br>bit 5 | SCLKMODE0<br>~<br>SCLKMODE1          | Clock Mode           | R   | Clock mode indicator<br>[SCLKMODE1: SCLKMODE0]<br>[00]: Fixed-clock mode<br>[01]: Line-locked clock mode<br>[10]: Frame-locked clock mode<br>[11]: Reserved |
| bit 6               | PKWHITE                              | Peak White Detection | R   | Luminance decode result flow status<br>indicator, after passage through AGC block<br>[0]: Normal<br>[1]: Overflow                                           |
| bit 7               | OVCOL                                | Over Color Level     | R   | Color decode result flow status indicator,<br>after passage through ACC block* <sup>2</sup><br>[0]: Normal<br>[1]: Overflow (excessive color signal input)  |

Status 1 Register Definition

\*1 It is not applicable to YPbPr and RGB input.

\*2 It is not applicable to YPbPr and RGB input.

### Status 2 Register (R) [Sub Address 0x23] for shows AK8854 internal status

| bit 7    | bit 6    | bit 5  | bit 4    | bit 3  | bit 2   | bit 1  | bit 0 |
|----------|----------|--------|----------|--------|---------|--------|-------|
| Reserved | Reserved | AGCSTS | Reserved | WSSDET | VBIDDET | EXTDET | CCDET |

| Bit                 | Register<br>Name |                       | R/W | Definition                                                                                                                                          |
|---------------------|------------------|-----------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 0               | CCDET            | Closed Caption Detect | R   | Indicator for presence of decoded data in<br>Closed Caption 1 2 Register<br>[0]: No closed caption data present<br>[1]: Closed caption Data present |
| bit 1               | EXTDET           | Extended Data Detect  | R   | Indicator for presence of decoded data in<br>Extended Data 1,2 Register<br>[0]: No extended data present<br>[1]: Extended data present              |
| bit 2               | VBIDDET          | VBID Data Detect      | R   | Indicator for presence of decoded data in<br>VBID 1,2 Register<br>[0]: No VBID data present<br>[1]: VBID data present                               |
| bit 3               | WSSDET           | WSS Data Detect       | R   | Indicator for presence of decoded data in<br>WSS 1,2 Register<br>[0]: No WSS data present<br>[1]: WSS data present                                  |
| bit 4               | REALFLD          | Real Field            | R   | Input signal field status (even/odd) indicator<br>[0]: EVEN field<br>[1]: ODD field                                                                 |
| bit 5               | AGCSTS           | AGC Status bit        | R   | [0]: Sync AGC active<br>[1]: Peak AGC active *                                                                                                      |
| bit 6<br>~<br>bit 7 | Reserved         | Reserved              | R   | Reserved                                                                                                                                            |

#### Status 2 Register Definition

It is not applicable that sync signal is H/VSYNC or CSYNC at RGB input.

### Macrovision Status Register (R) [Sub Address 0x24] for Macrovision Status

Sub Address 0x24

| bit 7    | bit 6    | bit 5    | bit 4    | bit 3    | bit 2  | bit 1 | bit 0  |
|----------|----------|----------|----------|----------|--------|-------|--------|
| Reserved | Reserved | Reserved | Reserved | Reserved | CSTYPE | CSDET | AGCDET |

#### Macrovision Status Register Definition

| Bit                 | Register<br>Name |                     | R/W | Definition                                                                                                                         |
|---------------------|------------------|---------------------|-----|------------------------------------------------------------------------------------------------------------------------------------|
| bit 0               | AGCDET           | AGC Process Detect  | R   | Indicator for presence of Macrovision AGC<br>in input signal<br>[0]: No Macrovision AGC present<br>[1]: Macrovision AGC present    |
| bit 1               | CSDET            | Color Stripe Detect | R   | Indicator for presence of Macrovision Color Stripe<br>in input signal<br>[0]: No Color Stripe present<br>[1]: Color Stripe present |
| bit 2               | CSTYPE           | Color Stripe Type   | R   | Indicator for type of Color Stripe included in input signal<br>[0]: Color Stripe Type 2<br>[1]: Color Stripe Type 3                |
| bit 3<br>~<br>bit 7 | Reserved         | Reserved            | R   | Reserved                                                                                                                           |

Macrovision signal is not detected at RGB input.

Input Video Status Register (R) [Sub Address 0x25] for auto detection mode

Sub Address 0x25

| bit 7 | bit 6 | bit 5  | bit 4  | bit 3    | bit 2    | bit 1    | bit 0    |
|-------|-------|--------|--------|----------|----------|----------|----------|
| FIXED | UNDEF | ST_B/W | ST_VLF | ST_VCEN1 | ST_VCEN0 | ST_VSCF1 | ST_VSCF0 |

Input Video Status Register Definition

| BIT                 | Register<br>Name          |                                          | R/W | Definition                                                                                                                                                                                                                               |
|---------------------|---------------------------|------------------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 0<br>~<br>bit 1 | ST_VSCF0<br>ST_VSCF1      | Status of Video Sub-Carrier<br>Frequency | R   | Input video signal subcarrier frequency indicator<br>[ST_VSCF1: ST_VSCF0] ( MHz )<br>[00]: 3.57954545 (NTSC-M,J)<br>[01]: 3.57561149 (PAL-M)<br>[10]: 3.58205625 (PAL-Nc)<br>[11]: 4.43361875<br>(PAL-B,D,G,H,I,N,60, NTSC-4.43, SECAM*) |
| bit 2<br>~<br>bit 3 | ST_VCEN0<br>~<br>ST_VCEN1 | Status of Video Color Encode             | R   | Input signal color encode format indicator<br>[ST_VCEN1: ST_VCEN0]<br>[00]: NTSC<br>[01]: PAL<br>[10]: SECAM<br>[11]: Reserved                                                                                                           |
| bit 4               | ST_VLF                    | Status of<br>Video Line Frequency        | R   | Input signal line number indicator<br>[0]: 525-line(NTSC-M,J , NTSC-4.43 , PAL-M,60)<br>[1]: 625-line (PAL-B,D,G,H,I,N,Nc , SECAM)                                                                                                       |
| bit 5               | ST_BW                     | Status of B/W Signal                     | R   | Input signal monochrome indicator<br>[0]: Not monochrome<br>[1]: Monochrome                                                                                                                                                              |
| bit 6               | UNDEF                     | Un_define bit                            | R   | Input signal detection indicator<br>[0]: Input signal detected<br>[1]: Input signal not detected                                                                                                                                         |
| bit 7               | FIXED                     | Input Video Standard fixed bit           | R   | Input signal detection process status<br>[0]: Detection process in progress<br>[1]: Detection process completed                                                                                                                          |

\*If SECAM input signal is detected, ST\_VSCF[1:0] goes to [11].



#### Closed Caption 1 Register (R) [Sub Address 0x26]

Closed Caption data storage register

Sub Address 0x26

| bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| CC7   | CC6   | CC5   | CC4   | CC3   | CC2   | CC1   | CC0   |

Closed Caption 2 Register (R) [Sub Address 0x27]

Closed Caption data storage register

Sub Address 0x27

| bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| CC15  | CC14  | CC13  | CC12  | CC11  | CC10  | CC9   | CC8   |

#### WSS 1 Register (R) [Sub Address 0x28]

WSS data storage register

Sub Address 0x28

| bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| G2-7  | G2-6  | G2-5  | G2-4  | G1-3  | G1-2  | G1-1  | G1-0  |

WSS 2 Register (R) [Sub Address 0x29]

WSS data storage register

| Sub Address | 0x29     |       |       |       |       |       |       |
|-------------|----------|-------|-------|-------|-------|-------|-------|
| bit 7       | bit 6    | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
| Reserved    | Reserved | G4-13 | G4-12 | G4-11 | G3-10 | G3-9  | G3-8  |

Extended Data 1 Register (R) [Sub Address 0x2A]

Closed Caption Extended data storage register

Sub Address 0x2A

| bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| EXT7  | EXT6  | EXT5  | EXT4  | EXT3  | EXT2  | EXT1  | EXT0  |

Extended Data 2 Register (R) [Sub Address 0x2B]

Closed Caption Extended data storage register

Sub Address 0x2B

| bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| EXT15 | EXT14 | EXT13 | EXT12 | EXT11 | EXT10 | EXT9  | EXT8  |

#### VBID 1 Register (R) [Sub Address 0x2C]

VBID data storage register

Sub Address 0x2C

| bit 7    | bit 6    | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |  |
|----------|----------|-------|-------|-------|-------|-------|-------|--|
| Reserved | Reserved | VBID1 | VBID2 | VBID3 | VBID4 | VBID5 | VBID6 |  |

VBID 2 Register (R) [Sub Address 0x2D]

#### VBID data storage register

Sub Address 0x2D

| bit 7 | bit 6 | bit 5 | bit 4  | bit 3  | bit 2  | bit 1  | bit 0  |
|-------|-------|-------|--------|--------|--------|--------|--------|
| VBID7 | VBID8 | VBID9 | VBID10 | VBID11 | VBID12 | VBID13 | VBID14 |



Device and Revision ID Register (R) [Sub Address 0x2E]

#### Device ID and Revision indicator

Device ID: [0x36]

Revision ID: Initially 0x00; revision number changes only when control software should be modified.

Sub Address 0x2E

| bit 7         | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |  |
|---------------|-------|-------|-------|-------|-------|-------|-------|--|
| REV1          | REV0  | DID5  | DID4  | DID3  | DID2  | DID1  | DID0  |  |
| Default Value |       |       |       |       |       |       |       |  |
| 0             | 0     | 1     | 1     | 0     | 1     | 1     | 0     |  |

Device and Revision ID Register Definition

| Bit   | Register<br>Name |             | R/W | Definition                             |
|-------|------------------|-------------|-----|----------------------------------------|
| bit 0 | DID0             |             |     |                                        |
| ~     | ~                | Device ID   | R   | Device ID indicator (0x36)             |
| bit 5 | DID5             |             |     |                                        |
| bit 6 | REV0             |             |     |                                        |
| ~     | ~                | Revision ID | R   | Revision ID indicator (initially 0x00) |
| bit 7 | REV1             |             |     |                                        |

## 11. System connection example



# 12. Package



13. Marking



| AKM:                | AKM Logo       |
|---------------------|----------------|
| AK8854VQ:           | Marketing Code |
| XXXXXXX (7 digits): | Date Code      |



#### IMPORTANT NOTICE

- These products and their specifications are subject to change without notice. Before considering any use or application, consult the Asahi Kasei Microsystems Co., Ltd. (AKM) sales office or authorized distributor concerning their current status.
- AKM assumes no liability for infringement of any patent, intellectual property, or other right in the application or use of any information contained herein.
- Any export of these products, or devices or systems containing them, may require an
  export license or other official approval under the law and regulations of the country of
  export pertaining to customs and tariffs, currency exchange, or strategic materials.
- AKM products are neither intended nor authorized for use as critical components in any safety, life support, or other hazard related device or system, and AKM assumes no responsibility relating to any such use, except with the express written consent of the Representative Director of AKM. As used here:
  - (a) A hazard related device or system is one designed or intended for life support or maintenance of safety or for applications in medicine, aerospace, nuclear energy, or other fields, in which its failure to function or perform may reasonably be expected to result in loss of life or in significant injury or damage to person or property.
  - (b) A critical component is one whose failure to function or perform may reasonably be expected to result, whether directly or indirectly, in the loss of the safety or effectiveness of the device or system containing it, and which must therefore meet very high standards of performance and reliability.
- It is the responsibility of the buyer or distributor of an AKM product who distributes, disposes of, or otherwise places the product with a third party to notify that party in advance of the above content and conditions, and the buyer or distributor agrees to assume any and all responsibility and liability for and hold AKM harmless from any and all claims arising from the use of said product in the absence of such notification.