TOSHIBA CCD LINEAR IMAGE SENSOR CCD (Charge Coupled Device)

# **TCD2300C**

The TCD2301C which includes sample—and—hold circuit and clamp circuit is a high sensitive and low dark current 3648 elements  $\times$  3 lines CCD color image sensor. The sensor is designed for color scanner.

The device contains a row of 3648 element  $\times$  3 lines photodiodes which provide a 16 lines / mm across a A4 size paper. The device is operated by 5V pulse, and 12V power supply.

#### **FEATURES**

Number of Image Sensing Elements : 3648 elements × 3 lines
 Image Sensing Element Size : 8 μm by 8 μm on 8 μm

centers

Photo Sensing Region : High sensitive pn

photodiode

Distance Between Photodiode Array : 96 μm (12 Lines)
 Clock : 2 phase (5V)

Internal Circuit
 Sample & Hold circuit, Clamp circuit

Package
Color Filter
22 pin DIP
Red, Green, Blue



Weight: 4.8g (Typ.)

## PIN CONNECTION

### 

(TOP VIEW)

#### **MAXIMUM RATINGS (Note 1)**

| CHARACTERISTIC                | SYMBOL           | RATING  | UNIT |
|-------------------------------|------------------|---------|------|
| Clock Pulse Voltage           | Vφ               |         | V    |
| Shift Pulse Voltage           | V <sub>SH</sub>  |         |      |
| Reset Pulse Voltage           | VRS              | -0.3~8  |      |
| Sample and Hold Pulse Voltage | VSP              | 0.5 0   |      |
| Switch Pulse Voltage          | V <sub>SG</sub>  |         |      |
| Clamp Pulse Voltage           | V_CP             |         |      |
| Power Supply Voltage          | V <sub>OD</sub>  | -0.3~15 | V    |
| Operating Temperature         | T <sub>opr</sub> | 0~60    | °C   |
| Storage Temperature           | T <sub>stg</sub> | -25~85  | °C   |

Note 1: All voltage are with respect to SS terminals (Ground).

#### **CIRCUIT DIAGRAM**



#### **PIN NAMES**

| Ψ1E | Clock 1 (Phase 1)           | SH3 | Shift Gate 3         |
|-----|-----------------------------|-----|----------------------|
| Ф2Е | Clock 2 (Phase 2)           | RS  | Reset Gate           |
| Ψ10 | Clock 1 (Phase 1)           | SP  | Sample and Hold Gate |
| Ψ2Ο | Clock 2 (Phase 2)           | CP  | Clamp Gate           |
| Ф1В | Final Stage Clock (Phase 1) | OS1 | Signal Output 1      |
| Ф2В | Final Stage Clock (Phase 2) | OS2 | Signal Output 2      |
| SS  | Ground                      | OS3 | Signal Output 3      |
| OD  | Power                       | DOS | Compensation Output  |
| SH1 | Shift Gate 1                | NC  | Non Connection       |
| SH2 | Shift Gate 2                |     |                      |

2

#### **OPTICAL / ELECTRICAL CHARACTERISTICS**

(Ta = 25°C,  $V_{OD}$  = 12 V,  $V_{\phi}$  =  $V_{\overline{RS}}$  =  $V_{SH}$  =  $V_{\overline{CP}}$  = 5 V (Pulse),  $f_{\phi}$  = 0.51 MHz,  $f_{\overline{RS}}$  = 1.0 MHz, Load Resistance = 100 k $\Omega$ ,  $t_{INT}$  (Integration Time) = 10 ms, Light Source = A Light Source + CM500 Filter (t = 1.0 mm))

| CHARACTERISTIC                 | SYMBOL                             | MIN | TYP. | MAX | UNIT     | NOTE      |
|--------------------------------|------------------------------------|-----|------|-----|----------|-----------|
| Sensitivity (Red)              | RR                                 | _   | 1.1  | _   | V / lx·s | (Note 2)  |
| Sensitivity (Green)            | RG                                 | _   | 1.4  | _   | V / lx·s | (Note 2)  |
| Sensitivity (Blue)             | RB                                 | _   | 0.5  | _   | V / lx·s | (Note 2)  |
| Photo Response Non Uniformity  | PRNU (1)                           | _   | 10   | 20  | %        | (Note 3)  |
| Photo Response Non Officiality | PRNU (3)                           | _   | 3    | 12  | mV       | (Note 4)  |
| Register Imbalance             | RI                                 | _   | _    | 3   | %        | (Note 5)  |
| Saturation Output Voltage      | V <sub>SAT</sub>                   | 1.0 | 1.5  | _   | V        | (Note 6)  |
| Saturation Exposure            | SE                                 | _   | 1.07 | _   | lx⋅s     | (Note 7)  |
| Dark Signal Voltage            | $V_{DRK}$                          | _   | _    | 2.0 | mV       | (Note 8)  |
| Dark Signal Non Uniformity     | DSNU                               | _   | _    | 3.0 | mV       | (Note 9)  |
| Total Transfer Efficiency      | TTE                                | 92  | _    | _   | %        |           |
| Output Impedance               | Z <sub>O</sub>                     | _   | 0.5  | 1.0 | kΩ       |           |
| DC Power Dissipation           | PD                                 | _   | 500  | 750 | mW       |           |
| DC Offset Voltage              | Vos                                | -   | 6.0  | _   | V        | (Note 10) |
| DC Compensation Output Voltage | V <sub>DOS</sub>                   | _   | 6.0  | _   | V        | (Note 10) |
| DC Mismach Voltage             | V <sub>DOS</sub> -V <sub>DOS</sub> | 1   | 100  | 300 | mV       | (Note 10) |

Note 2: Sensitivity is defined for each color of signal outputs average when the photosensitive surface is applied with the light of uniform illumination and uniform color temperature.

Note 3: PRNU (1) is defined for each color on a single chip by the expressions below when the photosensitive surface is applied with the light of uniform illumination and uniform color temperature.

3

$$PRNU(1) = \frac{\Delta \chi}{\overline{\chi}} \times 100(\%)$$

When  $\bar{\chi}$  is average of total signal output and  $\Delta\chi$  is the maximum deviation from  $\bar{\chi}$ . The amount of incident light is shown below.

Red = 
$$\frac{1}{2}$$
 SE

Green = 
$$\frac{1}{2}$$
 SE

Bule = 
$$\frac{1}{4}$$
 SE

- Note 4: PRNU (3) is defined as maximum voltage with next pixel, where measured 5% of SE (Typ.).
- Note 5: RI is defined for each color on a single chip by the expressions below when the photosensitive surface is applied with the light of uniform illumination and uniform color temperature.

$$RI = \frac{\frac{3647}{\sum_{}^{} |\chi n - \chi n + 1|}}{\frac{3647 \times \overline{\chi}}{\sqrt{}}} \times 100(\%)$$

Where  $\chi$  n and  $\chi$  n+1 are signal outputs of each pixel.  $\bar{\chi}$  is average of total signal outputs.

- Note 6: V<sub>SAT</sub> is defined as minimum saturation output of all effective pixels.
- Note 7: Definition of SE: SE =  $\frac{V_{SAT}}{R_{G}}$
- Note 8: V<sub>DRK</sub> is defined as average dark signal voltage of all effective pixels.
- Note 9: DSNU is defined as different voltage between V<sub>DRK</sub> and V<sub>MDK</sub> when V<sub>MDK</sub> is maximum dark voltage.



Note 10: DC Signal Output Voltage and DC Compensation Output Voltage are defined as follows:





#### **OPERATING CONDITION**

| CHARACTERISTIC          |           | SYMBOL             | MIN                    | TYP.                   | MAX                    | UNIT | NOTE      |
|-------------------------|-----------|--------------------|------------------------|------------------------|------------------------|------|-----------|
| Cleak Dulas Valtara     | "H" Level | V 0.5              | 4.5                    | 5.0                    | 5.5                    | V    |           |
| Clock Pulse Voltage     | "L" Level | V <sub>φ0, E</sub> | 0.0                    | 0.2                    | 0.5                    |      |           |
| Final Stage Clock Pulse | "H" Level |                    | 4.5                    | 5.0                    | 5.5                    | V    |           |
| Voltage                 | "L" Level | $V_{\phi B}$       | 0.0                    | 0.2                    | 0.5                    |      |           |
| Shift Dulco Voltago     | "H" Level | V <sub>SH</sub>    | V <sub>φ0,E"H"-1</sub> | V <sub>φ0, E</sub> "H" | V <sub>φ0, E "H"</sub> | V    | (Note 11) |
| Shift Pulse Voltage     | "L" Level |                    | 0.0                    | 0.2                    | 0.5                    |      |           |
| D 101 VI                | "H" Level | V <sub>RS</sub>    | 4.5                    | 5.0                    | 5.5                    | V    |           |
| Reset Pulse Voltage     | "L" Level |                    | 0.0                    | 0.2                    | 0.5                    |      |           |
| Sample and Hold Pulse   | "H" Level | V                  | 4.5                    | 5.0                    | 5.5                    | V    | (Note 12) |
| Voltage                 | "L" Level | $V_{SP}$           | 0.0                    | 0.2                    | 0.5                    |      | (Note 12) |
| Clamp Pulse Voltage     | "H" Level | V                  | 4.5                    | 5.0                    | 5.5                    | V    | (Note 12) |
|                         | "L" Level | V <sub>CP</sub>    | 0.0                    | 0.2                    | 0.5                    | v    | (Note 13) |
| Power Supply Voltage    |           | V <sub>OD</sub>    | 11.4                   | 12.0                   | 13.0                   | V    |           |

Note 11:  $V_{\phi 0,\; E\; "H"}$  means the high level voltage of  $V_{\phi 0}$  and  $V_{\phi E}$  when SH pulse is high level.

Note 12: Supply "L" level to  $\overline{\text{SP}}$  terminal when sample-and-hold circuit is not used.

Note 13: Supply  $\overline{SH}$  (inversed pulse of SH) to  $\overline{CP}$  terminal when clamp circuit is not used.

## CLOCK CHARACTERISTICS (Ta = 25°C)

| CHARACTERISTIC                   | SYMBOL                | MIN | TYP. | MAX | UNIT |
|----------------------------------|-----------------------|-----|------|-----|------|
| Clock Pulse Frequency            | $f_{oldsymbol{\phi}}$ | _   | 0.5  | 2.0 | MHz  |
| Reset Pulse Frequency            | fRS                   | _   | 1.0  | 4.0 | MHz  |
| Sample and Hold Pulse Frequency  | f <sub>SP</sub>       | _   | 1.0  | 4.0 | MHz  |
| Clamp Pulse Frequency            | fCP                   | _   | 1.0  | 4.0 | MHz  |
| Clock Capacitance                | C <sub>φ0, E</sub>    | _   | 500  | _   | pF   |
| Final Stage Clock Capacitance    | С <sub>ФВ</sub>       | _   | 10   | _   | pF   |
| Shift Gate Capacitance           | C <sub>SH</sub>       | _   | 200  | _   | pF   |
| Reset Gate Capacitance           | CRS                   | _   | 10   | _   | pF   |
| Sample and Hold Gate Capacitance | CSP                   | _   | 10   | _   | pF   |
| RGB Switch Pulse Capacitance     | CSG                   | _   | 10   | _   | pF   |
| Clamp Gate Capacitance           | CCP                   | _   | 10   | _   | pF   |

5



6 2001-10-15

## **TIMING REQUIREMENTS**



## TIMING REQUIREMENTS (Cont.)

| CHARACTERISTIC                                                | SYMBOL   | MIN. | TYP.<br>(Note 14) | MAX. | UNIT |
|---------------------------------------------------------------|----------|------|-------------------|------|------|
| Pulse Timing of SH and $\phi_{1,0}$                           | t1, t5   | 0    | 1000              | _    | ns   |
| SH Pulse Rise Time, Fall Time                                 | t2, t4   | 0    | 50                | _    | ns   |
| SH Pulse Width                                                | t3       | 500  | 1000              | _    | ns   |
| φ <sub>1</sub> , φ <sub>2</sub> Pulse Rise Time, Fall Time    | t6, t7   | 0    | 50                | _    | ns   |
| RS Pulse Rise Time, Fall Time                                 | t8, t10  | 0    | 20                | _    | ns   |
| RS Pulse Width                                                | t9       | 40   | 250               | _    | ns   |
| Pulse Timing of φ <sub>1B</sub> , φ <sub>2B</sub> and RS      | t11      | 120  | 300               | _    | ns   |
| SP Pulse Rise Time, Fall Time                                 | t12, t14 | 0    | 20                | _    | ns   |
| SP Pulse Width                                                | t13      | 70   | 100               | _    | ns   |
| Pulse Timing of SP and RS                                     | t15      | 0    | 50                | _    | ns   |
| Video Data Delay Time (Note 15)                               | t16, t17 | _    | 70                | _    | ns   |
| CP Pulse Rise Time, Fall Time                                 | t18, t20 | 0    | 20                | _    | ns   |
| CP Pulse Width                                                | t19      | 100  | 200               | _    | ns   |
| Pulse Timing of $\phi_{1B}$ , $\phi_{2B}$ and $\overline{CP}$ | t21      | 20   | 50                | _    | ns   |
| Pulse Timing of RS and CP                                     | t22      | 0    | 50                | _    | ns   |

Note 14: TYP. is the case of  $\overline{RS} = 1.0MHz$ 

Note 15: Load resistance is  $100k\Omega$ 

## **TYPICAL SPECTRAL RESPONSE**



9

#### **TYPICAL DRIVE CIRCUIT**



#### **CAUTION**

#### 1. Window Glass

The dust and stain on the glass window of the package degrade optical performance of CCD sensor. Keep the glass window clean by saturating a cotton swab in alcohol and lightly wiping the surface, and allow the glass to dry, by blowing with filtered dry N2. Care should be taken to avoid mechanical or thermal shock because the glass window is easily to damage.

#### 2. Electrostatic Breakdown

Store in shorting clip or in conductive foam to avoid electrostatic breakdown.

CCD Image Sensor is protected against static electricity, but interior puncture mode device due to static electricity is sometimes detected. In handing the device, it is necessary to execute the following static electricity preventive measures, in order to prevent the trouble rate increase of the manufacturing system due to static electricity.

- a. Prevent the generation of static electricity due to friction by making the work with bare hands or by putting on cotton gloves and non-charging working clothes.
- b. Discharge the static electricity by providing earth plate or earth wire on the floor, door or stand of the work room.
- c. Ground the tools such as soldering iron, radio cutting pliers of or pincer.
   It is not necessarily required to execute all precaution items for static electricity.
   It is all right to mitigate the precautions by confirming that the trouble rate within the prescribed range.

#### 3. Incident Light

CCD sensor is sensitive to infrared light. Note that infrared light component degrades resolution and PRNU of CCD sensor.

#### 4. Soldering

Soldering by the solder flow method cannot be guaranteed because this method may have deleterious effects on prevention of window glass soiling and heat resistance.

Using a soldering iron, complete soldering within ten seconds for lead temperatures of up to 260°C, or within three seconds for lead temperatures of up to 350°C.

#### <Application note>

#### **EVEN-ODD UNBALANCE**

When High-speed draiving standard level of odd-even bits is often unbalanced. For that reason when high-speed draiving CCD you should put a damping resistance in input  $\varphi$  pin.

#### 1. WAVEFORM (Sample and Hold ON)



#### 2. MEASUREMENT CONDITION

 $Ta = 25^{\circ}C, V_{AD} = V_{DD} = 12V,$ 

 $V_{\phi1E} = V_{\phi10} = V_{\phi1B} = V_{\phi2E} = V_{\phi20} = V_{\phi2B} = V_{\overline{RS}} = V_{\overline{CP}} = V_{\overline{SP}} = V_{SH1} = V_{SH2} = V_{SH3} = 5V \text{ (Pulse)},$  Light Source = Daylight Fluorescent Lamp.

Ocilloscope Tektoronix 2465A (400MHz)
Probe P6136 10.8pF

## 3. DRIVE CIRCUIT (with a damping resistance)

Please put a damping resistance in input  $_\phi$ 1E (15 $\Omega$ ).



Unit: mm

#### **PACKAGE DIMENSIONS**

WDIP22-C-400-2.54A (C)



14

Note 1: No.1 SENSOR ELEMENT (S1) TO EDGE OF PACKAGE.

2.54

1.02±0.1

Note 2: TOP OF CHIP TO BOTTOM OF PACKAGE.

Note 3: GLASS THICKNESS (n = 1.5)

Weight: 4.8g (Typ.)

#### **RESTRICTIONS ON PRODUCT USE**

000707EBA

- TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc..
- The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk.
- The products described in this document are subject to the foreign exchange and foreign trade laws.
- The information contained herein is presented only as a guide for the applications of our products. No
  responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other
  rights of the third parties which may result from its use. No license is granted by implication or otherwise under
  any intellectual property or other rights of TOSHIBA CORPORATION or others.
- The information contained herein is subject to change without notice.