## ISOPRO LOW POWER FIVE-CHANNEL DIGITAL ISOLATOR #### **Features** - High-speed operation - DC to 150 Mbps - No start-up initialization required - Wide Operating Supply Voltage: 2.70-5.5 V - Wide Operating Supply Voltage: 2.70-5.5V - Ultra low power (typical) 5 V Operation: - < 1.6 mA per channel at 1 Mbps - < 6 mA per channel at 100 Mbps</li> 2.70 V Operation: - < 1.4 mA per channel at 1 Mbps RoHS-compliant packages - < 4 mA per channel at 100 Mbps</li> - High electromagnetic immunity - Up to 2500 V<sub>RMS</sub> isolation - 60-year life at rated working voltage - Precise timing (typical) - <10 ns worst case - 1.5 ns pulse width distortion - 0.5 ns channel-channel skew - 2 ns propagation delay skew - 6 ns minimum pulse width - Transient Immunity 25 kV/µs - Wide temperature range - -40 to 125 °C at 150 Mbps - - SOIC-16 wide body - SOIC-16 narrow body ### **Applications** - Industrial automation systems - Hybrid electric vehicles - Isolated switch mode supplies - Motor control - Power inverters #### Isolated ADC, DAC - Communications systems ## **Safety Regulatory Approvals** - UL 1577 recognized - Up to 2500 V<sub>RMS</sub> for 1 minute - CSA component notice 5A approval - IEC 60950-1, 61010-1 (reinforced insulation) - VDE certification conformity - IEC 60747-5-2 (VDE0884 Part 2) #### **Description** Silicon Lab's family of ultra-low-power digital isolators are CMOS devices offering substantial data rate, propagation delay, power, size, reliability, and external BOM advantages when compared to legacy isolation technologies. The operating parameters of these products remain stable across wide temperature ranges throughout their service life. For ease of design, only VDD bypass capacitors are required. Data rates up to 150 Mbps are supported, and all devices achieve worst-case propagation delays of less than 10 ns. All products are safety certified by UL, CSA, and VDE and support withstand voltages of up to 2.5 kVrms. These devices are available in 16-pin wide- and narrow-body SOIC packages. # TABLE OF CONTENTS | <u>Section</u> | <u>Page</u> | |-----------------------------------------------------------------|-------------| | 1. Electrical Specifications | 4 | | 2. Functional Description | 18 | | 2.1. Theory of Operation | 18 | | 2.2. Eye Diagram | | | 2.3. Device Operation | | | 2.4. Layout Recommendations | | | 2.5. Typical Performance Characteristics | | | 3. Errata and Design Migration Guidelines | 26 | | 3.1. Enable Pin Causes Outputs to Go Low (Revision A Only) | | | 3.2. Power Supply Bypass Capacitors (Revision A and Revision B) | | | 3.3. Latch Up Immunity (Revision A Only) | | | 4. Pin Descriptions (Si8450/51/52) | | | 5. Pin Descriptions (Si8455) | | | 6. Ordering Guide | | | 7. Package Outline: 16-Pin Wide Body SOIC | | | 8. Land Pattern: 16-Pin Wide-Body SOIC | | | 9. Package Outline: 16-Pin Narrow Body SOIC | | | 10. Land Pattern: 16-Pin Narrow Body SOIC | | | 11. Top Marking: 16-Pin Wide Body SOIC | | | 12. Top Marking: 16-Pin Narrow Body SOIC | | | Document Change List | | | Contact Information | | ## 1. Electrical Specifications **Table 1. Recommended Operating Conditions** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------|------------------|----------------------|------|-----|-----|------| | Ambient Operating Temperature* | T <sub>A</sub> | 150 Mbps, 15 pF, 5 V | -40 | 25 | 125 | °C | | Supply Voltage | V <sub>DD1</sub> | | 2.70 | _ | 5.5 | V | | | V <sub>DD2</sub> | | 2.70 | | 5.5 | V | \*Note: The maximum ambient temperature is dependent on data frequency, output loading, number of operating channels, and supply voltage. ## Table 2. Absolute Maximum Ratings<sup>1</sup> | Parameter | Symbol | Min | Тур | Max | Unit | |------------------------------------------|-------------------------------------|------|-----|-----------------------|-----------| | Storage Temperature <sup>2</sup> | T <sub>STG</sub> | -65 | _ | 150 | °C | | Ambient Temperature Under Bias | T <sub>A</sub> | -40 | _ | 125 | °C | | Supply Voltage (Revision A) <sup>3</sup> | V <sub>DD1</sub> , V <sub>DD2</sub> | -0.5 | _ | 5.75 | V | | Supply Voltage (Revision B) <sup>3</sup> | $V_{DD1}, V_{DD2}$ | -0.5 | _ | 6.0 | V | | Input Voltage | VI | -0.5 | _ | V <sub>DD</sub> + 0.5 | V | | Output Voltage | V <sub>O</sub> | -0.5 | _ | V <sub>DD</sub> + 0.5 | V | | Output Current Drive Channel | I <sub>O</sub> | _ | _ | 10 | mA | | Lead Solder Temperature (10 s) | | _ | _ | 260 | °C | | Maximum Isolation Voltage (1 s) | | _ | _ | 3600 | $V_{RMS}$ | #### Notes - 1. Permanent device damage may occur if the absolute maximum ratings are exceeded. Functional operation should be restricted to conditions as specified in the operational sections of this data sheet. - 2. VDE certifies storage temperature from -40 to 150 °C. - 3. See "6. Ordering Guide" on page 29 for more information. **Table 3. Electrical Characteristics** $(V_{DD1}$ = 5 V±10%, $V_{DD2}$ = 5 V±10%, $T_A$ = -40 to 125 °C; applies to narrow and wide-body SOIC packages) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------|------------------|------------------------------------|------------------------------------------|------------|-------|------| | High Level Input Voltage | V <sub>IH</sub> | | 2.0 | _ | _ | V | | Low Level Input Voltage | V <sub>IL</sub> | | _ | _ | 8.0 | V | | High Level Output Voltage | V <sub>OH</sub> | loh = –4 mA | V <sub>DD1</sub> ,V <sub>DD2</sub> – 0.4 | 4.8 | _ | V | | Low Level Output Voltage | V <sub>OL</sub> | lol = 4 mA | _ | 0.2 | 0.4 | V | | Input Leakage Current | ΙL | | _ | _ | ±10 | μA | | Output Impedance <sup>1</sup> | Z <sub>O</sub> | | _ | 85 | _ | Ω | | Enable Input High Current | I <sub>ENH</sub> | V <sub>ENx</sub> = V <sub>IH</sub> | _ | 2.0 | _ | μΑ | | Enable Input Low Current | I <sub>ENL</sub> | V <sub>ENx</sub> = V <sub>IL</sub> | _ | 2.0 | _ | μA | | | | Current (All inputs | 0 V or at Supply) | | | 1 | | Si8450Ax, Bx, Si8455Bx | | | | | | | | $V_{DD1}$ | | All inputs 0 DC | _ | 1.6 | 2.4 | | | $V_{\mathrm{DD2}}$ | | All inputs 0 DC | | 2.9 | 4.4 | mA | | $V_{\mathrm{DD1}}$ | | All inputs 1 DC | | 7.0 | 10.5 | | | $V_{\mathrm{DD2}}$ | | All inputs 1 DC | _ | 3.1 | 4.7 | | | Si8451Ax, Bx | | | | | | | | $V_{\mathrm{DD1}}$ | | All inputs 0 DC | | 2.0 | 3.0 | | | $V_{\mathrm{DD2}}$ | | All inputs 0 DC | | 3.0 | 4.5 | mA | | $V_{DD1}$ | | All inputs 1 DC | | 6.0 | 9.0 | | | $V_{\mathrm{DD2}}$ | | All inputs 1 DC | _ | 4.1 | 6.2 | | | Si8452Ax, Bx | | | | | | | | $V_{DD1}$ | | All inputs 0 DC | _ | 2.3 | 3.5 | | | V <sub>DD2</sub> | | All inputs 0 DC | _ | 2.7 | 4.1 | mA | | $V_{\mathrm{DD1}}$ | | All inputs 1 DC | _ | 5.4 | 8.1 | | | $V_{\mathrm{DD2}}^{}$ | | All inputs 1 DC | _ | 4.7 | 7.1 | | | | urrent (All in | nputs = 500 kHz squ | are wave, CI = 15 pl | on all out | puts) | | | Si8450Ax, Bx, Si8455Bx | | | | | | | | $V_{DD1}$ | | | | 4.3 | 6.5 | mA | | V <sub>DD2</sub> | | | _ | 3.5 | 5.3 | | | Si8451Ax, Bx | | | | | | | | $V_{\mathrm{DD1}}$ | | | _ | 4.1 | 6.2 | mA | | $V_{\mathrm{DD2}}^{}$ | | | _ | 4.0 | 6.0 | | | Si8452Ax, Bx | | | | | | | | V <sub>DD1</sub> | | | _ | 4.1 | 6.2 | mA | | V <sub>DD2</sub> | | | _ | 4.0 | 6.0 | | #### Notes: - 1. The nominal output impedance of an isolator driver channel is approximately 85 $\Omega$ , $\pm$ 40%, which is a combination of the value of the on-chip series termination resistor and channel resistance of the output driver FET. When driving loads where transmission line effects will be a factor, output pins should be appropriately terminated with controlled impedance PCB traces. - 2. t<sub>PSK(P-P)</sub> is the magnitude of the difference in propagation delay times measured between different units operating at the same supply voltages, load, and ambient temperature. - 3. See "3. Errata and Design Migration Guidelines" on page 26 for more details. - **4.** Start-up time is the time period from the application of power to valid data at the output. **Table 3. Electrical Characteristics (Continued)** $(V_{DD1} = 5 V \pm 10\%, V_{DD2} = 5 V \pm 10\%, T_A = -40 \text{ to } 125 \,^{\circ}\text{C}$ ; applies to narrow and wide-body SOIC packages) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------|-------------------------------------|---------------------|----------------------|--------------|---------|------| | 10 Mbps Supply | Current (All | inputs = 5 MHz squa | are wave, CI = 15 pl | on all out | puts) | 1 | | Si8450Bx, Si8455Bx | | | | | | | | $V_{DD1}$ | | | _ | 4.3 | 6.5 | mA | | $V_{\mathrm{DD2}}$ | | | _ | 4.8 | 6.7 | | | Si8451Bx | | | | | | | | $V_{DD1}$ | | | _ | 4.4 | 6.2 | mA | | $V_{DD2}$ | | | _ | 5.0 | 7.0 | | | Si8452Bx | | | | | | | | $V_{DD1}$ | | | _ | 4.6 | 6.4 | mA | | $V_{\mathrm{DD2}}$ | | | _ | 4.8 | 6.7 | | | 100 Mbps Supply | Current (All | inputs = 50 MHz squ | ıare wave, CI = 15 բ | oF on all ou | ıtputs) | | | Si8450Bx, Si8455Bx | | | | | | | | $V_{DD1}$ | | | _ | 4.6 | 6.9 | mA | | $V_{DD2}$ | | | _ | 24 | 30 | | | Si8451Bx | | | | | | | | $V_{DD1}$ | | | _ | 8.6 | 10.8 | mA | | $V_{DD2}$ | | | _ | 20.4 | 25.5 | | | Si8452Bx | | | | | | | | $V_{DD1}$ | | | _ | 12.6 | 15.8 | mA | | $V_{\mathrm{DD2}}$ | | | | 16.5 | 20.6 | | | | | Timing Characteris | stics | | | | | Si845xAx | | | | | | | | Maximum Data Rate | | | 0 | _ | 1.0 | Mbps | | Minimum Pulse Width | | | _ | _ | 250 | ns | | Propagation Delay | t <sub>PHL</sub> , t <sub>PLH</sub> | See Figure 2 | _ | _ | 35 | ns | | Pulse Width Distortion | PWD | See Figure 2 | _ | _ | 25 | ns | | t <sub>PLH</sub> - t <sub>PHL</sub> | | | | | | | | Propagation Delay Skew <sup>2</sup> | t <sub>PSK(P-P)</sub> | | _ | - | 40 | ns | | Channel-Channel Skew | t <sub>PSK</sub> | | _ | _ | 35 | ns | | Notes: | | | | | | | #### Notes: - 1. The nominal output impedance of an isolator driver channel is approximately 85 Ω, ±40%, which is a combination of the value of the on-chip series termination resistor and channel resistance of the output driver FET. When driving loads where transmission line effects will be a factor, output pins should be appropriately terminated with controlled impedance PCB traces. - 2. t<sub>PSK(P-P)</sub> is the magnitude of the difference in propagation delay times measured between different units operating at the same supply voltages, load, and ambient temperature. - 3. See "3. Errata and Design Migration Guidelines" on page 26 for more details. - 4. Start-up time is the time period from the application of power to valid data at the output. ### **Table 3. Electrical Characteristics (Continued)** $(V_{DD1} = 5 V \pm 10\%, V_{DD2} = 5 V \pm 10\%, T_A = -40 \text{ to } 125 \,^{\circ}\text{C}$ ; applies to narrow and wide-body SOIC packages) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------------------|-----------------------|----------------------------------------|-----|-----|-----|-------| | Si845xBx | <u>'</u> | | 1 | 1 | • | ' | | Maximum Data Rate | | | 0 | _ | 150 | Mbps | | Minimum Pulse Width | | | _ | _ | 6.0 | ns | | Propagation Delay | $t_{PHL}, t_{PLH}$ | See Figure 2 | 3.0 | 6.0 | 9.5 | ns | | Pulse Width Distortion<br> t <sub>PLH</sub> - t <sub>PHL</sub> | PWD | See Figure 2 | _ | 1.5 | 2.5 | ns | | Propagation Delay Skew <sup>2</sup> | t <sub>PSK(P-P)</sub> | | _ | 2.0 | 3.0 | ns | | Channel-Channel Skew | t <sub>PSK</sub> | | _ | 0.5 | 1.8 | ns | | All Models | | | | • | • | • | | Output Rise Time | t <sub>r</sub> | C <sub>L</sub> = 15 pF<br>See Figure 2 | _ | 3.8 | 5.0 | ns | | Output Fall Time | t <sub>f</sub> | C <sub>L</sub> = 15 pF<br>See Figure 2 | _ | 2.8 | 3.7 | ns | | Common Mode Transient<br>Immunity | CMTI | $V_I = V_{DD}$ or 0 V | _ | 25 | _ | kV/µs | | Enable to Data Valid <sup>3</sup> | t <sub>en1</sub> | See Figure 1 | _ | 5.0 | 8.0 | ns | | Enable to Data Tri-State <sup>3</sup> | t <sub>en2</sub> | See Figure 1 | _ | 7.0 | 9.2 | ns | | Start-up Time <sup>3,4</sup> | t <sub>SU</sub> | | _ | 15 | 40 | μs | #### Notes: - 1. The nominal output impedance of an isolator driver channel is approximately 85 Ω, ±40%, which is a combination of the value of the on-chip series termination resistor and channel resistance of the output driver FET. When driving loads where transmission line effects will be a factor, output pins should be appropriately terminated with controlled impedance PCB traces. - 2. t<sub>PSK(P-P)</sub> is the magnitude of the difference in propagation delay times measured between different units operating at the same supply voltages, load, and ambient temperature. - 3. See "3. Errata and Design Migration Guidelines" on page 26 for more details. - 4. Start-up time is the time period from the application of power to valid data at the output. Figure 1. ENABLE Timing Diagram Figure 2. Propagation Delay Timing **Table 4. Electrical Characteristics** $(V_{DD1}$ = 3.3 V±10%, $V_{DD2}$ = 3.3 V±10%, $T_A$ = -40 to 125 °C; applies to narrow and wide-body SOIC packages) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------|------------------|------------------------------------|--------------------------|--------------|-------|-------------| | High Level Input Voltage | V <sub>IH</sub> | | 2.0 | <del>_</del> | _ | V | | Low Level Input Voltage | V <sub>IL</sub> | | _ | _ | 0.8 | V | | High Level Output Voltage | V <sub>OH</sub> | loh = –4 mA | $V_{DD1}, V_{DD2} - 0.4$ | 3.1 | | V | | Low Level Output Voltage | V <sub>OL</sub> | lol = 4 mA | _ | 0.2 | 0.4 | V | | Input Leakage Current | IL | | _ | _ | ±10 | μA | | Output Impedance <sup>1</sup> | Z <sub>O</sub> | | _ | 85 | _ | Ω | | Enable Input High Current | I <sub>ENH</sub> | V <sub>ENx</sub> = V <sub>IH</sub> | _ | 2.0 | _ | μA | | Enable Input Low Current | I <sub>ENL</sub> | V <sub>ENx</sub> = V <sub>IL</sub> | _ | 2.0 | | μA | | DC | Supply Cu | urrent (All inputs 0 | V or at supply) | | 1 | | | Si8450Ax, Bx, Si8455Bx | | | | | | | | $V_{DD1}$ | | All inputs 0 dc | _ | 1.6 | 2.4 | | | $V_{\mathrm{DD2}}$ | | All inputs 0 dc | _ | 2.9 | 4.4 | mA | | $V_{DD1}$ | | All inputs 1 dc | | 7.0 | 10.5 | | | $V_{\mathrm{DD2}}$ | | All inputs 1 dc | _ | 3.1 | 4.7 | | | Si8451Ax, Bx | | | | | | | | $V_{\mathrm{DD1}}$ | | All inputs 0 dc | _ | 2.0 | 3.0 | | | $V_{\mathrm{DD2}}^{-1}$ | | All inputs 0 dc | | 3.0 | 4.5 | mΑ | | $V_{\mathrm{DD1}}$ | | All inputs 1 dc | _ | 6.0 | 9.0 | | | $V_{\mathrm{DD2}}$ | | All inputs 1 dc | _ | 4.1 | 6.2 | | | Si8452Ax, Bx | | | | | | | | $V_{\mathrm{DD1}}$ | | All inputs 0 DC | _ | 2.3 | 3.5 | | | $V_{\mathrm{DD2}}^{}$ | | All inputs 0 DC | | 2.7 | 4.1 | mA | | $V_{\mathrm{DD1}}$ | | All inputs 1 DC | _ | 5.4 | 8.1 | | | $V_{\mathrm{DD2}}$ | | All inputs 1 DC | _ | 4.7 | 7.1 | | | 1 Mbps Supply Curre | ent (All inpu | ts = 500 kHz squar | e wave, CI = 15 pF | on all outp | outs) | 1 | | Si8450Ax, Bx, Si8455Bx | | | | | | | | $V_{DD1}$ | | | _ | 4.3 | 6.5 | mA | | $V_{\mathrm{DD2}}^{-1}$ | | | | 3.5 | 5.3 | | | Si8451Ax, Bx | | | | | | | | $V_{DD1}$ | | | _ | 4.1 | 6.2 | mA | | $V_{\mathrm{DD2}}$ | | | _ | 4.0 | 6.0 | | | Si8452Ax, Bx | | | | | | | | $V_{DD1}$ | | | _ | 4.1 | 6.2 | mA | | $V_{DD2}$ | | | _ | 4.0 | 6.0 | | | Notos | I | ı | 1 | | I | <del></del> | #### Notes: - 1. The nominal output impedance of an isolator driver channel is approximately 85 $\Omega$ , $\pm 40\%$ , which is a combination of the value of the on-chip series termination resistor and channel resistance of the output driver FET. When driving loads where transmission line effects will be a factor, output pins should be appropriately terminated with controlled impedance PCB traces. - 2. t<sub>PSK(P-P)</sub> is the magnitude of the difference in propagation delay times measured between different units operating at the same supply voltages, load, and ambient temperature. - 3. See "3. Errata and Design Migration Guidelines" on page 26 for more details. - 4. Start-up time is the time period from the application of power to valid data at the output. **Table 4. Electrical Characteristics (Continued)** $(V_{DD1} = 3.3 \text{ V} \pm 10\%, V_{DD2} = 3.3 \text{ V} \pm 10\%, T_A = -40 \text{ to } 125 \text{ °C}; \text{ applies to narrow and wide-body SOIC packages)}$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------|------------------------------------|--------------------|-------------------|----------------|--------|------| | 10 Mbps Supply | Current (All inp | uts = 5 MHz square | e wave, CI = 15 p | oF on all outp | outs) | I | | Si8450Bx, Si8455Bx | | | | | | | | $V_{DD1}$ | | | _ | 4.3 | 6.5 | mA | | $V_{\mathrm{DD2}}$ | | | | 4.8 | 6.7 | | | Si8451Bx | | | | | | | | $V_{\mathrm{DD1}}$ | | | _ | 4.4 | 6.2 | mA | | $V_{\mathrm{DD2}}$ | | | _ | 5.0 | 7.0 | | | Si8452Bx | | | | | | | | $V_{\mathrm{DD1}}$ | | | _ | 4.6 | 6.4 | mA | | $V_{DD2}$ | | | | 4.8 | 6.7 | | | 100 Mbps Supply | Current (All inp | uts = 50 MHz squa | re wave, CI = 15 | pF on all ou | tputs) | | | Si8450Bx, Si8455Bx | | | | | | | | $V_{DD1}$ | | | _ | 4.4 | 6.6 | mA | | $V_{\mathrm{DD2}}$ | | | _ | 16.8 | 21 | | | Si8451Bx | | | | | | | | $V_{DD1}$ | | | _ | 6.9 | 8.6 | mA | | $V_{DD2}$ | | | _ | 14.5 | 18.1 | | | Si8452Bx | | | | | | | | $V_{DD1}$ | | | _ | 9.5 | 11.9 | mA | | $V_{DD2}$ | | | | 12 | 15 | | | | Tir | ning Characteristi | cs | | | | | Si845xAx | | | | | | | | Maximum Data Rate | | | 0 | _ | 1.0 | Mbps | | Minimum Pulse Width | | | _ | _ | 250 | ns | | Propagation Delay | t <sub>PHL</sub> ,t <sub>PLH</sub> | See Figure 2 | _ | _ | 35 | ns | | Pulse Width Distortion | PWD | See Figure 2 | _ | _ | 25 | ns | | t <sub>PLH</sub> - t <sub>PHL</sub> | | | | | | | | Propagation Delay Skew <sup>2</sup> | t <sub>PSK(P-P)</sub> | | _ | _ | 40 | ns | | Channel-Channel Skew | t <sub>PSK</sub> | | _ | _ | 35 | ns | | Notes: | ſ. | ı | ı | ı | | 1 | #### Notes: - 1. The nominal output impedance of an isolator driver channel is approximately 85 $\Omega$ , $\pm$ 40%, which is a combination of the value of the on-chip series termination resistor and channel resistance of the output driver FET. When driving loads where transmission line effects will be a factor, output pins should be appropriately terminated with controlled impedance PCB traces. - 2. $t_{PSK(P-P)}$ is the magnitude of the difference in propagation delay times measured between different units operating at the same supply voltages, load, and ambient temperature. - 3. See "3. Errata and Design Migration Guidelines" on page 26 for more details. - **4.** Start-up time is the time period from the application of power to valid data at the output. ### **Table 4. Electrical Characteristics (Continued)** $(V_{DD1} = 3.3 \text{ V} \pm 10\%, V_{DD2} = 3.3 \text{ V} \pm 10\%, T_A = -40 \text{ to } 125 \,^{\circ}\text{C};$ applies to narrow and wide-body SOIC packages) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------------------|-------------------------------------|----------------------------------------|-----|-----|----------|-------| | Si845xBx | | | | | <u>I</u> | I | | Maximum Data Rate | | | 0 | _ | 150 | Mbps | | Minimum Pulse Width | | | _ | _ | 6.0 | ns | | Propagation Delay | t <sub>PHL</sub> , t <sub>PLH</sub> | See Figure 2 | 3.0 | 6.0 | 9.5 | ns | | Pulse Width Distortion<br> t <sub>PLH</sub> - t <sub>PHL</sub> | PWD | See Figure 2 | _ | 1.5 | 2.5 | ns | | Propagation Delay Skew <sup>2</sup> | t <sub>PSK(P-P)</sub> | | _ | 2.0 | 3.0 | ns | | Channel-Channel Skew | t <sub>PSK</sub> | | _ | 0.5 | 1.8 | ns | | All Models | 1 | | | | | 1 | | Output Rise Time | t <sub>r</sub> | C <sub>L</sub> = 15 pF<br>See Figure 2 | _ | 4.3 | 6.1 | ns | | Output Fall Time | t <sub>f</sub> | C <sub>L</sub> = 15 pF<br>See Figure 2 | _ | 3.0 | 4.3 | ns | | Common Mode Transient<br>Immunity at Logic Low Output | CMTI | $V_I = V_{DD}$ or 0 V | _ | 25 | _ | kV/μs | | Enable to Data Valid <sup>3</sup> | t <sub>en1</sub> | See Figure 1 | _ | 5.0 | 8.0 | ns | | Enable to Data Tri-State <sup>3</sup> | t <sub>en2</sub> | See Figure 1 | _ | 7.0 | 9.2 | ns | | Start-up Time <sup>3,4</sup> | t <sub>SU</sub> | | _ | 15 | 40 | μs | #### Notes: - 1. The nominal output impedance of an isolator driver channel is approximately 85 $\Omega$ , $\pm$ 40%, which is a combination of the value of the on-chip series termination resistor and channel resistance of the output driver FET. When driving loads where transmission line effects will be a factor, output pins should be appropriately terminated with controlled impedance PCB traces. - 2. t<sub>PSK(P-P)</sub> is the magnitude of the difference in propagation delay times measured between different units operating at the same supply voltages, load, and ambient temperature. - 3. See "3. Errata and Design Migration Guidelines" on page 26 for more details. - 4. Start-up time is the time period from the application of power to valid data at the output. Table 5. Electrical Characteristics<sup>1</sup> $(V_{DD1} = 2.70 \text{ V}, V_{DD2} = 2.70 \text{ V}, T_A = -40 \text{ to } 125 \,^{\circ}\text{C}$ ; applies to narrow and wide-body SOIC packages) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------|------------------|------------------------------------|--------------------------|-------------|-------|------| | High Level Input Voltage | $V_{IH}$ | | 2.0 | _ | _ | V | | Low Level Input Voltage | $V_{IL}$ | | _ | _ | 0.8 | V | | High Level Output Voltage | V <sub>OH</sub> | loh = –4 mA | $V_{DD1}, V_{DD2} - 0.4$ | 2.3 | _ | V | | Low Level Output Voltage | V <sub>OL</sub> | lol = 4 mA | _ | 0.2 | 0.4 | V | | Input Leakage Current | IL | | _ | _ | ±10 | μA | | Output Impedance <sup>2</sup> | Z <sub>O</sub> | | _ | 85 | _ | Ω | | Enable Input High Current | I <sub>ENH</sub> | V <sub>ENx</sub> = V <sub>IH</sub> | _ | 2.0 | _ | μA | | Enable Input Low Current | I <sub>ENL</sub> | V <sub>ENx</sub> = V <sub>IL</sub> | _ | 2.0 | _ | μA | | D | C Supply C | urrent (All inputs 0 | V or at supply) | | | | | Si8450Ax, Bx, Si8455Bx | | | | | | | | $V_{DD1}$ | | All inputs 0 DC | _ | 1.6 | 2.4 | | | $V_{DD2}$ | | All inputs 0 DC | _ | 2.9 | 4.4 | mA | | $V_{DD1}$ | | All inputs 1 DC | _ | 7.0 | 10.5 | | | $V_{DD2}$ | | All inputs 1 DC | _ | 3.1 | 4.7 | | | Si8451Ax, Bx | | | | | | | | $V_{DD1}$ | | All inputs 0 DC | _ | 2.0 | 3.0 | | | $V_{DD2}$ | | All inputs 0 DC | _ | 3.0 | 4.5 | mΑ | | $V_{DD1}$ | | All inputs 1 DC | _ | 6.0 | 9.0 | | | $V_{DD2}$ | | All inputs 1 DC | _ | 4.1 | 6.2 | | | Si8452Ax, Bx | | | | | | | | V <sub>DD1</sub> | | All inputs 0 DC | _ | 2.3 | 3.5 | | | $V_{DD2}$ | | All inputs 0 DC | _ | 2.7 | 4.1 | mA | | $V_{\mathrm{DD1}}$ | | All inputs 1 DC | _ | 5.4 | 8.1 | | | $V_{DD2}$ | | All inputs 1 DC | _ | 4.7 | 7.1 | | | 1 Mbps Supply Cur | rent (All inp | uts = 500 kHz squar | e wave, CI = 15 pF | on all outp | outs) | | | Si8450Ax, Bx, Si8455Bx | | | | | | | | $V_{DD1}$ | | | _ | 4.3 | 6.5 | mA | | $V_{DD2}$ | | | _ | 3.5 | 5.3 | | | Si8451Ax, Bx | | | | | | | | $V_{DD1}$ | | | _ | 4.1 | 6.2 | mA | | $V_{DD2}$ | | | _ | 4.0 | 6.0 | | | Si8452Ax, Bx | | | | | | | | V <sub>DD1</sub> | | | _ | 4.1 | 6.2 | mA | | $V_{\mathrm{DD2}}$ | | | _ | 4.0 | 6.0 | | | | | | | | | l | #### Notes: - 1. Specifications in this table are also valid at VDD1 = 2.6 V and VDD2 = 2.6 V when the operating temperature range is constrained to $T_A$ = 0 to 85 °C. - 2. The nominal output impedance of an isolator driver channel is approximately 85 $\Omega$ , ±40%, which is a combination of the value of the on-chip series termination resistor and channel resistance of the output driver FET. When driving loads where transmission line effects will be a factor, output pins should be appropriately terminated with controlled impedance PCB traces. - **3.** t<sub>PSK(P-P)</sub> is the magnitude of the difference in propagation delay times measured between different units operating at the same supply voltages, load, and ambient temperature. - 4. See "3. Errata and Design Migration Guidelines" on page 26 for more details. - 5. Start-up time is the time period from the application of power to valid data at the output. ## Table 5. Electrical Characteristics<sup>1</sup> (Continued) $(V_{DD1} = 2.70 \text{ V}, V_{DD2} = 2.70 \text{ V}, T_A = -40 \text{ to } 125 \,^{\circ}\text{C}$ ; applies to narrow and wide-body SOIC packages) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------|-----------------------|---------------------|------------------|---------------|--------|------| | 10 Mbps Supply | Current (All in | puts = 5 MHz square | wave, CI = 15 p | F on all outp | uts) | - I | | Si8450Bx, Si8455Bx | | | | | | | | $V_{DD1}$ | | | | 4.3 | 6.5 | mA | | $V_{\mathrm{DD2}}$ | | | _ | 4.8 | 6.7 | | | Si8451Bx | | | | | | | | $V_{DD1}$ | | | _ | 4.4 | 6.2 | mA | | $V_{\mathrm{DD2}}$ | | | | 5.0 | 7.0 | | | Si8452Bx | | | | | | | | $V_{DD1}$ | | | | 4.6 | 6.4 | mA | | $V_{DD2}$ | | | | 4.8 | 6.7 | | | 100 Mbps Supply | Current (All in | puts = 50 MHz squa | re wave, CI = 15 | pF on all out | tputs) | | | Si8450Bx, Si8455Bx | | | | | | | | $V_{\mathrm{DD1}}$ | | | _ | 4.3 | 6.5 | mA | | $V_{DD2}$ | | | | 13.3 | 16.6 | | | Si8451Bx | | | | | | | | $V_{DD1}$ | | | | 6.2 | 7.8 | mA | | $V_{DD2}$ | | | | 11.7 | 14.6 | | | Si8452Bx | | | | | | | | $V_{DD1}$ | | | _ | 8.0 | 10 | mA | | $V_{DD2}$ | | | | 9.9 | 12.4 | | | | Ti | iming Characteristi | cs | | | | | Si845xAx | | | | | | | | Maximum Data Rate | | | 0 | _ | 1.0 | Mbps | | Minimum Pulse Width | | | _ | _ | 250 | ns | | Propagation Delay | $t_{PHL}, t_{PLH}$ | See Figure 2 | _ | <b> </b> | 35 | ns | | Pulse Width Distortion | PWD | See Figure 2 | _ | _ | 25 | ns | | t <sub>PLH</sub> - t <sub>PHL</sub> | | | | | | | | Propagation Delay Skew <sup>3</sup> | t <sub>PSK(P-P)</sub> | | _ | _ | 40 | ns | | Channel-Channel Skew | t <sub>PSK</sub> | | _ | <b> </b> | 35 | ns | | Notes: | L | | 1 | 1 | I | | #### Notes: - 1. Specifications in this table are also valid at VDD1 = 2.6 V and VDD2 = 2.6 V when the operating temperature range is constrained to $T_A$ = 0 to 85 °C. - 2. The nominal output impedance of an isolator driver channel is approximately 85 Ω, ±40%, which is a combination of the value of the on-chip series termination resistor and channel resistance of the output driver FET. When driving loads where transmission line effects will be a factor, output pins should be appropriately terminated with controlled impedance PCB traces. - 3. t<sub>PSK(P-P)</sub> is the magnitude of the difference in propagation delay times measured between different units operating at the same supply voltages, load, and ambient temperature. - 4. See "3. Errata and Design Migration Guidelines" on page 26 for more details. - 5. Start-up time is the time period from the application of power to valid data at the output. ## Si8450/51/52/55 ## Table 5. Electrical Characteristics<sup>1</sup> (Continued) $(V_{DD1} = 2.70 \text{ V}, V_{DD2} = 2.70 \text{ V}, T_A = -40 \text{ to } 125 \,^{\circ}\text{C}$ ; applies to narrow and wide-body SOIC packages) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------------------|-------------------------------------|----------------------------------------|-----|-----|-----|-------| | Si845xBx | | | • | I. | I. | | | Maximum Data Rate | | | 0 | _ | 150 | Mbps | | Minimum Pulse Width | | | _ | _ | 6.0 | ns | | Propagation Delay | t <sub>PHL</sub> , t <sub>PLH</sub> | See Figure 2 | 3.0 | 6.0 | 9.5 | ns | | Pulse Width Distortion<br> t <sub>PLH</sub> - t <sub>PHL</sub> | PWD | See Figure 2 | _ | 1.5 | 2.5 | ns | | Propagation Delay Skew <sup>3</sup> | t <sub>PSK(P-P)</sub> | | _ | 2.0 | 3.0 | ns | | Channel-Channel Skew | t <sub>PSK</sub> | | _ | 0.5 | 1.8 | ns | | All Models | | | | • | • | • | | Output Rise Time | t <sub>r</sub> | C <sub>L</sub> = 15 pF<br>See Figure 2 | _ | 4.8 | 6.5 | ns | | Output Fall Time | t <sub>f</sub> | C <sub>L</sub> = 15 pF<br>See Figure 2 | _ | 3.2 | 4.6 | ns | | Common Mode Transient<br>Immunity at Logic Low Output | CMTI | $V_I = V_{DD}$ or 0 V | _ | 25 | _ | kV/µs | | Enable to Data Valid <sup>4</sup> | t <sub>en1</sub> | See Figure 1 | _ | 5.0 | 8.0 | ns | | Enable to Data Tri-State <sup>4</sup> | t <sub>en2</sub> | See Figure 1 | _ | 7.0 | 9.2 | ns | | Start-up Time <sup>4,5</sup> | t <sub>SU</sub> | | _ | 15 | 40 | μs | #### Notes: - 1. Specifications in this table are also valid at VDD1 = 2.6 V and VDD2 = 2.6 V when the operating temperature range is constrained to $T_A = 0$ to $85 \,^{\circ}\text{C}$ . - 2. The nominal output impedance of an isolator driver channel is approximately 85 $\Omega$ , $\pm$ 40%, which is a combination of the value of the on-chip series termination resistor and channel resistance of the output driver FET. When driving loads where transmission line effects will be a factor, output pins should be appropriately terminated with controlled impedance PCB traces. - 3. t<sub>PSK(P-P)</sub> is the magnitude of the difference in propagation delay times measured between different units operating at the same supply voltages, load, and ambient temperature. - 4. See "3. Errata and Design Migration Guidelines" on page 26 for more details. - **5.** Start-up time is the time period from the application of power to valid data at the output. ### Table 6. Regulatory Information\* #### **CSA** The Si84xx is certified under CSA Component Acceptance Notice 5A. For more details, see File 232873. 61010-1: Up to 600 V<sub>RMS</sub> reinforced insulation working voltage; up to 600 V<sub>RMS</sub> basic insulation working voltage. 60950-1: Up to 130 $V_{RMS}$ reinforced insulation working voltage; up to 1000 $V_{RMS}$ basic insulation working voltage. #### VDE The Si84xx is certified according to IEC 60747-5-2. For more details, see File 5006301-4880-0001. 60747-5-2: Up to 560 V<sub>peak</sub> for basic insulation working voltage. #### Ш The Si84xx is certified under UL1577 component recognition program. For more details, see File E257455. Rated up to 2500 V<sub>RMS</sub> isolation voltage for basic insulation. \*Note: Regulatory Certifications apply to 2.5 kV<sub>RMS</sub> rated devices which are production tested to 3.0 kV<sub>RMS</sub> for 1 sec. For more information, see "6. Ordering Guide" on page 29. Table 7. Insulation and Safety-Related Specifications | | | | Val | | | |---------------------------------------------------|-----------------|----------------|------------------|------------------|------------------| | Parameter | Symbol | Test Condition | WB<br>SOIC-16 | NB<br>SOIC-16 | Unit | | Nominal Air Gap (Clearance) <sup>1</sup> | L(IO1) | | 8.0 | 4.9 | mm | | Nominal External Tracking (Creepage) <sup>1</sup> | L(IO2) | | 8.0 | 4.01 | mm | | Minimum Internal Gap (Internal Clearance) | | | 0.008 | 0.008 | mm | | Tracking Resistance<br>(Proof Tracking Index) | PTI | IEC60112 | 600 | 600 | V <sub>RMS</sub> | | Erosion Depth | ED | | 0.040 | 0.019 | mm | | Resistance (Input-Output) <sup>2</sup> | R <sub>IO</sub> | | 10 <sup>12</sup> | 10 <sup>12</sup> | Ω | | Capacitance (Input-Output) <sup>2</sup> | C <sub>IO</sub> | f = 1 MHz | 2.0 | 2.0 | pF | | Input Capacitance <sup>3</sup> | C <sub>I</sub> | | 4.0 | 4.0 | pF | #### Notes: - 1. The values in this table correspond to the nominal creepage and clearance values as detailed in "7. Package Outline: 16-Pin Wide Body SOIC" and "9. Package Outline: 16-Pin Narrow Body SOIC". VDE certifies the clearance and creepage limits as 4.7 mm minimum for the NB SOIC-16 package and 8.5 mm minimum for the WB SOIC-16 package. UL does not impose a clearance and creepage minimum for component level certifications. CSA certifies the clearance and creepage limits as 3.9 mm minimum for the NB SOIC-16 package and 7.6 mm minimum for the WB SOIC-16 package. - 2. To determine resistance and capacitance, the Si84xx is converted into a 2-terminal device. Pins 1–8 are shorted together to form the first terminal and pins 9–16 are shorted together to form the second terminal. The parameters are then measured between these two terminals. - 3. Measured from input pin to ground. Table 8. IEC 60664-1 (VDE 0844 Part 2) Ratings | Parameter | Test Conditions | Specification | |-----------------------------|---------------------------------------------|---------------| | Basic Isolation Group | Material Group | I | | | Rated Mains Voltages ≤ 150 V <sub>RMS</sub> | I-IV | | Installation Classification | Rated Mains Voltages ≤ 300 V <sub>RMS</sub> | 1-111 | | Installation Classification | Rated Mains Voltages ≤ 400 V <sub>RMS</sub> | I-II | | | Rated Mains Voltages ≤ 600 V <sub>RMS</sub> | 1-11 | ### Table 9. IEC 60747-5-2 Insulation Characteristics for Si84xxxB\* | Parameter | Symbol | Test Condition | Characteristic | Unit | |-------------------------------------------------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------|------------------|--------| | Maximum Working Insulation Voltage | V <sub>IORM</sub> | | 560 | V peak | | Input to Output Test Voltage | V <sub>PR</sub> | Method b1 (V <sub>IORM</sub> x 1.875 = V <sub>PR</sub> , 100% Production Test, t <sub>m</sub> = 1 sec, Partial Discharge < 5 pC) | 1050 | V peak | | Transient Overvoltage | V <sub>IOTM</sub> | t = 60 sec | 4000 | V peak | | Pollution Degree (DIN VDE 0110, Table 1) | | | 2 | | | Insulation Resistance at T <sub>S</sub> , V <sub>IO</sub> = 500 V | R <sub>S</sub> | | >10 <sup>9</sup> | Ω | \*Note: Maintenance of the safety data is ensured by protective circuits. The Si84xx provides a climate classification of 40/125/21. ## Table 10. IEC Safety Limiting Values<sup>1</sup> | | | | | | Ma | | | |------------------------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|---------------|---------------|------| | Parameter | Symbol | Test Condition | Min | Тур | WB<br>SOIC-16 | NB<br>SOIC-16 | Unit | | Case Temperature | T <sub>S</sub> | | _ | _ | 150 | 150 | °C | | Safety input, output, or supply current | I <sub>S</sub> | θ <sub>JA</sub> = 100 °C/W (WB SOIC-16),<br>105 °C/W (NB SOIC-16),<br>V <sub>I</sub> = 5.5 V, T <sub>J</sub> = 150 °C, T <sub>A</sub> = 25 °C | _ | _ | 220 | 215 | mA | | Device Power<br>Dissipation <sup>2</sup> | P <sub>D</sub> | | _ | _ | 415 | 415 | mW | #### Notes: - 1. Maximum value allowed in the event of a failure; also see the thermal derating curve in Figures 3 and 4. - 2. The Si845x is tested with VDD1 = VDD2 = 5.5 V, TJ = 150 °C, CL = 15 pF, input a 150 Mbps 50% duty cycle square wave. **Table 11. Thermal Characteristics** | | | | | Ту | /p | Max | Unit | |---------------------------------------|-------------------------|-----|---------------|---------------|-----|-----|------| | Parameter | Symbol Test Condition M | Min | WB<br>SOIC-16 | NB<br>SOIC-16 | | | | | IC Junction-to-Air Thermal Resistance | $\theta_{\sf JA}$ | | | 100 | 105 | _ | °C/W | Figure 3. (WB SOIC-16) Thermal Derating Curve, Dependence of Safety Limiting Values with Case Temperature per DIN EN 60747-5-2 Figure 4. (NB SOIC-16) Thermal Derating Curve, Dependence of Safety Limiting Values with Case Temperature per DIN EN 60747-5-2 ## 2. Functional Description ## 2.1. Theory of Operation The operation of an Si845x channel is analogous to that of an opto coupler, except an RF carrier is modulated instead of light. This simple architecture provides a robust isolated data path and requires no special considerations or initialization at start-up. A simplified block diagram for a single Si845x channel is shown in Figure 5. Figure 5. Simplified Channel Diagram A channel consists of an RF Transmitter and RF Receiver separated by a semiconductor-based isolation barrier. Referring to the Transmitter, input A modulates the carrier provided by an RF oscillator using on/off keying. The Receiver contains a demodulator that decodes the input state according to its RF energy content and applies the result to output B via the output driver. This RF on/off keying scheme is superior to pulse code schemes as it provides best-in-class noise immunity, low power consumption, and better immunity to magnetic fields. See Figure 6 for more details. ## 2.2. Eye Diagram Figure 7 illustrates an eye-diagram taken on an Si8450. For the data source, the test used an Anritsu (MP1763C) Pulse Pattern Generator set to 1000 ns/div. The output of the generator's clock and data from an Si8450 were captured on an oscilloscope. The results illustrate that data integrity was maintained even at the high data rate of 150 Mbps. The results also show that 2 ns pulse width distortion and 250 ps peak jitter were exhibited. Figure 7. Eye Diagram ### 2.3. Device Operation Device behavior during start-up, normal operation, and shutdown is shown in Table 12. Table 13 provides an overview of the output states when the Enable pins are active. Table 12. Si845x Logic Operation Table | V <sub>I</sub><br>Input <sup>1,2</sup> | EN<br>Input <sup>1,2,3,4</sup> | VDDI<br>State <sup>1,5,6</sup> | VDDO<br>State <sup>1,5,6</sup> | V <sub>O</sub> Output <sup>1,2</sup> | Comments | |----------------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Н | H or NC | Р | Р | Н | Enabled, normal operation. | | L | H or NC | Р | Р | L | | | X <sup>7</sup> | L | Р | Р | Hi-Z or L <sup>8</sup> | Disabled. | | X <sup>7</sup> | H or NC | UP | Р | L | Upon transition of VDDI from unpowered to powered, $V_{O}$ returns to the same state as $V_{I}$ in less than 1 $\mu$ s. | | X <sup>7</sup> | L | UP | Р | Hi-Z or L <sup>8</sup> | Disabled. | | X <sup>7</sup> | X <sup>7</sup> | Р | UP | Undetermined | Upon transition of VDDO from unpowered to powered, $V_O$ returns to the same state as $V_I$ within 1 $\mu$ s, if EN is in either the H or NC state. Upon transition of VDDO from unpowered to powered, $V_O$ returns to Hi-Z within 1 $\mu$ s if EN is L. | #### Notes: - VDDI and VDDO are the input and output power supplies. V<sub>I</sub> and V<sub>O</sub> are the respective input and output terminals. EN is the enable control input located on the same output side. - 2. X = not applicable; H = Logic High; L = Logic Low; Hi-Z = High Impedance. - **3.** It is recommended that the enable inputs be connected to an external logic high or low level when the Si845x is operating in noisy environments. - 4. No Connect (NC) replaces EN1 on Si8450. No Connects are not internally connected and can be left floating, tied to VDD, or tied to GND. - 5. "Powered" state (P) is defined as 2.70 V < VDD < 5.5 V. - 6. "Unpowered" state (UP) is defined as VDD = 0 V. - 7. Note that an I/O can power the die for a given side through an internal diode if its source has adequate current. - 8. When using the enable pin (EN) function, the output pin state is driven to a logic low state when the EN pin is disabled (EN = 0) in Revision A. Revision B outputs go into a high-impedance state when the EN pin is disabled (EN = 0). See "3. Errata and Design Migration Guidelines" on page 26 for more details. Table 13. Enable Input Truth Table<sup>1</sup> | P/N | EN1 <sup>1,2</sup> | EN2 <sup>1,2</sup> | Operation | |--------|--------------------|--------------------|------------------------------------------------------------------------------------------------| | Si8450 | _ | Н | Outputs B1, B2, B3, B4, B5 are enabled and follow input state. | | | _ | L | Outputs B1, B2, B3, B4, B5 are disabled and Logic Low or in high impedance state. <sup>3</sup> | | Si8451 | Н | Х | Output A5 enabled and follow input state. | | | L | Х | Output A5 disabled and Logic Low or in high impedance state. <sup>3</sup> | | | Х | Н | Outputs B1, B2, B3, B4 are enabled and follow input state. | | | Х | L | Outputs B1, B2, B3, B4 are disabled and Logic Low or in high impedance state. <sup>3</sup> | | Si8452 | Н | Х | Outputs A4 and A5 are enabled and follow input state. | | | L | Х | Outputs A4 and A5 are disabled and Logic Low or in high impedance state. <sup>3</sup> | | | Х | Н | Outputs B1, B2, B3 are enabled and follow input state. | | | Х | L | Outputs B1, B2, B3 are disabled and Logic Low or in high impedance state. <sup>3</sup> | | Si8455 | _ | | Outputs B1, B2, B3, B4, B5 are enabled and follow input state. | #### Notes: - 1. Enable inputs EN1 and EN2 can be used for multiplexing, for clock sync, or other output control. These inputs are internally pulled-up to local VDD by a 3 μA current source allowing them to be connected to an external logic level (high or low) or left floating. To minimize noise coupling, do not connect circuit traces to EN1 or EN2 if they are left floating. If EN1, EN2 are unused, it is recommended they be connected to an external logic level, especially if the Si845x is operating in a noisy environment. - 2. X = not applicable; H = Logic High; L = Logic Low. - 3. When using the enable pin (EN) function, the output pin state is driven to a logic low state when the EN pin is disabled (EN = 0) in Revision A. Revision B outputs go into a high-impedance state when the EN pin is disabled (EN = 0). See "3. Errata and Design Migration Guidelines" on page 26 for more details. ### 2.4. Layout Recommendations To ensure safety in the end user application, high voltage circuits (i.e., circuits with $>30 \, V_{AC}$ ) must be physically separated from the safety extra-low voltage circuits (SELV is a circuit with $<30 \, V_{AC}$ ) by a certain distance (creepage/clearance). If a component, such as a digital isolator, straddles this isolation barrier, it must meet those creepage/clearance requirements and also provide a sufficiently large high-voltage breakdown protection rating (commonly referred to as working voltage protection). Table 6 on page 15 and Table 7 on page 15 detail the working voltage and creepage/clearance capabilities of the Si84xx. These tables also detail the component standards (UL1577, IEC60747, CSA 5A), which are readily accepted by certification bodies to provide proof for end-system specifications requirements. Refer to the end-system specification (61010-1, 60950-1, etc.) requirements before starting any design that uses a digital isolator. #### 2.4.1. Supply Bypass The Si84xx family requires a 1 $\mu$ F bypass capacitor between V<sub>DD1</sub> and GND1 and V<sub>DD2</sub> and GND2. The capacitor should be placed as close as possible to the package. To enhance the robustness of a design, it is further recommended that the user include 100 $\Omega$ resistors in series with the inputs, outputs, and supply pins if the system is excessively noisy. See "3. Errata and Design Migration Guidelines" on page 26 for more details. #### 2.4.2. Pin Connections No connect pins are not internally connected. They can be left floating, tied to $V_{DD}$ , or tied to GND. #### 2.4.3. Output Pin Termination The nominal output impedance of an isolator driver channel is approximately 85 $\Omega$ , $\pm 40\%$ , which is a combination of the value of the on-chip series termination resistor and channel resistance of the output driver FET. When driving loads where transmission line effects will be a factor, output pins should be appropriately terminated with controlled impedance PCB traces. ## 2.5. Typical Performance Characteristics The typical performance characteristics depicted in the following diagrams are for information purposes only. Refer to Tables 3, 4, and 5 for actual specification limits. 35 30 25 20 21 20 21 3.3V 2.70V 3.3V 2.70V 3.3V 2.70V 3.3V 2.70V 4.70V 5.70V 5.70V 5.70V 5.70V 6.70V 7.70V 7.0V 7.0 Figure 8. Si8450/55 Typical V<sub>DD1</sub> Supply Current vs. Data Rate 5, 3.3, and 2.70 V Operation Figure 11. Si8450/55 Typical V<sub>DD2</sub> Supply Current vs. Data Rate 5, 3.3, and 2.70 V Operation (15 pF Load) Figure 9. Si8451 Typical V<sub>DD1</sub> Supply Current vs. Data Rate 5, 3.3, and 2.70 V Operation (15 pF Load) Figure 12. Si8451 Typical V<sub>DD2</sub> Supply Current vs. Data Rate 5, 3.3, and 2.70 V Operation (15 pF Load) Figure 10. Si8452 Typical V<sub>DD1</sub> Supply Current vs. Data Rate 5, 3.3, and 2.70 V Operation (15 pF Load) Figure 13. Si8452 Typical V<sub>DD2</sub> Supply Current vs. Data Rate 5, 3.3, and 2.70 V Operation (15 pF Load) Figure 14. Propagation Delay vs. Temperature Figure 15. Si84xx Time-Dependent Dielectric Breakdown ## 3. Errata and Design Migration Guidelines The following errata apply to Revision A devices only. See "6. Ordering Guide" on page 29 for more details. No errata exist for Revision B devices. ### 3.1. Enable Pin Causes Outputs to Go Low (Revision A Only) When using the enable pin (EN1, EN2) function on the ISOpro 5-channel (Si8450/1/2) isolators, the corresponding output pin states (pin = An, Bn, where n can be 1...5) are driven to a logic low (to ground) when the enable pin is disabled (EN1 or EN2 = 0). This functionality is different from the legacy 3-channel (Si8430/1) and 4-channel (Si8440/1/2) isolators. On those devices, the isolator outputs go into a high-impedance state (Hi-Z) when the enable pin is disabled (EN1 = 0 or EN2 = 0). #### 3.1.1. Resolution The enable pin functionality causing the outputs to go low is supported in production for Revision A of the ISOpro devices. Revision B corrects the enable pin functionality (i.e., the outputs will go into the high-impedance state to match the legacy isolator products). Refer to the Ordering Guide sections of the data sheet(s) for more information. ### 3.2. Power Supply Bypass Capacitors (Revision A and Revision B) When using the ISOpro isolators with power supplies $\geq$ 4.5 V, sufficient VDD bypass capacitors must be present on both the VDD1 and VDD2 pins to ensure the VDD rise time is less than 0.5 V/µs (which is > 9 µs for a $\geq$ 4.5 V supply). Although rise time is power supply dependent, $\geq$ 1 µF capacitors are required on both power supply pins (VDD1, VDD2) of the isolator device. #### 3.2.1. Resolution This issue has been corrected with Revision B of the device. Refer to "6. Ordering Guide" on page 29 for more information. ## 3.3. Latch Up Immunity (Revision A Only) ISOpro latch up immunity generally exceeds $\pm$ 200 mA per pin. Exceptions: Certain pins provide < 100 mA of latch-up immunity. To increase latch-up immunity on these pins, 100 $\Omega$ of equivalent resistance must be included in series with *all* of the pins listed in Table 14. The 100 $\Omega$ equivalent resistance can be comprised of the source driver's output resistance and a series termination resistor. #### 3.3.1. Resolution This issue has been corrected with Revision B of the device. Refer to the Ordering Guide for more information. Table 14. Affected Ordering Part Numbers (Revision A Only) | Affected Ordering Part Numbers* | Device<br>Revision | Pin# | Name | Pin Type | |------------------------------------------------------------|--------------------|------|------|-----------------| | | | 2 | A1 | Input | | SI8450SV-A-IS/IS1, SI8451SV-A-IS/IS1,<br>SI8452SV-A-IS/IS1 | _ | 6 | A5 | Input or Output | | | Α | 10 | EN2 | Input | | | | 14 | B2 | Output | | | | 2 | A1 | Input | | SI8455SV-A-IS/IS1 | Α | 6 | A5 | Input | | | | 14 | B2 | Output | # 4. Pin Descriptions (Si8450/51/52) | Name | SOIC-16 Pin# | Туре | Description | | | | | |-----------------------|-------------------------------------------------------------------------------------------------------------------------------------|----------------|------------------------------------------|--|--|--|--| | V <sub>DD1</sub> | 1 | Supply | Side 1 power supply. | | | | | | A1 | 2 | Digital Input | Side 1 digital input. | | | | | | A2 | 3 | Digital Input | Side 1 digital input. | | | | | | A3 | 4 | Digital Input | Side 1 digital input. | | | | | | A4 | 5 | Digital I/O | Side 1 digital input or output. | | | | | | A5 | 6 | Digital I/O | Side 1 digital input or output. | | | | | | EN1/NC* | 7 | Digital Input | Side 1 active high enable. NC on Si8450. | | | | | | GND1 | 8 | Ground | Side 1 ground. | | | | | | GND2 | 9 | Ground | Side 2 ground. | | | | | | EN2 | 10 | Digital Input | Side 2 active high enable. | | | | | | B5 | 11 | Digital I/O | Side 2 digital input or output. | | | | | | B4 | 12 | Digital I/O | Side 2 digital input or output. | | | | | | В3 | 13 | Digital Output | Side 2 digital output. | | | | | | B2 | 14 | Digital Output | Side 2 digital output. | | | | | | B1 | 15 | Digital Output | Side 2 digital output. | | | | | | V <sub>DD2</sub> | 16 | Supply | Side 2 power supply. | | | | | | *Note: No Connect. Th | <b>ote:</b> No Connect. These pins are not internally connected. They can be left floating, tied to V <sub>DD</sub> or tied to GND. | | | | | | | ## 5. Pin Descriptions (Si8455) | Name | SOIC-16 Pin# | Туре | Description* | |--------------------|--------------|----------------|------------------------| | V <sub>DD1</sub> | 1 | Supply | Side 1 power supply. | | GND1 | 2 | Ground | Side 1 ground. | | A1 | 3 | Digital Input | Side 1 digital input. | | A2 | 4 | Digital Input | Side 1 digital input. | | A3 | 5 | Digital Input | Side 1 digital input. | | A4 | 6 | Digital Input | Side 1 digital input. | | A5 | 7 | Digital Input | Side 1 digital input. | | GND1 | 8 | Ground | Side 1 ground. | | GND2 | 9 | Ground | Side 2 ground. | | B5 | 10 | Digital Output | Side 2 digital output. | | B4 | 11 | Digital Output | Side 2 digital output. | | В3 | 12 | Digital Output | Side 2 digital output. | | B2 | 13 | Digital Output | Side 2 digital output. | | B1 | 14 | Digital Output | Side 2 digital output. | | GND2 | 15 | Ground | Side 2 ground. | | $V_{\mathrm{DD2}}$ | 16 | Supply | Side 2 power supply. | \*Note: For narrow-body devices, Pin 2 and Pin 8 GND must be externally connected to respective ground. Pin 9 and Pin 15 must also be connected to external ground. ## 6. Ordering Guide Revision B devices are recommended for all new designs. Table 15. Ordering Guide for Valid OPNs<sup>1</sup> | Ordering Part<br>Number (OPN) | Number of<br>Inputs VDD1<br>Side | Number of Inputs VDD2 Side | Maximum<br>Data Rate<br>(Mbps) | Isolation<br>Rating | Temp Range | Package Type | |-------------------------------|----------------------------------|----------------------------|--------------------------------|---------------------|---------------|--------------| | Revision B Devices | 2 | | | | | | | Si8450AA-B-IS1 | 5 | 0 | 1 | | | | | Si8450BA-B-IS1 | 5 | 0 | 150 | | | | | Si8451AA-B-IS1 | 4 | 1 | 1 | | | | | Si8451BA-B-IS1 | 4 | 1 | 150 | 1 kVrms | –40 to 125 °C | NB SOIC-16 | | Si8452AA-B-IS1 | 3 | 2 | 1 | | | | | Si8452BA-B-IS1 | 3 | 2 | 150 | | | | | Si8455BA-B-IS1 | 5 | 0 | 150 | | | | | Si8450AB-B-IS1 | 5 | 0 | 1 | | | | | Si8450BB-B-IS1 | 5 | 0 | 150 | | | | | Si8451AB-B-IS1 | 4 | 1 | 1 | | | | | Si8451BB-B-IS1 | 4 | 1 | 150 | 2.5 kVrms | –40 to 125 °C | NB SOIC-16 | | Si8452AB-B-IS1 | 3 | 2 | 1 | | | | | Si8452BB-B-IS1 | 3 | 2 | 150 | | | | | Si8455BB-B-IS1 | 5 | 0 | 150 | | | | #### Notes: <sup>1.</sup> All packages are RoHS-compliant. Moisture sensitivity level is MSL2A with peak reflow temperature of 260 °C according to the JEDEC industry standard classifications and peak solder temperature. <sup>2.</sup> Revision A devices are supported for existing designs, but Revision B is recommended for all new designs. Table 15. Ordering Guide for Valid OPNs<sup>1</sup> (Continued) | Ordering Part<br>Number (OPN) | Number of<br>Inputs VDD1<br>Side | Number of Inputs VDD2 Side | Maximum<br>Data Rate<br>(Mbps) | Isolation<br>Rating | Temp Range | Package Type | | | | |-------------------------------|----------------------------------|----------------------------|--------------------------------|---------------------|---------------|--------------|--|--|--| | Revision A Devices | Revision A Devices <sup>2</sup> | | | | | | | | | | Si8450AA-A-IS1 | 5 | 0 | 1 | | | | | | | | Si8450BA-A-IS1 | 5 | 0 | 150 | | | | | | | | Si8451AA-A-IS1 | 4 | 1 | 1 | | | | | | | | Si8451BA-A-IS1 | 4 | 1 | 150 | 1 kVrms | –40 to 125 °C | NB SOIC-16 | | | | | Si8452AA-A-IS1 | 3 | 2 | 1 | | | | | | | | Si8452BA-A-IS1 | 3 | 2 | 150 | | | | | | | | Si8455BA-A-IS1 | 5 | 0 | 150 | | | | | | | | Si8450AB-A-IS1 | 5 | 0 | 1 | | | | | | | | Si8450BB-A-IS1 | 5 | 0 | 150 | | | | | | | | Si8451AB-A-IS1 | 4 | 1 | 1 | | | | | | | | Si8451BB-A-IS1 | 4 | 1 | 150 | 2.5 kVrms | –40 to 125 °C | NB SOIC-16 | | | | | Si8452AB-A-IS1 | 3 | 2 | 1 | | | | | | | | Si8452BB-A-IS1 | 3 | 2 | 150 | | | | | | | | Si8455BB-A-IS1 | 5 | 0 | 150 | | | | | | | #### Notes: - 1. All packages are RoHS-compliant. Moisture sensitivity level is MSL2A with peak reflow temperature of 260 °C according to the JEDEC industry standard classifications and peak solder temperature. - 2. Revision A devices are supported for existing designs, but Revision B is recommended for all new designs. ## 7. Package Outline: 16-Pin Wide Body SOIC Figure 16 illustrates the package details for the Si845x Digital Isolator. Table 16 lists the values for the dimensions shown in the illustration. Figure 16. 16-Pin Wide Body SOIC **Table 16. Package Diagram Dimensions** | | Millimeters | | |--------|-------------|------| | Symbol | Min | Max | | Α | _ | 2.65 | | A1 | 0.1 | 0.3 | | D | 10.3 BSC | | | Е | 10.3 BSC | | | E1 | 7.5 BSC | | | b | 0.31 | 0.51 | | С | 0.20 | 0.33 | | е | 1.27 BSC | | | h | 0.25 | 0.75 | | L | 0.4 | 1.27 | | θ | 0° | 7° | ## 8. Land Pattern: 16-Pin Wide-Body SOIC Figure 17 illustrates the recommended land pattern details for the Si845x in a 16-pin wide-body SOIC. Table 17 lists the values for the dimensions shown in the illustration. Figure 17. 16-Pin SOIC Land Pattern **Table 17. 16-Pin Wide Body SOIC Land Pattern Dimensions** | Dimension | Feature | (mm) | |-----------|--------------------|------| | C1 | Pad Column Spacing | 9.40 | | E | Pad Row Pitch | 1.27 | | X1 | Pad Width | 0.60 | | Y1 | Pad Length | 1.90 | #### Notes: - **1.** This Land Pattern Design is based on IPC-7351 pattern SOIC127P1032X265-16AN for Density Level B (Median Land Protrusion). - **2.** All feature sizes shown are at Maximum Material Condition (MMC) and a card fabrication tolerance of 0.05mm is assumed. ## 9. Package Outline: 16-Pin Narrow Body SOIC Figure 18 illustrates the package details for the Si845x in a 16-pin narrow-body SOIC (SO-16). Table 18 lists the values for the dimensions shown in the illustration. Figure 18. 16-pin Small Outline Integrated Circuit (SOIC) Package **Table 18. Package Diagram Dimensions** | Dimension | Min | Max | |-----------|----------|------| | А | | 1.75 | | A1 | 0.10 | 0.25 | | A2 | 1.25 | _ | | b | 0.31 | 0.51 | | С | 0.17 | 0.25 | | D | 9.90 BSC | | | E | 6.00 BSC | | | E1 | 3.90 BSC | | | е | 1.27 BSC | | | L | 0.40 | 1.27 | | L2 | 0.25 BSC | | **Table 18. Package Diagram Dimensions (Continued)** | h | 0.25 | 0.50 | |-----|------|------| | θ | 0° | 8° | | aaa | 0.10 | | | bbb | 0.20 | | | ccc | 0.10 | | | ddd | 0.25 | | #### Notes: - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - This drawing conforms to the JEDEC Solid State Outline MS-012, Variation AC. - **4.** Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. ## 10. Land Pattern: 16-Pin Narrow Body SOIC Figure 19 illustrates the recommended land pattern details for the Si845x in a 16-pin narrow-body SOIC. Table 19 lists the values for the dimensions shown in the illustration. Figure 19. 16-Pin Narrow Body SOIC PCB Land Pattern **Table 19. 16-Pin Narrow Body SOIC Land Pattern Dimensions** | Dimension | Feature | (mm) | |-----------|--------------------|------| | C1 | Pad Column Spacing | 5.40 | | E | Pad Row Pitch | 1.27 | | X1 | Pad Width | 0.60 | | Y1 | Pad Length | 1.55 | #### Notes: - **1.** This Land Pattern Design is based on IPC-7351 pattern SOIC127P600X165-16N for Density Level B (Median Land Protrusion). - **2.** All feature sizes shown are at Maximum Material Condition (MMC) and a card fabrication tolerance of 0.05 mm is assumed. # 11. Top Marking: 16-Pin Wide Body SOIC Figure 20. Si8450/51/52/55 Top Marking **Table 20. Top Marking Explanation** | Line 1 Marking: | Base Part Number<br>Ordering Options<br>(See Ordering Guide for more<br>information). | Si84 = Isolator product series XY = Channel Configuration X = # of data channels (5, 4, 3, 2, 1) Y = # of reverse channels (2, 1, 0)* S = Speed Grade A = 1 Mbps; B = 150 Mbps V = Insulation rating | |-----------------------|---------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Line 2 Marking: | YY = Year<br>WW = Workweek | A = 1 kV; B = 2.5 kV Assigned by Assembly House. Corresponds to the year and workweek of the mold date. | | | TTTTTT = Mfg Code | Manufacturing Code from Assembly House | | Line 3 Marking: | Circle = 1.5 mm Diameter (Center-Justified) | "e3" Pb-Free Symbol | | | Country of Origin ISO Code Abbreviation | TW = Taiwan | | *Note: Si8455 has 0 r | | <u> </u> | # 12. Top Marking: 16-Pin Narrow Body SOIC Figure 21. 16-Pin Narrow Body SOIC Top Marking **Table 21. 16-Pin Narrow Body SOIC Top Marking Table** | Line 1 Marking: | Base Part Number<br>Ordering Options<br>(See Ordering Guide for more<br>information). | Si84 = Isolator product series XY = Channel Configuration X = # of data channels (5, 4, 3, 2, 1) Y = # of reverse channels (2, 1, 0)* S = Speed Grade A = 1 Mbps; B = 150 Mbps V = Insulation rating A = 1 kV; B = 2.5 kV | |---------------------------------------|---------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Circle = 1.2 mm Diameter | "e3" Pb-Free Symbol | | Line 2 Marking: | YY = Year<br>WW = Work Week | Assigned by the Assembly House. Corresponds to the year and work week of the mold date. | | | TTTTTT = Mfg code | Manufacturing Code from Assembly Purchase Order form. | | | Circle = 1.2 mm diameter | "e3" Pb-Free Symbol. | | *Note: Si8455 has 0 reverse channels. | | | ### **DOCUMENT CHANGE LIST** #### Revision 0.1 to Revision 0.2 - Updated all specs to reflect latest silicon. - Added "3. Errata and Design Migration Guidelines" on page 26. - Added "12. Top Marking: 16-Pin Narrow Body SOIC" on page 37. #### Revision 0.2 to Revision 1.0 - Updated document to reflect availability of Revision B silicon. - Updated Tables 3,4, and 5. - Updated all supply currents and channel-channel skew. - Updated Table 2. - Updated absolute maximum supply voltage. - Updated Table 7. - Updated clearance and creepage dimensions. - Updated Table 12. - Updated Note 7. - Updated Table 13. - Updated Note 3. - Updated "3. Errata and Design Migration Guidelines" on page 26. - Updated "6. Ordering Guide" on page 29. #### **Revision 1.0 to Revision 1.1** - Updated Tables 3, 4, and 5. - Updated notes in both tables to reflect output impedance of 85 $\Omega$ . - Updated rise and fall time specifications. - Updated CMTI value. #### **Revision 1.1 to Revision 1.2** - Updated document throughout to include MSL improvements to MSL2A. - Updated "6. Ordering Guide" on page 29. - Updated Note 1 in ordering guide table to reflect improvement and compliance to MSL2A moisture sensitivity level. #### **Revision 1.2 to Revision 1.3** - Updated "Features" on page 1. - Moved Tables 1 and 2 to page 4. - Updated Tables 6, 7, 8, and 9. - Updated Table 12 footnotes. - Added Figure 15, "Si84xx Time-Dependent Dielectric Breakdown," on page 25. # Notes: ## Si8450/51/52/55 ### **CONTACT INFORMATION** Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 Tel: 1+(512) 416-8500 Fax: 1+(512) 416-9669 Toll Free: 1+(877) 444-3032 Please visit the Silicon Labs Technical Support web page: https://www.silabs.com/support/pages/contacttechnicalsupport.aspx and register to submit a technical support request. The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages. Silicon Laboratories and Silicon Labs are trademarks of Silicon Laboratories Inc. Other products or brandnames mentioned herein are trademarks or registered trademarks of their respective holders.