# +5V TO ±10V VOLTAGE CONVERTER #### **FEATURES** - 99% Voltage Conversion Efficiency - 85% Power Conversion Efficiency - Wide Voltage Range ......+2.0V to +5.5V - Only 4 External Capacitors Required - Space Saving 8-Pin SOIC Design #### **APPLICATIONS** - ±10V From +5V Logic Supply - ±6V From a 3V Lithium Cell - Handheld Instruments - Portable Cellular Phones - LCD Display Bias Generator - Panel Meters - Operational Amplifier Power Supplies #### ORDERING INFORMATION | Part No. | Package | Temperature | |-----------|--------------------------------------|-----------------| | TCM680COA | 8-Pin SOIC | 0°C to +70°C | | TCM680CPA | 8-Pin Plastic DIP | 0°C to +70°C | | TCM680EOA | 8-Pin SOIC | - 40°C to +85°C | | TCM680EPA | 8-Pin Plastic DIP | - 40°C to +85°C | | TC7660EV | Charge Pump Family<br>Evaluation Kit | | #### TYPICAL OPERATING CIRCUIT #### GENERAL DESCRIPTION The TCM680 is a dual charge pump voltage converter that develops output voltages of $+2V_{IN}$ and $-2V_{IN}$ from a single input voltage of +2.0V to +5.5V. Common applications include $\pm 10V$ from a single +5V logic supply, and $\pm 6V$ from a +3V lithium battery. The TCM680 is packaged in a space-saving 8-pin SOIC package and requires only four inexpensive external capacitors. The charge pumps are clocked by an on-board 8kHz oscillator. Low output source impedances (typically $150\Omega$ ) provides maximum output currents of 10mA for each output. Typical power conversion efficiency is 85%. High efficiency, small installed size and low cost make the TCM680 suitable for a wide variety of applications that need both positive and negative power supplies derived from a single input voltage. #### PIN CONFIGURATIONS (DIP AND SOIC) TCM680-2 9/5/96 # **TCM680** #### **ABSOLUTE MAXIMUM RATINGS\*** | V <sub>IN</sub> | +6.0V | |-----------------------------|------------| | V <sub>OUT</sub> | +12.0V | | Vout | | | Vout Short-Circuit Duration | Continuous | | V <sub>OUT</sub> Current | | | V <sub>INI</sub> dV/dT | | | Power Dissipation (T <sub>A</sub> ≤ 70°C) | | |-------------------------------------------|----------------| | Plastic DIP | 730mW | | Small Outline | 470mW | | Storage Temperature | 65°C to +150°C | | Lead Temperature (Soldering, 10 sec) | +300°C | \*Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or other conditions above those indicated in the operation section of the specification is not implied. Exposure to the Absolute Maximum Ratings conditions for extended periods of time may affect device reliability. # **ELECTRICAL CHARACTERISTICS:** $V_{IN} = +5V$ , $T_A \approx +25^{\circ}C$ , test circuit Figure 1, unless otherwise indicated. | Symbol | Parameter | Test Conditions | Min | Тур | Max | Unit | |----------|-------------------------------|----------------------------------------------------------------------------|----------------|------------|-----|------| | | Supply Voltage Range | $MIN. \le T_A \le MAX., R_L = 2k\Omega$ | 2.0 | 1.5 to 5.5 | 5.5 | ٧ | | | Supply Current | $V_{IN} = 3V, R_L = \infty$ | _ | 0.5 | 1 | mA | | | | $V_{IN} = 5V, R_L = \infty$ | | 1 | 2 | | | | | $V_{IN} = 5V$ , $0^{\circ}C \le T_A \le +70^{\circ}C$ , $R_L = \infty$ | - | _ | 2.5 | | | | | $V_{IN} = 5V, -40^{\circ}C \le T_{A} \le +85^{\circ}C, R_{L} = \infty$ | - | | 3 | | | | Negative Charge Pump Output | $I_{L}^{-} = 10\text{mA}, I_{L}^{+} = 0\text{mA}, V_{IN} = 5V$ | | 140 | 180 | Ω | | | Source Resistance | $I_L^- = 5mA$ , $I_L^+ = 0mA$ , $V_{IN} = 2.8V$ | \ <del>-</del> | 180 | 250 | | | | | $I_{L}^{-} = 10 \text{mA}, I_{L}^{+} = 0 \text{mA}, V_{IN} = 5 \text{V}$ : | | | | | | | | $0^{\circ}C \leq T_{A} \leq +70^{\circ}C$ | - | _ | 220 | | | | | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$ | <u> </u> | _ | 250 | | | | Positive Charge Pump Output | $I_1^+ = 10 \text{mA}, I_1^- = 0 \text{mA}, V_{1N} = 5 \text{V}$ | | 140 | 180 | Ω | | | Source Resistance | $I_{L}^{+} = 5 \text{mA}, I_{L}^{-} = 0 \text{mA}, V_{IN} = 2.8 \text{V}$ | _ | 180 | 250 | | | | | $l_{L}^{+} = 10 \text{mA}, l_{L}^{-} = 0 \text{mA}, V_{IN} = 5 \text{V}$ : | | | | | | | | $0^{\circ}C \leq T_A \leq +70^{\circ}C$ | _ | _ | 220 | | | | | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$ | \ | | 250 | | | Fosc | Oscillator Frequency | | _ | 21 | | kHz | | PEFF | Power Efficiency | $R_L = 2k\Omega$ | _ | 85 | | % | | Vout EFF | Voltage Conversion Efficiency | V <sub>OUT</sub> , R <sub>L</sub> = ∞ | 97 | 99 | | % | | | - | V <sub>OUT</sub> , R <sub>L</sub> = ∞ | 97 | 99 | | | TelCom Semiconductor reserves the right to make changes in the circuitry or specifications detailed in this manual at any time without notice. Minimums and maximums are guaranteed. All other specifications are intended as guidelines only. TelCom Semiconductor assumes no responsibility for the use of any circuits described herein and makes no representations that they are free from patent infringement. #### PIN DESCRIPTION | 8-Pin<br>DIP/SOIC | Symbol | Description | |-------------------|-----------------------------|-------------------------------------------------------| | 1 | C <sub>1</sub> | Input. Capacitor C1 negative terminal. | | 2 | C <sub>2</sub> <sup>+</sup> | Input. Capacitor C2 positive terminal. | | 3 | C <sub>2</sub> | Input. Capacitor C2 negative terminal. | | 4 | Vout | Output. Negative output voltage (-2V <sub>IN</sub> ). | | 5 | GND | Input. Device ground. | | 6 | VIN | Input. Power supply voltage. | | 7 | C <sub>1</sub> <sup>+</sup> | Input. Capacitor C1 positive terminal. | | 8 | Vout | Output. Positive output voltage (+2VIN) | Figure 1. Test Circuit #### **DETAILED DESCRIPTION** #### Phase 1 $V_{SS}$ charge storage – The positive side of capacitors $C_1$ and $C_2$ are connected to +5V at the start of this phase. $C_1^+$ is then switched to ground and the charge in $C_1^-$ is transferred to $C_2^-$ . Since $C_2^+$ is connected to +5V, the voltage potential across capacitor $C_2$ is now 10V. Figure 2. Charge Pump - Phase 1 #### Phase 2 $V_{SS}$ transfer - Phase two of the clock connects the negative terminal of $C_2$ to the $V_{SS}$ storage capacitor $C_3$ and the positive terminal of $C_2$ to ground, transferring the generated -10V to $C_3$ . Simultaneously, the positive side of capacitor $C_1$ is switched to +5V and the negative side is connected to ground. Figure 3. Charge Pump - Phase 2 #### Phase 3 $V_{DD}$ charge storage – The third phase of the clock is identical to the first phase – the charge transferred in $C_1$ produces – 5V in the negative terminal of $C_1$ , which is applied to the negative side of capacitor $C_2$ . Since $C_2^{\pm}$ is at +5V, the voltage potential across $C_2$ is 10V. Figure 4. Charge Pump - Phase 3 #### Phase 4 $V_{DD}$ transfer — The fourth phase of the clock connects the negative terminal of $C_2$ to ground, and transfers the generated 10V across $C_2$ to $C_4$ , the $V_{DD}$ storage capacitor. Again, simultaneously with this, the positive side of capacitor $C_1$ is switched to +5V and the negative side is connected to ground, and the cycle begins again. Figure 5. Charge Pump - Phase 4 #### MAXIMUM OPERATING LIMITS The TCM680 has on-chip zener diodes that clamp $V_{IN}$ to 5.8V, $V_{OUT}^{\star}$ to 11.6V, and $V_{OUT}^{\star}$ to -11.6V. Never exceed the maximum supply voltage or excessive current will be shunted by these diodes, potentially damaging the chip. The TCM680 will operate over the entire operating temperature range with an input voltage of 2V to 5.5V. ### **TCM680** #### **EFFICIENCY CONSIDERATIONS** Theoretically a charge pump can approach 100% efficiency under the following conditions: - The charge Pump switches have virtually no offset and extremely low on resistance - Minimal power is consumed by the drive circuitry - The impedances of the reservoir and pump capacitors are negligible For the TCM680, efficiency is as shown below: $$\begin{split} \text{Efficiency}_{\text{V}}^{+} &= \text{V}_{\text{DD}} / (2 \text{V}_{\text{IN}}) \\ \text{V}_{\text{DD}} &= 2 \text{V}_{\text{IN}} - \text{V}_{\text{DROP}}^{+} \\ \text{V}_{\text{DROP}}^{+} &= (\text{I}_{\text{OUT}}^{+}) (\text{R}_{\text{OUT}}^{+}) \end{split}$$ $$\begin{split} \text{Efficiency}_{\text{V}^-} &= \text{V}_{\text{SS}} / (-2 \text{V}_{\text{IN}}) \\ \text{V}_{\text{SS}} &= 2 \text{V}_{\text{IN}} - \text{V}_{\text{DROP}}^- \\ \text{V}_{\text{DROP}} &= (\overline{\text{I}_{\text{OUT}}}) (\overline{\text{R}_{\text{OUT}}}) \end{split}$$ Power Loss = $$(V_{DROP}^{\dagger})(I_{OUT}^{\dagger}) + (V_{DROP}^{\dagger})(I_{OUT}^{\dagger})$$ There will be a substantial voltage difference between $(V_{OUT}^+ - V_{IN})$ and $V_{IN}$ for the positive pump and between $V_{OUT}^+$ and $V_{OUT}^-$ if the impedances of the pump capacitors $C_1$ and $C_2$ are high with respect to the output loads. Larger values of reservoir capacitors C<sub>3</sub> and C<sub>4</sub> will reduce output ripple. Larger values of both pump and reservoir capacitors improve the efficiency. See "Capacitor Selection" in Applications Section. #### **APPLICATIONS** # **Positive and Negative Converter** The most common application of the TCM680 is as a dual charge pump voltage converter which provides positive and negative outputs of two times a positive input voltage. The simple circuit of Figure 6 performs this same function using the TCM680 and external capacitors, C<sub>1</sub>, C<sub>2</sub>, C<sub>3</sub> and C<sub>4</sub>. Figure 6. Positive and Negative Converter # **Capacitor Selection** The TCM680 requires only 4 external capacitors for operation. These can be inexpensive polarized aluminum electrolytic types. For the circuit in Figure 6 the output characteristics are largely determined by the external capacitors. An expression for R<sub>OUT</sub> can be derived as shown below: $$R_{OUT}^{T} = 4(R_{SW1} + R_{SW2} + ESR_{C1} + R_{SW3} + R_{SW4} + ESR_{C2}) + 4(R_{SW1} + R_{SW2} + ESR_{C1} + R_{SW3} + R_{SW4} + ESR_{C2}) + 1/(f_{PUMP} \times C1) + 1/(f_{PUMP} \times C2) + ESR_{C4}$$ $$R_{OUT}^- = 4(R_{SW1} + R_{SW2} + ESR_{C1} + R_{SW3} + R_{SW4} + ESR_{C2}) + 4(R_{SW1} + R_{SW2} + ESR_{C1} + R_{SW3} + R_{SW4} + ESR_{C2}) + 1/(f_{PLIMP} \times C1) + 1/(f_{PLIMP} \times C2) + ESR_{C3}$$ Assuming all switch resistances are approximately equal... $$R_{OUT}^{+} = 32R_{SW} + 8ESR_{C1} + 8ESR_{C2} + ESR_{C4} + 1/(f_{PUMP} \times C1) + 1/(f_{PUMP} \times C2)$$ $$R_{OUT}^- = 32R_{SW} + 8ESR_{C1} + 8ESR_{C2} + ESR_{C3} + 1/(f_{PUMP} \times C1) + 1/(f_{PUMP} \times C2)$$ $R_{OUT}$ is typically 140 $\Omega$ at +25°C with $V_{IN}$ = +5V and C1 and C2 as $4.7\mu F$ low ESR capacitors. The fixed term (32 $R_{SW}$ ) is about 130 $\Omega$ . It can be seen easily that increasing or decreasing values of C1 and C2 will affect efficiency by changing $R_{OUT}$ . However, be careful about ESR. This term can quickly become dominant with large electrolytic capacitors. Table 1 shows $R_{OUT}$ for various values of C1 and C2 (assume $0.5\Omega$ ESR). C1 and C4 must be rated at 6VDC or greater while C2 and C3 must be rated at 12VDC or greater. Output voltage ripple is affected by C3 and C4. Typically the larger the value of C3 and C4 the less the ripple for a given load current. The formula for $V_{\mathsf{RIPPLE}(p-p)}$ is given below: $$V_{\text{RIPPLE(p-p)}}^{\dagger} = \{1/[2(f_{\text{PUMP}}/3) \times \text{C4}] + 2(\text{ESR}_{\text{C4}})\}(I_{\text{OUT}}^{\dagger}) \}$$ $V_{\text{RIPPLE(p-p)}} = \{1/[2(f_{\text{PUMP}}/3) \times \text{C3}] + 2(\text{ESR}_{\text{C3}})\}(I_{\text{OUT}}) \}$ For a $10\mu\text{F}$ (0.5 $\Omega$ ESR) capacitor for C3, C4, f<sub>PUMP</sub> = 21kHz and l<sub>OUT</sub> = 10mA the peak-to-peak ripple voltage at the output will be less than 100mV. In most applications (l<sub>OUT</sub> <= 10mA) 10-20 $\mu$ F output capacitors and 1-5 $\mu$ F pump capacitors will suffice. Table 2 shows V<sub>RIPPLE</sub> for different values of C3 and C4 (assume 1 $\Omega$ ESR). Table 1. Rout vs. C1,C2 | _ | |---| Table 2. VRIPPLE (p-p) vs. C3, C4 (IOUT = 10mA) | C3, C4 (μF) | V <sub>RIPPLE</sub> (mV) | | |-------------|--------------------------|--| | 0.47 | 1540 | | | 1 | 734 | | | 3.3 | 236 | | | 4.7 | 172 | | | 10 | 91 | | | 22 | 52 | | | 100 | 27 | | | | | | #### **Paralleling Devices** Paralleling multiple TCM680s reduces the output resistance of both the positive and negative converters. The effective output resistance is the output resistance of a single device divided by the number of devices. As illustrated in Figure 7, each requires separate pump capacitors $C_1$ and $C_2$ , but all can share a single set of reservoir capacitors. # ±5V Regulated Supplies From A Single 3V Battery Figure 8 shows a complete $\pm 5\text{V}$ power supply using one 3V battery. The TCM680 provides +6V at $V_{OUT}^{\star}$ , which is regulated to +5V by the TC55, and -5V by the negative LDO. The input to the TCM680 can vary from 3V to 6V without affecting regulation appreciably. With higher input voltage, more current can be drawn from the outputs of the TCM680. With 5V at $V_{IN}$ , 10mA can be drawn from both regulated outputs simultaneously. Assuming 150 $\Omega$ source resistance for both converters, with $(I_L^{\star} + I_L^{-}) = 20\text{mA}$ , the positive charge pump will droop 3V, providing +7V for the negative charge pump. Figure 7. Paralleling TCM680 for Lower Output Source Resistance # **TCM680** Figure 8. Split Supply Derived from 3V Battery # 5 # TYPICAL CHARACTERISTICS