# 1Gb DDR2 SDRAM 

## H5PS1G83EFR-xxC H5PS1G83EFR-xxI H5PS1G83EFR-xxL H5PS1G83EFR-xxJ H5PS1G83EFR-G7x

## Revision Details

| Rev. | History | Draft Date |
| :---: | :---: | :---: |
| 1.0 | Released | Aug. 2009 |
| 1.1 | IDD Specification update @1066 IDD update | Oct. 2010 |

## Contents

1. Description
1.1 Device Features and Ordering Information
1.1.1 Key Features
1.1.2 Ordering Information
1.1.3 Operating Frequency
1.2 Pin configuration
1.3 Pin Description
2. Maximum DC ratings
2.1 Absolute Maximum DC Ratings
2.2 Operating Temperature Condition
3. AC \& DC Operating Conditions
3.1 DC Operating Conditions
3.1.1 Recommended DC Operating Conditions(SSTL_1.8)
3.1.2 ODT DC Electrical Characteristics
3.2 DC \& AC Logic Input Levels
3.2.1 Input DC Logic Level
3.2.2 Input AC Logic Level
3.2.3 AC Input Test Conditions
3.2.4 Differential Input AC Logic Level
3.2.5 Differential AC Output Parameters
3.3 Output Buffer Levels
3.3.1 Output AC Test Conditions
3.3.2 Output DC Current Drive
3.3.3 OCD default characteristics
3.4 IDD Specifications \& Measurement Conditions
3.5 Input/Output Capacitance
4. AC Timing Specifications
5. Package Dimensions

## 1. Description

### 1.1 Device Features \& Ordering I nformation

### 1.1.1 Key Features

- $\mathrm{VDD}=1.8+/-0.1 \mathrm{~V}$
- $\mathrm{VDDQ}=1.8+/-0.1 \mathrm{~V}$
- All inputs and outputs are compatible with SSTL_18 interface
- 8 banks
- Fully differential clock inputs (CK, /CK) operation
- Double data rate interface
- Source synchronous-data transaction aligned to bidirectional data strobe (DQS, $\overline{\mathrm{DQS}}$ )
- Differential Data Strobe (DQS, $\overline{\mathrm{DQS}}$ )
- Data outputs on DQS, $\overline{\mathrm{DQS}}$ edges when read (edged DQ)
- Data inputs on DQS centers when write (centered DQ)
- On chip DLL align DQ, DQS and $\overline{D Q S}$ transition with CK transition
- DM mask write data-in at the both rising and falling edges of the data strobe
- All addresses and control inputs except data, data strobes and data masks latched on the rising edges of the clock
- Programmable CAS latency 3, 4, 5 and 6 supported
- Programmable additive latency $0,1,2,3,4$ and 5 supported
- Programmable burst length $4 / 8$ with both nibble sequential and interleave mode
- Internal eight bank operations with single pulsed RAS
- Auto refresh and self refresh supported
- tRAS lockout supported
- 8K refresh cycles / 64ms
- JEDEC standard 60ball FBGA(x8)
- Full strength driver option controlled by EMR
- On Die Termination supported
- Off Chip Driver Impedance Adjustment supported
- Self-Refresh High Temperature Entry


## Ordering I nformation

| Part No. / Status | Configuration | Power Consumption | Operation Temp | Package |
| :---: | :---: | :---: | :---: | :---: |
| H5PS1G83EFR-xx*C | 128Mx8 | Normal Consumption | Commercial | $\begin{aligned} & 60 \text { Ball } \\ & \text { fBGA } \end{aligned}$ |
| H5PS1G83EFR-xx*\| |  | Normal Consumption | Industrial |  |
| H5PS1G83EFR-xx*L |  | Low Power Consumption (IDD6 Only) | Commercial |  |
| H5PS1G83EFR-xx*J |  | Low Power Consumption (IDD6 Only) | Industrial |  |

## Note:

$-X X^{*}$ is the speed bin, refer to the Operating Frequency table for complete part number.
$-x x P$ and xxQ are the low current bin, refer to the IDD specification table.

- Hynix Halogen-free products are compliant to RoHS.

Hynix supports Lead \& Halogen free parts for each speed grade with same specification, except Lead free materials. We'll add "R" character after "F" for Lead \& Halogen free products

## Operating Frequency

| Grade | tCK(ns) | CL | tRCD | tRP | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| E3 | 5 | 3 | 3 | 3 | Clk |
| C4 | 3.75 | 4 | 4 | 4 | Clk |
| Y5 | 3 | 5 | 5 | 5 | Clk |
| S6 | 2.5 | 6 | 6 | 6 | Clk |
| S5 | 2.5 | 5 | 5 | 7 Clk |  |
| G7 | 1.875 | 7 | 7 | Clk |  |

## Note:

-G7 is a special speed product used in electronic engineering for high speed storage of the working data of a consumer digital electronic device.

### 1.2 Pin Configuration \& Address Table 128Mx8 DDR2 PI N CONFI GURATI ON(Top view: see balls through package)

1
2
!

7
8
8
9

| VDD | NU/ $\overline{\mathrm{RDQS}}$ | VSS | A | VSSQ | $\overline{\text { DQS }}$ | VDDQ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DQ6 | VSSQ | DM/RDQS | B | DQS | VSSQ | DQ7 |
| VDDQ | DQ1 | VDDQ | C | VDDQ | DQ0 | VDDQ |
| DQ4 | VSSQ | DQ3 | D | DQ2 | VSSQ | DQ5 |
| VDDL | VREF | VSS | E | VSSDL | CK | VDD |
|  | CKE | $\overline{\mathrm{WE}}$ | F | $\overline{\text { RAS }}$ | $\overline{\mathrm{CK}}$ | ODT |
| BA2 | BAO | BA1 | G | $\overline{\text { CAS }}$ | $\overline{\mathrm{CS}}$ |  |
|  | A10 | A1 | H | A2 | A0 | VDD |
| VSS | A3 | A5 | J | A6 | A4 |  |
|  | A7 | A9 | K | A11 | A8 | VSS |
| VDD | A12 | NC | L | NC | A13 |  |

ROW AND COLUMN ADDRESS TABLE

| ITEMS | 128Mx8 |
| :---: | :---: |
| \# of Bank | 8 |
| Bank Address | BA0, BA1, BA2 |
| Auto Precharge Flag | $\mathrm{A} 10 / \mathrm{AP}$ |
| Row Address | $\mathrm{A} 0-\mathrm{A} 13$ |
| Column Address | $\mathrm{A} 0-\mathrm{A} 9$ |
| Page size | 1 KB |

### 1.3 PI N DESCRI PTI ON

| PIN | TYPE | DESCRIPTION |
| :---: | :---: | :---: |
| CK, $\overline{\mathrm{CK}}$ | Input | Clock: CK and $\overline{\mathrm{CK}}$ are differential clock inputs. All address and control input signals are sampled on the crossing of the positive edge of CK and negative edge of $\overline{\mathrm{CK}}$. Output (read) data is referenced to the crossings of CK and $\overline{\mathrm{CK}}$ (both directions of crossing). |
| CKE | Input | Clock Enable: CKE HIGH activates, and CKE LOW deactivates internal clock signals, and device input buffers and output drivers. Taking CKE LOW provides PRECHARGE POWER DOWN and SELF REFRESH operation (all banks idle), or ACTIVE POWER DOWN (row ACTIVE in any bank). CKE is synchronous for POWER DOWN entry and exit, and for SELF REFRESH entry. CKE is asynchronous for SELF REFRESH exit. After $\mathrm{V}_{\text {REF }}$ has become stable during the power on and initialization sequence, it must be maintained for proper operation of the CKE receiver. For proper self-refresh entry and exit, $\mathrm{V}_{\text {REF }}$ must be maintained to this input. CKE must be maintained HIGH throughout READ and WRITE accesses. Input buffers, excluding CK, $\overline{C K}$ and CKE are disabled during POWER DOWN. Input buffers, excluding CKE are disabled during SELF REFRESH. |
| $\overline{C S}$ | Input | Chip Select: All commands are masked when $\overline{\mathrm{CS}}$ is registered HIGH. $\overline{\mathrm{CS}}$ provides for external bank selection on systems with multiple banks. $\overline{\mathrm{CS}}$ is considered part of the command code. |
| ODT | Input | On Die Termination Control: ODT (registered HIGH) enables on die termination resistance internal to the DDR2 SDRAM. When enabled, ODT is only applied to DQ, DQS, $\overline{\text { DQS, }}$ RDQS, $\overline{\text { RDQS }}$, and DM signal for $\mathrm{x} 4, \mathrm{x8}$ configurations. For x 16 configuration ODT is applied to each DQ, UDQS/ $\overline{U D Q S} . \operatorname{LDQS} / \overline{L D Q S}$, UDM and LDM signal. The ODT pin will be ignored if the Extended Mode Register(EMR(1)) is programmed to disable ODT. |
| $\overline{\mathrm{RAS}}, \overline{\mathrm{CAS}}, \overline{\mathrm{WE}}$ | Input | Command Inputs: $\overline{\mathrm{RAS}}, \overline{\mathrm{CAS}}$ and $\overline{\mathrm{WE}}$ (along with $\overline{\mathrm{CS}}$ ) define the command being entered. |
| $\begin{gathered} \text { DM } \\ \text { (LDM, UDM) } \end{gathered}$ | Input | Input Data Mask: DM is an input mask signal for write data. Input Data is masked when DM is sampled High coincident with that input data during a WRITE access. DM is sampled on both edges of DQS, Although DM pins are input only, the DM loading matches the DQ and DQS loading. For $x 8$ device, the function of $D M$ or RDQS/ $\overline{R D Q S}$ is enabled by EMR command to $\operatorname{EMR}(1)$. |
| BA0-BA2 | Input | Bank Address I nputs: BAO - BA2 define to which bank an ACTIVE, Read, Write or PRECHARGE command is being applied (For 256Mb and 512Mb, BA2 is not applied). Bank address also determines if one of the mode register or extended mode register is to be accessed during a MR or EMR command cycle. |
| A0 -Amax | Input | Address Inputs: Provide the row address for ACTIVE commands, and the column address and AUTO PRECHARGE bit for READ/WRITE commands to select one location out of the memory array in the respective bank. A10 is sampled during a precharge command to determine whether the PRECHARGE applies to one bank (A10 LOW) or all banks (A10 HIGH). If only one bank is to be precharged, the bank is selected by BAO-BA2. The address inputs also provide the op code during MRS or EMRS commands. |
| DQ | Input/Output | Data input / output: Bi-directional data bus |
| $\begin{gathered} \mathrm{DQS},(\overline{\mathrm{DQS})} \\ \text { (UDQS),(,(UDQS}) \\ \text { (LDQS),( } \overline{\mathrm{LDQS})} \\ \text { (RDQS),( } \overline{\mathrm{RDQS}}) \end{gathered}$ | Input/Output | Data Strobe: Output with read data, input with write data. Edge aligned with read data, centered in write data. For the $x 16$, LDQS correspond to the data on DQ0~DQ7; UDQS corresponds to the data on DQ8~DQ15. For the $x 8$, an RDQS option using DM pin can be enabled via the EMR(1) to simplify read timing. The data strobes DQS, LDQS, UDQS, and RDQS may be used in single ended mode or paired with optional complementary signals DQS, LDQS,UDQS and RDQS to provide differential pair signaling to the system during both reads and writes. An EMR(1) control bit enables or disables all complementary data strobe signals. <br> In this data sheet, "differential DQS signals" refers to any of the following with $\mathrm{A} 10=0$ of $\operatorname{EMR}(1)$ $\times 4$ DQS/DQS <br> $\times 8 \mathrm{DQS} / \overline{\mathrm{DQS}} \quad$ if $\operatorname{EMR}(1)[\mathrm{A} 11]=0$ <br> $\times 8 \mathrm{DQS} / \overline{\mathrm{DQS}}, \mathrm{RDQS} / \overline{\mathrm{RDQS}}, \quad$ if $\operatorname{EMR}(1)[\mathrm{A} 11]=1$ <br> $\times 16$ LDQS/LDQS and UDQS/UDQS <br> "single-ended DQS signals" refers to any of the following with $\mathrm{A} 10=1$ of <br> EMR(1) $\begin{array}{lr} \text { x4 DQS } & \\ \text { x8 DQS } & \text { if EMR(1)[A11] }=0 \\ \times 8 \text { DQS, RDQS, } & \text { if EMR(1)[A11] }=1 \\ \text { x16 LDQS and UDQS } \end{array}$ |

Release
H5PS1G83EFR Series
-Continued-

| PIN | TYPE | DESCRIPTION |
| :---: | :--- | :--- |
| NC |  | No Connect: No internal electrical connection is present. |
| VDDQ | Supply | DQ Power Supply: $1.8 \mathrm{~V}+/-0.1 \mathrm{~V}$ |
| VSSQ | Supply | DQ Ground |
| VDDL | Supply | DLL Power Supply: $1.8 \mathrm{~V}+/-0.1 \mathrm{~V}$ |
| VSSDL | Supply | DLL Ground |
| VDD | Supply | Power Supply: $1.8 \mathrm{~V}+/-0.1 \mathrm{~V}$ |
| VSS | Supply | Ground |
| VREF | Supply | Reference voltage. |

Release
H5PS1G83EFR Series

## 2. Maximum DC Ratings

### 2.1 Absolute Maximum DC Ratings

| Symbol | Parameter | Rating | Units | Notes |
| :---: | :--- | :---: | :---: | :---: |
| VDD | Voltage on VDD pin relative to Vss | $-1.0 \mathrm{~V} \sim 2.3 \mathrm{~V}$ | V | 1 |
| VDDQ | Voltage on VDDQ pin relative to Vss | $-0.5 \mathrm{~V} \sim 2.3 \mathrm{~V}$ | V | 1 |
| VDDL | Voltage on VDDL pin relative to Vss | $-0.5 \mathrm{~V} \sim 2.3 \mathrm{~V}$ | V | 1 |
| $\mathrm{~V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ | Voltage on any pin relative to Vss | $-0.5 \mathrm{~V} \sim 2.3 \mathrm{~V}$ | V | 1 |
| $\mathrm{~T}_{\text {STG }}$ | Storage Temperature | -55 to +100 | ${ }^{\circ} \mathrm{C}$ | 1,2 |
| II | Input leakage current; any input 0 V VIN VDD; <br> all other balls not under test = 0V) | $-2 \mathrm{uA} \sim 2 \mathrm{uA}$ | uA |  |
| IOZ | Output leakage current; OV VOUT VDDQ; DQ <br> and ODT disabled | $-5 \mathrm{uA} \sim 5 \mathrm{uA}$ | uA |  |

## Note

1. Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
2. Storage Temperature is the case surface temperature on the center/top side of the DRAM. For the measurement conditions. please refer to JESD51-2 standard.

### 2.2 Operating Temperature Condition

| Symbol | Parameter |  | Rating | Units | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\text {OPER }}$ | Operating Temperature | Commercial | 0 to 95 | ${ }^{\circ} \mathrm{C}$ | 1,2 |
|  |  | Industrial | -40 to 95 |  |  |

## Note:

1. Operating Temperature is the case surface temperature on the center/top side of the DRAM. For the measurement conditions, please refer to JESD51-2 standard.
2. At $85 \sim 95^{\circ} \mathrm{T}_{\text {OPER }}$, Double refresh rate(tREFI: 3.9 us ) is required, and to enter the self refresh mode at this temperature range it must be required an EMRS command to change itself refresh rate.

## 3. AC \& DC Operating Conditions

### 3.1 DC Operating Conditions

### 3.1.1 Recommended DC Operating Conditions (SSTL_ 1.8)

| Symbol | Parameter |  | Rating |  |  | Units |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. |  |  |
| VDD | Supply Voltage | 1.7 | 1.8 | 1.9 | 1 |  |
| VDDL | Supply Voltage for DLL | 1.7 | 1.8 | 1.9 | V | 1,2 |
| VDDQ | Supply Voltage for Output | 1.7 | 1.8 | 1.9 | V | 1,2 |
| VREF | Input Reference Voltage | $0.49 *$ VDDQ | $0.50 *$ VDDQ | $0.51^{*}$ VDDQ | mV | 3,4 |
| VTT | Termination Voltage | VREF- 0.04 | VREF | VREF+0.04 | V | 5 |

## Note:

1. Min. Typ. and Max. values increase by 100 mV for C3(DDR2-533 3-3-3) speed option.
2. VDDQ tracks with VDD,VDDL tracks with VDD. AC parameters are measured with VDD,VDDQ and VDD.
3. The value of VREF may be selected by the user to provide optimum noise margin in the system. Typically the value of VREF is expected to be about $0.5 \times$ VDDQ of the transmitting device and VREF is expected to track variations in VDDQ
4. Peak to peak ac noise on VREF may not exceed $+/-2 \%$ VREF (dc).
5. VTT of transmitting device must track VREF of receiving device.

### 3.1.2 ODT DC electrical characteristics

| PARAMETER/ CONDITI ON | SYMBOL | MI N | NOM | MAX | UNITS | NOTES |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Rtt effective impedance value for $\mathrm{EMR}(\mathrm{A} 6, \mathrm{~A} 2)=0,1 ; 75 \mathrm{ohm}$ | $R t t 1$ (eff) | 60 | 75 | 90 | ohm | 1 |
| Rtt effective impedance value for $\mathrm{EMR}(\mathrm{A} 6, \mathrm{~A} 2)=1,0 ; 150 \mathrm{ohm}$ | $R t t 2$ (eff) | 120 | 150 | 180 | ohm | 1 |
| Rtt effective impedance value for EMR(A6,A2) $=1,1 ; 50$ ohm | $R t t 3(\mathrm{eff})$ | 40 | 50 | 60 | ohm | 1 |
| Deviation of VM with respect to VDDQ/2 | delta VM | -6 |  | +6 | $\%$ | 1 |

## Note:

1. Test condition for Rtt measurements

Measurement Definition for Rtt(eff): Apply $\mathrm{V}_{\mathrm{IH}}(\mathrm{ac})$ and $\mathrm{V}_{\mathrm{IL}}(\mathrm{ac})$ to test pin separately, then measure current $\mathrm{I}\left(\mathrm{V}_{\mathrm{IH}}(\mathrm{ac})\right)$ and $\mathrm{I}\left(\mathrm{V}_{\mathrm{IL}}(\mathrm{ac})\right.$ ) respectively. $\mathrm{V}_{\mathrm{IH}}(\mathrm{ac}), \mathrm{V}_{\mathrm{IL}}(\mathrm{ac})$, and VDDQ values defined in SSTL_18

$$
\operatorname{Rtt}(\mathrm{eff})=\frac{\mathrm{V}_{\mathrm{IH}}(\mathrm{ac})-\mathrm{V}_{\mathrm{IL}}(\mathrm{ac})}{\mathrm{I}\left(\mathrm{~V}_{\mathrm{IH}}(\mathrm{ac})\right)-\mathrm{I}\left(\mathrm{~V}_{\mathrm{IL}}(\mathrm{ac})\right)}
$$

Measurement Definition for VM: Measurement Voltage at test pin (mid point) with no load.

$$
\text { delta } V M=\left(\frac{2 \times V m}{V D D Q}-1\right) \times 100 \%
$$

### 3.2 DC \& AC Logic Input Levels

### 3.2.1 I nput DC Logic Level

| Symbol | Parameter | Min. | Max. | Units | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}(\mathrm{dc})$ | dc input logic HIGH | VREF +0.125 | VDDQ +0.3 | V |  |
| $\mathrm{~V}_{\mathrm{IL}}(\mathrm{dc})$ | dc input logic LOW | -0.3 | VREF -0.125 | V |  |

### 3.2.2 Input AC Logic Level

| Symbol | Parameter | DDR2 400,533 |  | DDR2 667,800 |  | Units | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. |  |  |
| $\mathrm{V}_{\text {IH }}(\mathrm{ac})$ | ac input logic HIGH | VREF + 0.250 | VDDQ+Vpeak | VREF +0.200 | VDDQ+Vpeak | V |  |
| $\mathrm{V}_{\text {IL }}(\mathrm{ac})$ | ac input logic LOW | VSSQ-Vpeak | VREF -0.250 | VSSQ-Vpeak | VREF -0.200 | V |  |


| Symbol | Parameter | DDR2 1066 |  | Units | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. |  |  |
| $\mathrm{V}_{\text {IH }}(\mathrm{ac})$ | ac input logic HIGH | VREF +0.200 | VDDQ+Vpeak | V |  |
| $\mathrm{V}_{\text {IL }}(\mathrm{ac})$ | ac input logic LOW | VSSQ-Vpeak | VREF -0.200 | V |  |

### 3.2.3 AC I nput Test Conditions

| Symbol | Condition | Value | Units | Notes |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {REF }}$ | Input reference voltage | $0.5^{*} \mathrm{~V}_{\mathrm{DDQ}}$ | V | 1 |
| $\mathrm{~V}_{\text {SWING(MAX) }}$ | Input signal maximum peak to peak swing | 1.0 | V | 1 |
| SLEW | Input signal minimum slew rate | 1.0 | $\mathrm{~V} / \mathrm{ns}$ | 2,3 |

## Note:

1. Input waveform timing is referenced to the input signal crossing through the $\mathrm{V}_{\text {REF }}$ level applied to the device under test.


$$
\text { Falling Slew }=\frac{\mathrm{V}_{\text {REF }}-\mathrm{V}_{\mathrm{IL}(\mathrm{ac})} \max }{\text { delta } T F} \quad \text { Rising Slew }=\frac{\mathrm{V}_{\mathrm{IH}(\mathrm{ac)}} \min -\mathrm{V}_{\text {REF }}}{\text { delta } T R}
$$

2. The input signal minimum slew rate is to be maintained over the range from $\mathrm{V}_{\mathrm{REF}}$ to $\mathrm{V}_{\mathrm{IH}(\mathrm{ac})}$ min for rising edges and the range from $\mathrm{V}_{\text {REF }}$ to $\mathrm{V}_{\text {IL(ac) }}$ max for falling edges as shown in the figure below.
3. AC timings are referenced with input waveforms switching from $\mathrm{VIL}(\mathrm{ac})$ to $\mathrm{VIH}(\mathrm{ac})$ on the positive transitions and $\mathrm{VIH}(\mathrm{ac})$ to $\mathrm{VIL}(\mathrm{ac})$ on the negative transitions.

### 3.2.4 Differential Input AC logic Level

| Symbol | Parameter | Min. | Max. | Units | Notes |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{ID}}(\mathrm{ac})$ | ac differential input voltage | 0.5 | $\mathrm{VDDQ}+0.6$ | V | 1 |
| $\mathrm{~V}_{\mathrm{IX}}(\mathrm{ac})$ | ac differential cross point voltage | $0.5 * \mathrm{VDDQ}-0.175$ | $0.5 * \mathrm{VDDQ}+0.175$ | V | 2 |

## Note:

1. VIN(DC) specifies the allowable DC execution of each input of differential pair such as $C K, \overline{C K}, D Q S, \overline{D Q S}, \operatorname{LDQS}$, $\overline{\text { LDQS }}$ UDQS and UDQS.
2. VID(DC) specifies the input differential voltage |VTR -VCP | required for switching, where VTR is the true input (such as CK, DQS, LDQS or UDQS) level and VCP is the complementary input (such as $\overline{\mathrm{CK}}, \overline{\mathrm{DQS}}, \overline{\mathrm{LDQS}}$ or $\overline{\mathrm{UDQS}}$ ) level.
The minimum value is equal to $\mathrm{VIH}(\mathrm{DC})-\mathrm{VIL}(\mathrm{DC})$.

< Differential signal levels >

## Note:

1. VID(AC) specifies the input differential voltage |VTR -VCP | required for switching, where VTR is the true input signal
(such as CK, DQS, LDQS or UDQS) and VCP is the complementary input signal (such as $\overline{\mathrm{CK}}, \overline{\mathrm{DQS}}, \overline{\mathrm{LDQS}}$ or $\overline{\mathrm{UDQS}}$ ).
The minimum value is equal to $\mathrm{VIH}(\mathrm{AC})-\mathrm{VIL}(\mathrm{AC})$.
2. The typical value of $\mathrm{VIX}(\mathrm{AC})$ is expected to be about 0.5 * VDDQ of the transmitting device and $\mathrm{VIX}(\mathrm{AC})$ is expected to track variations in VDDQ. VIX $(\mathrm{AC})$ indicates the voltage at which differential input signals must cross.

### 3.2.5 Differential AC output parameters

| Symbol | Parameter | Min. | Max. | Units | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OX}}(\mathrm{ac})$ | ac differential cross point voltage | $0.5 *$ VDDQ -0.125 | $0.5 *$ VDDQ +0.125 | V | 1 |

## Note:

1. The typical value of $\operatorname{VOX}(\mathrm{AC})$ is expected to be about $0.5 * V$ DDQ of the transmitting device and $\operatorname{VOX}(\mathrm{AC})$ is expected to track variations in VDDQ. VOX(AC) indicates the voltage at which differential output signals must cross.

### 3.3 Output Buffer Characteristics

### 3.3.1 Output AC Test Conditions

| Symbol | Parameter | SSTL_18 Class II | Units | Notes |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {OTR }}$ | Output Timing Measurement Reference Level | $0.5 * \mathrm{~V}_{\text {DDQ }}$ | V | 1 |

## Note:

1. The VDDQ of the device under test is referenced.

### 3.3.2 Output DC Current Drive

| Symbol | Parameter | SSTI_18 | Units | Notes |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{OH}(\mathrm{dc})}$ | Output Minimum Source DC Current | -13.4 | mA | $1,3,4$ |
| $\mathrm{I}_{\mathrm{OL}(\mathrm{dc})}$ | Output Minimum Sink DC Current | 13.4 | mA | $2,3,4$ |

## Note:

1. $\mathrm{V}_{\text {DDQ }}=1.7 \mathrm{~V} ; \mathrm{V}_{\text {OUT }}=1420 \mathrm{mV}$. $\left(\mathrm{V}_{\text {OUT }}-\mathrm{V}_{\mathrm{DDQ}}\right) / \mathrm{I}_{\mathrm{OH}}$ must be less than 21 ohm for values of $\mathrm{V}_{\text {OUT }}$ between $\mathrm{V}_{\mathrm{DDQ}}$ and $\mathrm{V}_{\text {DDO }}-280 \mathrm{mV}$.
2. $\mathrm{V}_{\mathrm{DDQ}}=1.7 \mathrm{~V} ; \mathrm{V}_{\text {OUT }}=280 \mathrm{mV} . \mathrm{V}_{\text {OUT }} / \mathrm{I}_{\mathrm{OL}}$ must be less than 21 ohm for values of $\mathrm{V}_{\text {OUT }}$ between 0 V and 280 mV .
3. The dc value of $V_{\text {REF }}$ applied to the receiving device is set to $V_{T T}$
4. The values of $\mathrm{I}_{\mathrm{OH}(\mathrm{dc})}$ and $\mathrm{I}_{\mathrm{OL}(\mathrm{dc})}$ are based on the conditions given in Notes 1 and 2. They are used to test device drive current capability to ensure $V_{I H}$ min plus a noise margin and $V_{I L}$ max minus a noise margin are delivered to an SSTL_18 receiver. The actual current values are derived by shifting the desired driver operating point (see Section 3.3) along a 21 ohm load line to define a convenient driver current for measurement.

### 3.3.3 OCD default characteristics

| Description | Parameter | Min | Nom | Max | Unit | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Output impedance |  | - | - | - | ohms | 1 |
| Output impedance step size for OCD calibration |  | 0 |  | 1.5 | ohms | 6 |
| Pull-up and pull-down mismatch |  | 0 |  | 4 | ohms | $1,2,3$ |
| Output slew rate | Sout | 1.5 | - | 5 | V/ns | $1,4,5,6,7,8$ |

## Note:

1. Absolute Specifications ( Toper; $\mathrm{VDD}=+1.8 \mathrm{~V} \pm 0.1 \mathrm{~V}, \mathrm{VDDQ}=+1.8 \mathrm{~V} \pm 0.1 \mathrm{~V}$ )
2. Impedance measurement condition for output source dc current: VDDQ=1.7V; VOUT=1420mV; (VOUTVDDQ)/Ioh must be less than 23.4 ohms for values of VOUT between VDDQ and VDDQ-280mV. Impedance measurement condition for output sink dc current: VDDQ $=1.7 \mathrm{~V}$; VOUT $=280 \mathrm{mV}$; VOUT/Iol must be less than 23.4 ohms for values of VOUT between 0 V and 280 mV .
3. Mismatch is absolute value between pull-up and pull-dn, both are measured at same temperature and voltage.
4. Slew rate measured from vil(ac) to vih(ac).
5. The absolute value of the slew rate as measured from DC to DC is equal to or greater than the slew rate as measured from AC to AC. This is guaranteed by design and characterization.
6. This represents the step size when the OCD is near 18 ohms at nominal conditions across all process corners/variations and represents only the DRAM uncertainty. A 0 ohm value(no calibration) can only be achieved if the OCD impedance is 18 ohms $+/-0.75$ ohms under nominal conditions.

## Output Slew rate load:


7. DRAM output slew rate specification applies to 400,533 and 667 MT/s speed bins.
8. Timing skew due to DRAM output slew rate mis-match between DQS / $\overline{D Q S}$ and associated DQs is included in tDQSQ and tQHS specification.

Release
H5PS1G83EFR Series

### 3.4 I DD Specifications \& Test Conditions

## I DD Specifications(max) - I

| Symbol |  | DDR2 400 | DDR2 533 | DDR2 667 | DDR2 800 | DDR2 1066 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | x8 | x8 | x8 | x8 | x8 |  |
| I DDO |  | 60 | 65 | 70 | 75 | 90 | mA |
| I DD1 |  | 70 | 75 | 80 | 85 | 105 | mA |
| IDD2P |  | 10 | 10 | 10 | 10 | 10 | mA |
| IDD2Q |  | 22 | 27 | 30 | 32 | 35 | mA |
| IDD2N |  | 30 | 35 | 40 | 45 | 50 | mA |
| I DD3P | F | 25 | 25 | 25 | 25 | 25 | mA |
|  | S | 12 | 12 | 12 | 12 | 12 | mA |
| IDD3N |  | 40 | 45 | 50 | 55 | 65 | mA |
| I DD4W |  | 100 | 120 | 145 | 170 | 220 | mA |
| IDD4R |  | 100 | 120 | 140 | 160 | 190 | mA |
| I DD5 |  | 160 | 160 | 165 | 170 | 180 | mA |
| I DD6 | Normal | 10 | 10 | 10 | 10 | 10 | mA |
|  | Low power | 5 | 5 | 5 | 5 | 5 | mA |
| I DD7 |  | 190 | 190 | 195 | 230 | 240 | mA |

Note : Product list

| Part No. | Configuration | Power Consumption | Operation Temp | Package |
| :---: | :---: | :---: | :---: | :---: |
| H5PS1G83EFR-xx*C | 128 Mx 8 | Normal Consumption | Commercial | 60 Ball fBGA |
| H5PS1G83EFR-xx*I |  | Normal Consumption | Industrial |  |
| H5PS1G83EFR-xx*L |  | Low Power Consumption (IDD6 Only) | Commercial |  |
| H5PS1G83EFR-xx*J |  | Low Power Consumption (IDD6 Only) | Industrial |  |

## IDD Test Conditions

(IDD values are for full operating range of Voltage and Temperature, Notes 1-5)

| Symbol | Conditions | Units |
| :---: | :---: | :---: |
| IDDO | Operating one bank active-precharge current; $\mathrm{t}_{\mathrm{CK}}=\mathrm{t} C \mathrm{~K}(\mathrm{IDD}), \mathrm{t}_{\mathrm{RC}}=\mathrm{t}_{\mathrm{RC}}(\mathrm{IDD}), \mathrm{t}_{\mathrm{RAS}}=\mathrm{t}_{\mathrm{RAS}}$ min(IDD); CKE is HIGH, $\overline{C S}$ is HIGH between valid commands;Address bus inputs are SWITCHING;Data bus inputs are SWITCHING | mA |
| IDD1 | Operating one bank active-read-precharge current; $I O U T=0 \mathrm{~mA} ; \mathrm{BL}=4, \mathrm{CL}=\mathrm{CL}(\mathrm{IDD})$, AL <br>  is HIGH between valid commands; Address bus inputs are SWITCHING; Data pattern is same as IDD4W | mA |
| IDD2P | Precharge power-down current; All banks idle; tCK = tCK(IDD); CKE is LOW; Other control and address bus inputs are STABLE; Data bus inputs are FLOATING | mA |
| IDD2Q | Precharge quiet standby current; All banks idle; $\mathrm{tCK}=\mathrm{ICK}(I \mathrm{DD})$; CKE is HIGH, $\overline{\mathrm{CS}}$ is HIGH; Other control and address bus inputs are STABLE; Data bus inputs are FLOATING | mA |
| IDD2N | Precharge standby current; All banks idle; $\mathrm{t} \mathrm{CK}=\mathrm{t} \mathrm{CK}(I \mathrm{DD})$; CKE is HIGH, $\overline{\mathrm{CS}}$ is HIGH; Other control and address bus inputs are SWITCHING; Data bus inputs are SWITCHING | mA |
| IDD3P | Active power-down current; All banks open; ICK = $\mathrm{ICK}(I \mathrm{DD})$; CKE is LOW; Other control and address bus inputs are STABLE; Data bus inputs are FLOATING | mA |
|  |  | mA |
| IDD3N | Active standby current; All banks open; ${ }^{\text {t }} \mathrm{CK}=\mathrm{t}^{\mathrm{C}} \mathrm{C}$ (IDD), $\mathrm{t}_{\text {RAS }}=\mathrm{t}_{\text {RASmax (IDD), }}$ tRP $=\operatorname{tRP}(I D D)$; CKE is HIGH, $\overline{C S}$ is HIGH between valid commands; Other control and address bus inputs are SWITCHING; Data bus inputs are SWITCHING | mA |
| IDD4W | Operating burst write current; All banks open, Continuous burst writes; $\mathrm{BL}=4, \mathrm{CL}=\mathrm{CL}$ (IDD), $\mathrm{AL}=0$; $\mathrm{t} C \mathrm{~K}=\mathrm{tCK}(I D D), \operatorname{tRAS}=\operatorname{tRASmax}(I D D), \operatorname{tRP}=\operatorname{tRP}(I D D)$; CKE is $\mathrm{HIGH}, \overline{\mathrm{C}}$ is HIGH between valid commands; Address bus inputs are SWITCHING; Data bus inputs are SWITCHING | mA |
| IDD4R | Operating burst read current; All banks open, Continuous burst reads, IOUT $=0 \mathrm{~mA} ; \mathrm{BL}=4, \mathrm{CL}$ $=C L(I D D), A L=0 ; \mathrm{t}^{2} K=\mathrm{t}_{\mathrm{C}}($ IDD $), \mathrm{t}_{\mathrm{RAS}}=\mathrm{t}_{\mathrm{RAS}} \max (I D D), \mathrm{t}_{\mathrm{RP}}=\mathrm{t}_{\mathrm{RP}}$ (IDD); CKE is HIGH, $\overline{C S}$ is HIGH between valid commands; Address bus inputs are SWITCHING; Data pattern is same as IDD4W | mA |
| IDD5B | Burst refresh current; ${ }^{\mathrm{t} C K}=\mathrm{t}^{\mathrm{t}} \mathrm{CK}(I D \mathrm{D})$; Refresh command at every $\operatorname{tRFC}(I D D)$ interval; CKE is HIGH, $\overline{\mathrm{CS}}$ is HIGH between valid commands; Other control and address bus inputs are SWITCHING; Data bus inputs are SWITCHING | mA |
| IDD6 | Self refresh current; CK and $\overline{\mathrm{CK}}$ at 0 V ; $\mathrm{CKE} \leq 0.2 \mathrm{~V}$; Other control and address bus inputs are FLOATING; Data bus inputs are FLOATING | mA |
| IDD7 | Operating bank interleave read current; All bank interleaving reads, IOUT = OmA; BL = 4, CL <br>  $t_{R C D}=1 * \mathrm{t}$ CK(IDD); CKE is HIGH, $\overline{C S}$ is HIGH between valid commands; Address bus inputs are STABLE during DESELECTs; Data pattern is same as IDD4R; - Refer to the following page for detailed timing conditions | mA |

## Note:

1. $\mathrm{VDDQ}=1.8+/-0.1 \mathrm{~V} ; \mathrm{VDD}=1.8+/-0.1 \mathrm{~V}$ (exclusively $\mathrm{VDDQ}=1.9+/-0.1 \mathrm{~V} ; \mathrm{VDD}=1.9+/-0.1 \mathrm{~V}$ for C 3 speed grade)
2. IDD specifications are tested after the device is properly initialized
3. Input slew rate is specified by AC Parametric Test Condition
4. IDD parameters are specified with ODT disabled.
5. Data bus consists of DQ, DM, DQS $\overline{\mathrm{DQS}}, \mathrm{RDQS}, \overline{\mathrm{RDQS}}, \operatorname{LDQS}, \overline{\mathrm{LDQS}}, \mathrm{UDQS}$, and $\overline{\mathrm{UDQS}}$. IDD values must be met with all combinations of EMR bits 10 and 11 .
6. For DDR2-667/800 testing, tCK in the COnditions should be interpreted as tCK (avg).
7. Definitions for IDD

LOW is defined as Vin $\leq$ VILAC (max)
HIGH is defined as Vin $\geq$ VIHAC (min)
STABLE is defined as inputs stable at a HIGH or LOW level
FLOATING is defined as inputs at VREF = VDDQ/2
SWITCHING is defined as: inputs changing between HIGH and LOW every other clock cycle (once per two clocks) for address and control signals, and inputs changing between HIGH and LOW every other data transfer (once per clock) for DQ signals not including masks or strobes.

## IDD Testing Parameters

For purposes of IDD testing, the following parameters are to be utilized.

|  | DDR2-800 |  | DDR2- | DDR2- | DDR2- |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | 5-5-5 | 6-6-6 | 5-5-5 | 4-4-4 | 3-3-3 | Units |
| CL(IDD) | 5 | 6 | 5 | 4 | 3 | tCK |
| tRCD (IDD) | 12.5 | 15 | 15 | 15 | 15 | ns |
| $t_{\text {RC( }}($ IDD $)$ | 57.5 | 60 | 60 | 60 | 55 | ns |
| trRD(IDD)-x4/x8 | 7.5 | 7.5 | 7.5 | 7.5 | 7.5 | ns |
| $t_{\text {RRD }}($ IDD $)-x 16$ | 10 | 10 | 10 | 10 | 10 | ns |
| tCK(IDD) | 2.5 | 2.5 | 3 | 3.75 | 5 | ns |
| $\mathrm{t}_{\text {RASmin(IDD }}$ | 45 | 45 | 45 | 45 | 40 | ns |
| tRASmax(IDD) | 70000 | 70000 | 70000 | 70000 | 70000 | ns |
| tRP(IDD) | 12.5 | 15 | 15 | 15 | 15 | ns |
| tRFC(IDD)-256Mb | 75 | 75 | 75 | 75 | 75 | ns |
| tRFC(IDD)-512Mb | 105 | 105 | 105 | 105 | 105 | ns |
| $t_{\text {RFC }}$ (IDD)-1Gb | 127.5 | 127.5 | 127.5 | 127.5 | 127.5 | ns |
| tRFC(IDD)-2Gb | 197.5 | 197.5 | 197.5 | 197.5 | 197.5 | ns |

Detailed IDD7
The detailed timings are shown below for IDD7. Changes will be required if timing parameter changes are made to the specification.
Legend: A = Active; RA = Read with Autoprecharge; D = Deselect

## I DD7: Operating Current: All Bank I nterleave Read operation

All banks are being interleaved at minimum $t_{R C}(I D D)$ without violating $t_{R R D}(I D D)$ and tFAW (IDD) using a burst length of 4 . Control and address bus inputs are STABLE during DESELECTs. IOUT $=0 \mathrm{~mA}$

Timing Patterns for 4 bank devices $\times 4 / \times 8 / \times 16$
-DDR2-400 4/4/4: A0 RA0 A1 RA1 A2 RA2 A3 RA3 D D D D D
-DDR2-400 3/3/3: A0 RA0 A1 RA1 A2 RA2 A3 RA3 D D D D
-DDR2-533 4/4/4: A0 RA0 D A1 RA1 D A2 RA2 D A3 RA3 D D D D D
-DDR2-533 4/4/4: A0 RA0 D A1 RA1 D A2 RA2 D A3 RA3 D D D D D
-DDR2-667 5/5/5: A0 RA0 D D A1 RA1 D D A2 RA2 D D A3 RA3 D D D D D D
-DDR2-667 4/4/4: A0 RA0 D D A1 RA1 D D A2 RA2 D D A3 RA3 D D D D D
-DDR2-800 6/6/6: A0 RA0 D D A1 RA1 D D A2 RA2 D D A3 RA3 D D D D D D D D D D
-DDR2-800 5/5/5: A0 RA0 D D A1 RA1 D D A2 RA2 D D A3 RA3 D D D D D D D D D
-DDR2-800 4/4/4: A0 RA0 D D A1 RA1 D D A2 RA2 D D A3 RA3 D D D D D D D D

## Timing Patterns for 8 bank devices $\times 4$ / 8

-DDR2-400 all bins: A0 RA0 A1 RA1 A2 RA2 A3 RA3 A4 RA4 A5 RA5 A6 RA6 A7 RA7
-DDR2-533 all bins: A0 RA0 A1 RA1 A2 RA2 A3 RA3 D D A4 RA4 A5 RA5 A6 RA6 A7 RA7 D D
-DDR2-667 all bins: A0 RA0 D A1 RA1 D A2 RA2 D A3 RA3 D D A4 RA4 D A5 RA5 D A6 RA6 D A7 RA7 D D
-DDR2-800 all bins: A0 RA0 D A1 RA1 D A2 RA2 D A3 RA3 D D D A4 RA4 D A5 RA5 D A6 RA6 D A7 RA7 D D D

Timing Patterns for 8 bank devices $\times 16$
-DDR2-400 all bins: A0 RA0 A1 RA1 A2 RA2 A3 RA3 D D A4 RA4 A5 RA5 A6 RA6 A7 RA7 D D
-DDR2-533 all bins: A0 RA0 D A1 RA1 D A2 RA2 D A3 RA3 D D D A4 RA4 D A5 D A6 RA6 D A7 RA7 D D D
-DDR2-667 all bins: A0 RA0 D D A1 RA1 D D A2 RA2 D D A3 RA3 D D D A4 RA4 D D A5 RA5 D D A6 RA6 D D A7 RA7 D D D
-DDR2-800 all bins: A0 RA0 D D A1 RA1 D D A2 RA2 D D A3 RA3 D D D D A4 RA4 D D A5 RA5 D D A6 RA6 D D A7 RA7 D D D D

### 3.5. I nput/ Output Capacitance

| Parameter | Symbol | DDR2 400 <br> DDR2 533 |  | DDR2 667 |  | DDR2 800 |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Max | Min | Max |  |
| Input capacitance, CK and $\overline{\mathrm{CK}}$ | CCK | 1.0 | 2.0 | 1.0 | 2.0 | 1.0 | 2.0 | pF |
| Input capacitance delta, CK and $\overline{\mathrm{CK}}$ | CDCK | x | 0.25 | x | 0.25 | x | 0.25 | pF |
| Input capacitance, all other input-only pins | Cl | 1.0 | 2.0 | 1.0 | 2.0 | 1.0 | 1.75 | pF |
| Input capacitance delta, all other input-only pins | CDI | x | 0.25 | x | 0.25 | x | 0.25 | pF |
| Input/output capacitance, DQ, DM, DQS, $\overline{\text { DQS }}$ | ClO | 2.5 | 4.0 | 2.5 | 3.5 | 2.5 | 3.5 | pF |
| Input/output capacitance delta, DQ, DM, DQS, $\overline{\text { DQS }}$ | CDIO | x | 0.5 | x | 0.5 | x | 0.5 | pF |

## 4. Electrical Characteristics \& AC Timing Specification

$\left(T_{\text {OPER }} ; \mathrm{V}_{\mathrm{DDQ}}=1.8+/-0.1 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD}}=1.8+/-0.1 \mathrm{~V}\right)$

## Refresh Parameters by Device Density

| Parameter |  | Symbol | 256Mb | 512Mb | 1Gb | 2Gb | 4Gb | Units | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Refresh to Active/Refresh command time |  | tRFC | 75 | 105 | 127.5 | 195 | 327.5 | ns | 1 |
| Average periodic refresh interval | tREFI | $0{ }^{\circ} \mathrm{C} \leq \mathrm{T}_{\text {CASE }} \leq 85^{\circ} \mathrm{C}$ | 7.8 | 7.8 | 7.8 | 7.8 | 7.8 | us | 1 |
|  |  | $\begin{aligned} & 85^{\circ} \mathrm{C}<\mathrm{T}_{\text {CASE }} \leq 95 \\ & { }^{\circ} \mathrm{C} \end{aligned}$ | 3.9 | 3.9 | 3.9 | 3.9 | 3.9 | us | 1,2 |

## Note:

1: If refresh timing is violated, data corruption may occur and the data must be re-written with valid data before a valid READ can be executed.
2. This is an optional feature. For detailed information, please refer to "operating temperature condition" in this data sheet.

DDR2 SDRAM speed bins and tRCD, tRP and tRC for corresponding bin

| Speed | DDR2-800 |  | DDR2-667 |  | DDR2-533 | DDR2-400 | Units | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | $\min$ | $\min$ | $\min$ | $\min$ | $\min$ | $\min$ |  |  |
| Bin(CL-tRCD-tRP) | $5-5-5$ | $6-6-6$ | $4-4-4$ | $5-5-5$ | $4-4-4$ | $3-3-3$ |  |  |
| CAS Latency | 5 | 6 | 4 | 5 | 4 | 3 | tCK |  |
| tRCD | 12.5 | 15 | 12 | 15 | 15 | 15 | ns | 2 |
| tRP*1 | 12.5 | 15 | 12 | 15 | 15 | 15 | ns | 2 |
| tRAS | 45 | 45 | 45 | 45 | 45 | 40 | ns | 2,3 |
| tRC | 57.5 | 60 | 57 | 60 | 60 | 55 | ns | 2 |

## Note:

1. 8 bank device Precharge All Allowance: tRP for a Precharge All command for an 8 Bank device will equal to tRP $+1 * t C K$, where tRP are the values for a single bank Precharge, which are shown in the table above.
2. Refer to Specific Notes 32.
3. Refer to Specific Notes 3.

Release
H5PS1G83EFR Series
Timing Parameters by Speed Grade (DDR2-400 and DDR2-533)

| Parameter | Symbol | DDR2-400 |  | DDR2-533 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | min | max | min | max |  |  |
| DQ output access time from CK/ $\overline{\mathrm{CK}}$ | tAC | -600 | +600 | -500 | +500 | ps |  |
| DQS output access time from CK/ $\overline{C K}$ | tDQSCK | -500 | +500 | -450 | +450 | ps |  |
| CK HIGH pulse width | tCH | 0.45 | 0.55 | 0.45 | 0.55 | tCK |  |
| CK LOW pulse width | tCL | 0.45 | 0.55 | 0.45 | 0.55 | tCK |  |
| CK half period | tHP | $\min (t C L$, <br> tCH) | - | $\min (t C L$, tCH ) | - | ps | 11,12 |
| Clock cycle time, $\mathrm{CL}=\mathrm{x}$ | tCK | 5000 | 8000 | 3750 | 8000 | ps | 15 |
| DQ and DM input setup time(differential strobe) | tDS(base) | 150 | - | 100 | - | ps | $\begin{gathered} \text { 6,7,8,20 } \\ , 28 \end{gathered}$ |
| DQ and DM input hold time(differential strobe) | tDH(base) | 275 | - | 225 | - | ps | $\begin{gathered} \text { 6,7,8,21 } \\ , 28 \end{gathered}$ |
| DQ and DM input setup time(single ended strobe) | tDS(base) | 25 | - | -25 | - | ps | 6,7,8,25 |
| DQ and DM input hold time(single ended strobe) | tDH(base) | 25 | - | -25 | - | ps | 6,7,8,26 |
| Control \& Address input pulse width for each input | tIPW | 0.6 | - | 0.6 | - | tCK |  |
| DQ and DM input pulse width for each input | tDIPW | 0.35 | - | 0.35 | - | tCK |  |
| Data-out high-impedance time from $\mathrm{CK} / \overline{\mathrm{CK}}$ | tHZ | - | tAC max | - | tAC max | ps | 18 |
| DQS low-impedance time from CK/ $\overline{C K}$ | tLZ (DQS) | tAC min | tAC max | tAC min | tAC max | ps | 18 |
| DQ low-impedance time from CK/ $\overline{C K}$ | $\begin{aligned} & \text { tLZ } \\ & \text { (DQ) } \end{aligned}$ | 2*AC min | tAC max | 2*tAC min | tAC max | ps | 18 |
| DQS-DQ skew for DQS and associated DQ signals | tDQSQ | - | 350 | - | 300 | ps | 13 |
| DQ hold skew factor | tQHS | - | 450 | - | 400 | ps | 12 |
| DQ/DQS output hold time from DQS | tQH | tHP - tQHS | - | thP - tQ ${ }^{\text {a }}$ | - | ps |  |
| Write command to first DQS latching transition | tDQSS | WL - 0.25 | WL + 0.25 | WL - 0.25 | WL + 0.25 | tCK |  |
| DQS input HIGH pulse width | tDQSH | 0.35 | - | 0.35 | - | tCK |  |
| DQS input LOW pulse width | tDQSL | 0.35 | - | 0.35 | - | tCK |  |
| DQS falling edge to CK setup time | tDSS | 0.2 | - | 0.2 | - | tCK |  |
| DQS falling edge hold time from CK | tDSH | 0.2 | - | 0.2 | - | tCK |  |
| Mode register set command cycle time | tMRD | 2 | - | 2 | - | tCK |  |
| Write preamble | tWPRE | 0.35 | - | 0.35 | - | tCK |  |
| Write postamble | tWPST | 0.4 | 0.6 | 0.4 | 0.6 | tCK | 10 |
| Address and control input setup time | tIS | 350 | - | 250 | - | ps | 5,7,9,23 |
| Address and control input hold time | tIH | 475 | - | 375 | - | ps | 5,7,9,23 |
| Read preamble | tRPRE | 0.9 | 1.1 | 0.9 | 1.1 | tCK | 19 |
| Read postamble | tRPST | 0.4 | 0.6 | 0.4 | 0.6 | tCK | 19 |
| Active to active command period for 1 KB page size products ( $\mathrm{x} 4, \mathrm{x} 8$ ) | tRRD | 7.5 | - | 7.5 | - | ns | 4 |
| Active to active command period for 2KB page size products (x16) | tRRD | 10 | - | 10 | - | ns | 4 |

-Continued-

| Parameter | Symbol | DDR2-400 |  | DDR2-533 |  | Units | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | min | max | min | max |  |  |
| Four Active Window for 1KB page size products | tFAW | 37.5 | - | 37.5 | - | ns |  |
| Four Active Window for 2KB page size products | tFAW | 50 | - | 50 | - | ns |  |
| $\overline{\mathrm{CAS}}$ to $\overline{\mathrm{CAS}}$ command delay | tCCD | 2 |  | 2 |  | tCK |  |
| Write recovery time | tWR | 15 | - | 15 | - | ns |  |
| Auto precharge write recovery + precharge time | tDAL | WR+tRP* | - | WR+tRP* | - | tCK | 14 |
| Internal write to read command delay | tWTR | 10 | - | 7.5 | - | ns | 24 |
| Internal read to precharge command delay | tRTP | 7.5 |  | 7.5 |  | ns | 3 |
| Exit self refresh to a non-read command | tXSNR | tRFC + 10 |  | tRFC + 10 |  | ns |  |
| Exit self refresh to a read command | tXSRD | 200 | - | 200 | - | tCK |  |
| Exit precharge power down to any nonread command | tXP | 2 | - | 2 | - | tCK |  |
| Exit active power down to read command | tXARD | 2 |  | 2 |  | tCK | 1 |
| Exit active power down to read command (Slow exit, Lower power) | tXARDS | 6 - AL |  | 6 - AL |  | tCK | 1, 2 |
| CKE minimum pulse width (HIGH and LOW pulse width) | tCKE | 3 |  | 3 |  | tCK | 27 |
| ODT turn-on delay | tAOND | 2 | 2 | 2 | 2 | tCK | 16 |
| ODT turn-on | tAON | tAC(min) | $\begin{gathered} \mathrm{tAC}(\max ) \\ +1 \end{gathered}$ | tAC(min) | $\underset{+1}{\mathrm{tAC}(\max )}$ | ns | 16 |
| ODT turn-on(Power-Down mode) | tAONPD | $\begin{gathered} \mathrm{tAC}(\min )+ \\ 2 \end{gathered}$ | $\begin{gathered} \text { 2tCK+tAC } \\ (\max ) \\ +1 \end{gathered}$ | $\begin{gathered} \mathrm{tAC}(\min )+ \\ 2 \end{gathered}$ | $\begin{gathered} 2 \mathrm{tCK}+\mathrm{tA} \\ \mathrm{C}(\max )+1 \end{gathered}$ | ns |  |
| ODT turn-off delay | tAOFD | 2.5 | 2.5 | 2.5 | 2.5 | tCK | 17,44 |
| ODT turn-off | tAOF | tAC(min) | $\begin{gathered} \mathrm{tAC}(\max ) \\ +0.6 \end{gathered}$ | tAC(min) | $\begin{gathered} \mathrm{tAC}(\max ) \\ +0.6 \end{gathered}$ | ns | 17,44 |
| ODT turn-off (Power-Down mode) | tAOFPD | $\begin{gathered} \mathrm{tAC}(\min )+ \\ 2 \end{gathered}$ | $\begin{aligned} & 2.5 \mathrm{tCK}+\mathrm{tA} \\ & \mathrm{C}(\max )+1 \end{aligned}$ | $\begin{gathered} \mathrm{tAC}(\min )+ \\ 2 \end{gathered}$ | $\begin{gathered} \text { 2.5tCK+t } \\ \text { AC(max) } \\ +1 \end{gathered}$ | ns |  |
| ODT to power down entry latency | tANPD | 3 |  | 3 |  | tCK |  |
| ODT power down exit latency | tAXPD | 8 |  | 8 |  | tCK |  |
| OCD drive mode output delay | tOIT | 0 | 12 | 0 | 12 | ns |  |
| Minimum time clocks remains ON after CKE asynchronously drops LOW | tDelay | $\begin{gathered} \text { tIS+tCK+tl } \\ \mathrm{H} \end{gathered}$ |  | $\begin{gathered} \mathrm{tIS}+\mathrm{tCK}+\mathrm{tl} \\ \mathrm{H} \end{gathered}$ |  | ns | 15 |

(DDR2-667 and DDR2-800)

| Parameter | Symbol | DDR2-667 |  | DDR2-800 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | min | max | min | max |  |  |
| DQ output access time from CK/ $\overline{C K}$ | tAC | -450 | +450 | -400 | +400 | ps | 40 |
| DQS output access time from CK/ $\overline{C K}$ | tDQSCK | -400 | +400 | -350 | +350 | ps | 40 |
| CK HIGH pulse width | tCH (avg) | 0.48 | 0.52 | 0.48 | 0.52 | tCK(avg) | 35,36 |
| CK LOW pulse width | tCL(avg) | 0.48 | 0.52 | 0.48 | 0.52 | tCK(avg) | 35,36 |
| CK half period | tHP | $\min (\mathrm{tCL}(\mathrm{abs})$, tCH(abs)) | - | $\min (\mathrm{tCL}(\mathrm{abs})$, tCH(abs)) | - | ps | 37 |
| Clock cycle time, $\mathrm{CL}=\mathrm{x}$ | tCK (avg) | 3000 | 8000 | 2500 | 8000 | ps | 35,36 |
| DQ and DM input setup time | tDS(base) | 100 | - | 50 | - | ps | 6,7,8,20,28,31 |
| DQ and DM input hold time | tDH(base) | 175 | - | 125 | - | ps | 6,7,8,21,28,31 |
| Control \& Address input pulse width for each input | tIPW | 0.6 | - | 0.6 | - | tCK(avg) |  |
| DQ and DM input pulse width for each input | tDI PW | 0.35 | - | 0.35 | - | tCK(avg) |  |
| Data-out high-impedance time from $\mathrm{CK} / \overline{\mathrm{CK}}$ | tHZ | - | tAC max | - | tAC max | ps | 18,40 |
| DQS low-impedance time from $\mathrm{CK} / \overline{\mathrm{CK}}$ | tLZ(DQS) | tAC min | tAC max | tAC min | tAC max | ps | 18,40 |
| DQ low-impedance time from CK/ $\overline{C K}$ | tLZ(DQ) | $2 *$ tAC min | tAC max | $2 *$ tAC min | tAC max | ps | 18,40 |
| DQS-DQ skew for DQS and associated DQ signals | tDQSQ | - | 240 | - | 200 | ps | 13 |
| DQ hold skew factor | tQHS | - | 340 | - | 300 | ps | 38 |
| DQ/DQS output hold time from DQS | tQH | tHP - tQ | - | thP - tQHS | - | ps | 39 |
| First DQS latching transition to associated clock edge | tDQSS | -0.25 | + 0.25 | - 0.25 | + 0.25 | tCK(avg) | 30 |
| DQS input HIGH pulse width | tDQSH | 0.35 | - | 0.35 | - | tCK(avg) |  |
| DQS input LOW pulse width | tDQSL | 0.35 | - | 0.35 | - | tCK(avg) |  |
| DQS falling edge to CK setup time | tDSS | 0.2 | - | 0.2 | - | tCK(avg) | 30 |
| DQS falling edge hold time from CK | tDSH | 0.2 | - | 0.2 | - | tCK(avg) | 30 |
| Mode register set command cycle time | tMRD | 2 | - | 2 | - | tCK(avg) |  |
| Write preamble | tWPRE | 0.35 | - | 0.35 | - | tCK(avg) |  |
| Write postamble | tWPST | 0.4 | 0.6 | 0.4 | 0.6 | tCK(avg) | 10 |
| Address and control input setup time | tIS(base) | 200 | - | 175 | - | ps | 5,7,9,22,29 |
| Address and control input hold time | tl H(base) | 275 | - | 250 | - | ps | 5,7,9,23,29 |
| Read preamble | tRPRE | 0.9 | 1.1 | 0.9 | 1.1 | tCK(avg) | 19,41 |
| Read postamble | tRPST | 0.4 | 0.6 | 0.4 | 0.6 | tCK(avg) | 19,42 |
| Activate to precharge command | tRAS | 45 | 70000 | 45 | 70000 | ns | 3 |
| Active to active command period for 1 KB page size products ( $\mathrm{x} 4, \mathrm{x} 8$ ) | tRRD | 7.5 | - | 7.5 | - | ns | 4,32 |
| Active to active command period for 2 KB page size products (x16) | tRRD | 10 | - | 10 | - | ns | 4,32 |
| Four Active Window for 1KB page size products | tFAW | 37.5 | - | 35 | - | ns | 32 |
| Four Active Window for 2KB page size products | tFAW | 50 | - | 45 | - | ns | 32 |
| $\overline{\mathrm{CAS}}$ to $\overline{\mathrm{CAS}}$ command delay | tCCD | 2 |  | 2 |  | nCK |  |
| Write recovery time | tWR | 15 | - | 15 | - | ns | 32 |
| Auto precharge write recovery + precharge time | tDAL | WR+tnRP | - | WR+tnRP | - | nCK | 33 |

-Continued-

| Parameter | Symbol | DDR2-667 |  | DDR2-800 |  | Unit | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | min | max | min | max |  |  |
| Internal write to read command delay | tWTR | 7.5 | - | 7.5 | - | ns | 24,32 |
| Internal read to precharge command delay | tRTP | 7.5 |  | 7.5 |  | ns | 3,32 |
| Exit self refresh to a non-read command | tXSNR | tRFC + 10 |  | tRFC +10 |  | ns | 32 |
| Exit self refresh to a read command | tXSRD | 200 | - | 200 | - | nCK |  |
| Exit precharge power down to any non-read command | tXP | 2 | - | 2 | - | nCK |  |
| Exit active power down to read command | tXARD | 2 |  | 2 |  | nCK | 1 |
| Exit active power down to read command (Slow exit, Lower power) | tXARDS | 7 - AL |  | 8 - AL |  | nCK | 1, 2 |
| CKE minimum pulse width (HIGH and LOW pulse width) | tCKE | 3 |  | 3 |  | nCK | 27 |
| ODT turn-on delay | tAOND | 2 | 2 | 2 | 2 | nCK | 16 |
| ODT turn-on | tAON | tAC(min) | $\begin{gathered} \mathrm{tAC}(\max ) \\ +0.7 \end{gathered}$ | tAC(min) | $\begin{gathered} \mathrm{tAC}(\max ) \\ +0.7 \end{gathered}$ | ns | 6,16,40 |
| ODT turn-on(Power-Down mode) | tAONPD | tAC( $\min$ ) +2 | $\begin{gathered} \text { 2tCK(avg)+ } \\ \text { tAC(max)+1 } \end{gathered}$ | $\begin{gathered} \mathrm{tAC}(\min ) \\ +2 \end{gathered}$ | $\begin{gathered} 2 \mathrm{tCK}(\mathrm{avg})+ \\ \mathrm{tAC}(\max )+1 \end{gathered}$ | ns |  |
| ODT turn-off delay | tAOFD | 2.5 | 2.5 | 2.5 | 2.5 | nCK | 17,45 |
| ODT turn-off | tAOF | tAC(min) | tAC(max) +0.6 | tAC(min) | $\begin{gathered} \mathrm{tAC}(\max ) \\ +0.6 \end{gathered}$ | ns | $\begin{array}{\|c\|} 17,43,4 \\ 5 \end{array}$ |
| ODT turn-off (Power-Down mode) | tAOFPD | $\begin{gathered} \mathrm{tAC}(\min ) \\ +2 \end{gathered}$ | $\begin{aligned} & 2.5 \mathrm{tCK}(\mathrm{avg})+ \\ & \mathrm{tAC}(\max )+1 \end{aligned}$ | $\begin{gathered} \mathrm{tAC}(\min ) \\ +2 \end{gathered}$ | $\begin{aligned} & 2.5 \mathrm{tCK}(\mathrm{avg})+ \\ & \mathrm{tAC}(\max )+1 \end{aligned}$ | ns |  |
| ODT to power down entry latency | tANPD | 3 |  | 3 |  | nCK |  |
| ODT power down exit latency | tAXPD | 8 |  | 8 |  | nCK |  |
| OCD drive mode output delay | tOIT | 0 | 12 | 0 | 12 | ns | 32 |
| Minimum time clocks remains ON after CKE asynchronously drops LOW | tDelay | $\begin{gathered} \text { tIS }+ \text { tCK (avg) } \\ + \text { tl } \mathrm{H} \end{gathered}$ |  | $\begin{gathered} \mathrm{tIS}+\mathrm{tCK} \\ (\mathrm{avg}) \\ +\mathrm{tIH} \end{gathered}$ |  | ns | 15 |

## General notes, which may apply for all AC parameters

1. DDR2 SDRAM AC timing reference load

The following figure represents the timing reference load used in defining the relevant timing parameters of the part. It is not intended to be either a precise representation of the typical system environment nor a depiction of the actual load presented by a production tester. System designers will use IBIS or other simulation tools to correlate the timing reference load to a system environment. Manufacturers will correlate to their production test conditions (generally a coaxial transmission line terminated at the tester electronics).


AC Timing Reference Load

The output timing reference voltage level for single ended signals is the crosspoint with VTT. The output timing reference voltage level for differential signals is the crosspoint of the true (e.g. DQS) and the complement (e.g. $\overline{\mathrm{DQS}}$ ) signal.

## 2. Slew Rate Measurement Levels

a. Output slew rate for falling and rising edges is measured between VTT -250 mV and $\mathrm{VTT}+250 \mathrm{mV}$ for single ended signals. For differential signals (e.g. DQS - $\overline{\mathrm{DQS}}$ ) output slew rate is measured between DQS - $\overline{\text { DQS }}=-500 \mathrm{mV}$ and DQS $-\overline{\mathrm{DQS}}=+500 \mathrm{mV}$. Output slew rate is guaranteed by design, but is not necessarily tested on each device.
b. Input slew rate for single ended signals is measured from dc-level to ac-level: from VREF - 125 mV to VREF +250 mV for rising edges and from VREF +125 mV and VREF - 250 mV for falling edges. For differential signals (e.g. CK $-\overline{\mathrm{CK}}$ ) slew rate for rising edges is measured from $\mathrm{CK}-\overline{\mathrm{CK}}=-250 \mathrm{mV}$ to $\mathrm{CK}-\overline{\mathrm{CK}}=+500 \mathrm{mV}(+250 \mathrm{mV}$ to -500 mV for falling edges).
c. VID is the magnitude of the difference between the input voltage on CK and the input voltage on $\overline{\mathrm{CK}}$, or between DQS and $\overline{\mathrm{DQS}}$ for differential strobe.
3. DDR2 SDRAM output slew rate test load

Output slew rate is characterized under the test conditions as shown below.


Slew Rate Test Load
4. Differential data strobe

DDR2 SDRAM pin timings are specified for either single ended mode or differential mode depending on the setting of the EMR "Enable DQS" mode bit; timing advantages of differential mode are realized in system design. The method by which the DDR2 SDRAM pin timings are measured is mode dependent. In single ended mode, timing relationships are measured relative to the rising or falling edges of DQS crossing at VREF. In differential mode, these timing relationships are measured relative to the crosspoint of DQS and its complement, $\overline{\mathrm{DQS}}$. This distinction in timing methods is guaranteed by design and characterization. Note that when differential data strobe mode is disabled via the EMR, the complementary pin, $\overline{\mathrm{DQS}}$, must be tied externally to VSS through a $20 \Omega$ to $10 \mathrm{~K} \Omega$ resistor to insure proper operation.


Figure -- Data input (write) timing


Figure -- Data output (read) timing
5. AC timings are for linear signal transitions. See System Derating for other signal transitions.
6. All voltages referenced to VSS.
7. These parameters guarantee device behavior, but they are not necessarily tested on each device. They may be guaranteed by device design or tester correlation.
8. Tests for AC timing, IDD, and electrical (AC and DC) characteristics, may be conducted at nominal reference/supply voltage levels, but the related specifications and device operation are guaranteed for the full voltage range specified.

## Specific Notes for dedicated AC parameters

1. User can choose which active power down exit timing to use via MRS(bit 12). tXARD is expected to be used for fast active power down exit timing. tXARDS is expected to be used for slow active power down exit timing where a lower power value is defined by each vendor data sheet.
2. AL = Additive Latency
3. This is a minimum requirement. Minimum read to precharge timing is $\mathrm{AL}+\mathrm{BL} / 2$ providing the tRTP and tRAS(min) have been satisfied.
4. A minimum of two clocks ( 2 * tCK or $2 *$ nCK) is required irrespective of operating frequency
5. Timings are specified with command/address input slew rate of $1.0 \mathrm{~V} / \mathrm{ns}$. See System Derating for other slew rate values.
6. Timings are guaranteed with DQs, DM, and DQS's(DQS/RDQS in singled ended mode) input slew rate of $1.0 \mathrm{~V} / \mathrm{ns}$. See System Derating for other slew rate values.
7. Timings are specified with $C K / \overline{C K}$ differential slew rate of $2.0 \mathrm{~V} / \mathrm{ns}$. Timings are guaranteed for DQS signals with a differential slew rate of $2.0 \mathrm{~V} / \mathrm{ns}$ in differential strobe mode and a slew rate of $1 \mathrm{~V} / \mathrm{ns}$ in single ended mode. See System Derating for other slew rate values.
8. tDS and tDH derating

| S |  | DQS, DQS Differential Slew Rate |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $4.0 \mathrm{~V} / \mathrm{ns}$ |  | $3.0 \mathrm{~V} / \mathrm{ns}$ |  | 2.0 V/n s |  | $1.8 \mathrm{~V} / \mathrm{ns}$ |  | $1.6 \mathrm{~V} / \mathrm{ns}$ |  | $1.4 \mathrm{~V} / \mathrm{ns}$ |  | 1.2 V/n s |  | $1.0 \mathrm{~V} / \mathrm{ns}$ |  | $0.8 \mathrm{~V} / \mathrm{ns}$ |  |
|  |  | $\begin{gathered} \triangle \\ \text { tD } S \end{gathered}$ | $\begin{gathered} \triangle \\ t D H \end{gathered}$ | $\begin{gathered} \triangle \\ \text { tDS } \end{gathered}$ | $\begin{gathered} \triangle \\ \mathrm{tDH} \end{gathered}$ | $\begin{array}{\|c\|} \hline \triangle \\ t D S \\ \hline \end{array}$ | $\begin{gathered} \triangle \\ \mathrm{tDH} \end{gathered}$ | $\begin{gathered} \triangle \\ \text { tDS } \end{gathered}$ | $\begin{gathered} \triangle \\ \hline \text { tD H } \\ \hline \end{gathered}$ | $\begin{gathered} \triangle \\ \text { tD } S \end{gathered}$ | $\begin{gathered} \hline \triangle \\ \mathrm{tDH} \\ \hline \end{gathered}$ | $\begin{gathered} \triangle \\ \text { tDS } \end{gathered}$ | $\begin{gathered} \triangle \\ t D H \end{gathered}$ | $\stackrel{\triangle}{\operatorname{tDS}}$ | $\begin{gathered} \triangle \\ \text { tD H } \end{gathered}$ | $\begin{array}{\|c\|} \hline \triangle \\ \text { tD S } \\ \hline \end{array}$ | $\begin{gathered} \triangle \\ \text { tDH } \\ \hline \end{gathered}$ | $\begin{gathered} \triangle \\ \text { tD } S \end{gathered}$ | $\begin{gathered} \triangle \\ \mathrm{tDH} \\ \hline \end{gathered}$ |
| $\begin{gathered} \text { DQ } \\ \text { Slew } \\ \text { rate } \\ \text { V/ns } \end{gathered}$ | 2.0 | 125 | 45 | 125 | 45 | +125 | +45 | - | - | - | - | - | - | - | - | - | - | - | - |
|  | 1.5 | 83 | 21 | 83 | 21 | +83 | +21 | 95 | 33 | - | - | - | - | - | - | - | - | - | - |
|  | 1.0 | 0 | 0 | 0 | 0 | 0 | 0 | 12 | 12 | 24 | 24 | - | - | - | - | - | - | - | - |
|  | 0.9 | - | - | -11 | -14 | -11 | -14 | 1 | -2 | 13 | 10 | 25 | 22 | - | - | - | - | - | - |
|  | 0.8 | - | - | - | - | -25 | -31 | -13 | -19 | -1 | -7 | 11 | 5 | 23 | 17 | - | - | - | - |
|  | 0.7 | - | - | - | - | - | - | -31 | -42 | -19 | -19 | -7 | -8 | 5 | -6 | 17 | 6 | - | - |
|  | 0.6 | - | - | - | - | - | - | - | - | -43 | -59 | -31 | -47 | -19 | -35 | -7 | -23 | 5 | -11 |
|  | 0.5 | - | - | - | - | - | - | - | - | - | - | -74 | -89 | -62 | -77 | -50 | -65 | -38 | -53 |
|  | 0.4 | - | - | - | - | - | - | - | - | - | - | - | - | -127 | -140 | -115 | -128 | -103 | -116 |


|  |  | DQS, DQS Differential Slew Rate |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $4.0 \mathrm{~V} / \mathrm{ns}$ |  | $3.0 \mathrm{~V} / \mathrm{ns}$ |  | $2.0 \mathrm{~V} / \mathrm{ns}$ |  | $1.8 \mathrm{~V} / \mathrm{ns}$ |  | $1.6 \mathrm{~V} / \mathrm{ns}$ |  | 1.4 V/ns |  | $1.2 \mathrm{~V} / \mathrm{ns}$ |  | $1.0 \mathrm{~V} / \mathrm{ns}$ |  | $0.8 \mathrm{~V} / \mathrm{ns}$ |  |
|  |  | $\begin{gathered} \triangle \\ \text { tDS } \end{gathered}$ | $\begin{gathered} \triangle \\ \text { tDH } \end{gathered}$ | $\begin{gathered} \triangle \\ \text { tDS } \end{gathered}$ | $\underset{\mathrm{tDH}}{\triangle}$ | $\begin{gathered} \triangle \\ \operatorname{tDS} \end{gathered}$ | $\underset{\mathrm{tDH}}{\triangle}$ | $\begin{gathered} \hline \hline \triangle \\ \text { tD } S \end{gathered}$ | $\begin{gathered} \triangle \\ \text { tDH } \end{gathered}$ | $\begin{gathered} \triangle \\ \text { tD } S \end{gathered}$ | $\begin{gathered} \triangle \\ \text { tD H } \end{gathered}$ | $\begin{gathered} \hline \hline \Delta \\ \text { tDS } \end{gathered}$ | $\begin{gathered} \triangle \\ \text { tD H } \end{gathered}$ | $\begin{gathered} \triangle \\ \text { tDS } \end{gathered}$ | $\begin{gathered} \triangle \\ \text { tD H } \end{gathered}$ | $\begin{gathered} \hline \hline \triangle \\ \text { tDS } \end{gathered}$ | $\begin{gathered} \triangle \\ \text { tDH } \end{gathered}$ | $\begin{gathered} \hline \hline \triangle \\ \text { tDS } \end{gathered}$ | $\begin{gathered} \triangle \\ \text { tDH } \end{gathered}$ |
| DQ <br> Slew <br> rate <br> V/ns | 2.0 | 100 | 45 | 100 | 45 | 100 | 45 | - | - | - | - | - | - | - | - | - | - | - | - |
|  | 1.5 | 67 | 21 | 67 | 21 | 67 | 21 | 79 | 33 | - | - | - | - | - | - | - | - | - | - |
|  | 1.0 | 0 | 0 | 0 | 0 | 0 | 0 | 12 | 12 | 24 | 24 | - | - | - | - | - | - | - | - |
|  | 0.9 | - | - | -5 | -14 | -5 | -14 | 7 | -2 | 19 | 10 | 31 | 22 | - | - | - | - | - | - |
|  | 0.8 | - | - | - | - | -13 | -31 | -1 | -19 | 11 | -7 | 23 | 5 | 35 | 17 | - | - | - | - |
|  | 0.7 | - | - | - | - | - | - | -10 | -42 | 2 | -30 | 14 | -18 | 26 | -6 | 38 | 6 | - | - |
|  | 0.6 | - | - | - | - | - | - | - | - | -10 | -59 | 2 | -47 | 14 | -35 | 26 | -23 | 38 | -11 |
|  | 0.5 | - | - | - | - | - | - | - | - | - | - | -24 | -89 | -12 | -77 | 0 | -65 | 12 | -53 |
|  | 0.4 | - | - | - | - | - | - | - | - | - | - | - | - | -52 | -140 | -40 | -128 | -28 | -116 |

Release H5PS1G83EFR Series

| tDS, tDH Derating Values for DDR2-400, DDR2-533(ALL units in 'ps', Note 1 applies to entire Table) |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | DQS, Single-ended Slew Rate |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | $2.0 \mathrm{~V} / \mathrm{ns}$ |  | $1.5 \mathrm{~V} / \mathrm{ns}$ |  | $1.0 \mathrm{~V} / \mathrm{ns}$ |  | $0.9 \mathrm{~V} / \mathrm{ns}$ |  | $0.8 \mathrm{~V} / \mathrm{ns}$ |  | $0.7 \mathrm{~V} / \mathrm{ns}$ |  | 0.6 V/ns |  | $0.5 \mathrm{~V} / \mathrm{ns}$ |  | $0.4 \mathrm{~V} / \mathrm{ns}$ |  |
|  |  | $\begin{gathered} \triangle \\ \mathrm{tDS} \end{gathered}$ | $\begin{gathered} \hline \hline \triangle \\ \text { tDH } \\ \hline \end{gathered}$ | tDS | $\begin{array}{\|c\|} \hline \hline \triangle \\ \text { tDH } \\ \hline \end{array}$ | $\begin{gathered} \triangle \\ \text { tDS } \end{gathered}$ | $\begin{gathered} \hline \hline \triangle \\ \text { tDH } \\ \hline \end{gathered}$ | $\stackrel{\Delta}{\mathrm{tDS}}$ | $\begin{gathered} \hline \hline \triangle \\ \text { tDH } \end{gathered}$ | $\begin{gathered} \triangle \\ \hline \text { tDS } \end{gathered}$ | $\begin{gathered} \triangle \\ \hline \hline \mathrm{tDH} \end{gathered}$ | $\begin{gathered} \triangle \\ t D S \end{gathered}$ | $\begin{gathered} \triangle \\ \hline \hline \text { tDH } \end{gathered}$ | $\begin{array}{c\|} \triangle \\ \text { tDS } \end{array}$ | $\begin{array}{c\|} \hline \hline \triangle \\ \operatorname{tDH} \end{array}$ | $\begin{array}{c\|} \hline \hline \\ \text { tDS } \\ \hline \end{array}$ | $\begin{gathered} \hline \hline \triangle \\ \mathrm{tDH} \end{gathered}$ | $\begin{gathered} \triangle \\ \hline \hline \mathrm{tDS} \end{gathered}$ | $\begin{gathered} \triangle \\ t D H \end{gathered}$ |
| DQ Slew rate V/ns | 2.0 | 188 | 188 | 167 | 146 | 125 | 63 | - | - | - | - |  | - | - | - | - | - | - | - |
|  | 1.5 | 146 | 167 | 125 | 125 | 83 | 42 | 81 | 43 | - | - | - | - | - | - | - | - | - | - |
|  | 1.0 | 63 | 125 | 42 | 83 | 0 | 0 | -2 | 1 | -7 | -13 | - | - | - | - | - | - | - | - |
|  | 0.9 | - | - | 31 | 69 | -11 | -14 | -13 | -13 | -18 | -27 | -29 | -45 | - | - | - | - | - | - |
|  | 0.8 | - | - | - | - | -25 | -31 | -27 | -30 | -32 | -44 | -43 | -62 | -60 | -86 | - | - | - | - |
|  | 0.7 | - | - | - | - | - | - | -45 | -53 | -50 | -67 | -61 | -85 | -78 | -109 | -108 | -152 | - | - |
|  | 0.6 | - | - | - | - | - | - | - | - | -74 | -96 | -85 | -114 | -102 | -138 | -132 | -181 | -183 | -248 |
|  | 0.5 | - | - | - | - | - | - | - | - | - | - | -128 | -156 | -145 | -180 | -175 | -223 | -226 | -288 |
|  | 0.4 | - | - | - | - | - | - | - | - | - | - | - | - | -210 | -243 | -240 | -286 | -291 | -351 |

1) For all input signals the total tDS(setup time) and tDH(hold time) required is calculated by adding the datasheet value to the derating value listed in Table x.

Setup(tDS) nominal slew rate for a rising signal is defined as the slew rate between the last crossing of VREF(dc) and the first crossing of $\operatorname{Vih}(\mathrm{ac}) \mathrm{min}$. Setup(tDS) nominal slew rate for a falling signal is defined as the slew rate between the last crossing of VREF(dc) and the first crossing of Vil(ac)max. If the actual signal is always earlier than the nominal slew rate line between shaded ' VREF(dc) to ac region', use nominal slew rate for derating value(see Fig a.) If the actual signal is later than the nominal slew rate line anywhere between shaded 'VREF(dc) to ac region', the slew rate of a tangent line to the actual signal from the ac level to dc level is used for derating value(see Fig b.)

Hold(tDH) nominal slew rate for a rising signal is defined as the slew rate between the last crossing of Vil(dc) max and the first crossing of VREF(dc). Hold (tDH) nominal slew rate for a falling signal is defined as the slew rate between the last crossing of Vih(dc) min and the first crossing of $\operatorname{VREF}(\mathrm{dc})$. If the actual signal is always later than the nominal slew rate line anywhere between shaded 'dc to VREF(dc) region', the slew rate of a tangent line to the actual signal from the dc level to $\operatorname{VREF}(\mathrm{dc})$ level is used for derating value(see Fig c.) If the actual signal is earlier than the nominal slew rate line anywhere between shaded 'dc to VREF(dc) region', the slew rate of a tangent line to the actual signal from the dc level to VREF(dc) level is used for derating value(see Fig d.)

Although for slow slew rates the total setup time might be negative(i.e. a valid input signal will not have reached VIH/IL(ac) at the time of the rising clock transition) a valid input signal is still required to complete the transition and reach VIH/IL(ac). For slew rate in between the values listed in table x , the derating valued may obtained by linear interpolation. These values are typically not subject to production test. They are verified by design and characterization.

If the actual signal is earlier than the nominal slew rate line anywhere between shaded 'dc to $\mathrm{V}_{\text {REF }}(\mathrm{dc}$ ) region', the slew rate of a tangent line to the actual signal from the dc level to $\mathrm{V}_{\text {REF }}(\mathrm{dc})$ level is used for derating value(see Fig d.)
Although for slow rates the total setup time might be negative(i.e. a valid input signal will not have reached $V_{I H / I L}(\mathrm{ac})$ at the time of the rising clock transition) a valid input signal is still required to complete the transition and reach $\mathrm{V}_{\mathrm{IH} / \mathrm{IL}}(\mathrm{ac})$.
For slew rates in between the values listed in table, the derating values may obtained by linear interpolation.
These values are typically not subject to production test. They are verified by design and characterization.

Fig. a. Illustration of nominal slew rate for tIS,tDS


Fig. b. Illustration of tangent line for tIS,tDS

$\left.\begin{array}{c}\text { Setup Slew Rate } \\ \text { Falling Signal }\end{array}=\frac{\text { Tangent line[Vref(dc)-V }}{\text { ILI }(a c) m a x]}\right]$ Delta TF

Fig. c. I llustration of nominal line for tl $\mathrm{H}, \mathrm{tDH}$


Fig. d. Illustration of tangent line for $\operatorname{tI} \mathrm{H}, \mathrm{tDH}$

$\begin{aligned} & \begin{array}{c}\text { Hold Slew Rate } \\ \text { Rising Signal }\end{array}=\frac{\left.\text { Tangent line[VREF(dc)- } \mathrm{V}_{\mathrm{IL}}(\mathrm{ac}) \max \right]}{\text { Delta TR }} \\ & \begin{array}{l}\text { Hold Slew Rate } \\ \text { Falling Signal }\end{array}\end{aligned}$
9. tIS and tIH (input setup and hold) derating

| tIS, tIH Derating Values for DDR2-400, DDR2-533 |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | CK, CK Differential Slew Rate |  |  |  |  |  | Units | Notes |
|  |  | 2.0 V/ns |  | 1.5 V/ns |  | 1.0 V/ns |  |  |  |
|  |  | $\triangle$ tIS | $\triangle \mathrm{tIH}$ | $\triangle$ tIS | $\triangle \mathrm{tIH}$ | $\triangle$ tIS | $\triangle \mathrm{tIH}$ |  |  |
| Command $/$ <br> Address Slew rate(V/ns) | 4.0 | +187 | +94 | +217 | +124 | +247 | +154 | ps | 1 |
|  | 3.5 | +179 | +89 | +209 | +119 | +239 | +149 | ps | 1 |
|  | 3.0 | +167 | +83 | +197 | +113 | +227 | +143 | ps | 1 |
|  | 2.5 | +150 | +75 | +180 | +105 | +210 | +135 | ps | 1 |
|  | 2.0 | +125 | +45 | +155 | +75 | +185 | +105 | ps | 1 |
|  | 1.5 | +83 | +21 | +113 | +51 | +143 | +81 | ps | 1 |
|  | 1.0 | +0 | 0 | +30 | +30 | +60 | +60 | ps | 1 |
|  | 0.9 | -11 | -14 | +19 | +16 | +49 | +46 | ps | 1 |
|  | 0.8 | -25 | -31 | +5 | -1 | +35 | +29 | ps | 1 |
|  | 0.7 | -43 | -54 | -13 | -24 | +17 | +6 | ps | 1 |
|  | 0.6 | -67 | -83 | -37 | -53 | -7 | -23 | ps | 1 |
|  | 0.5 | -110 | -125 | -80 | -95 | -80 | -65 | ps | 1 |
|  | 0.4 | -175 | -188 | -145 | -158 | -115 | -128 | ps | 1 |
|  | 0.3 | -285 | -292 | -255 | -262 | -225 | -232 | ps | 1 |
|  | 0.25 | -350 | -375 | -320 | -345 | -290 | -315 | ps | 1 |
|  | 0.2 | -525 | -500 | -495 | -470 | -465 | -440 | ps | 1 |
|  | 0.15 | -800 | -708 | -770 | -678 | -740 | -648 | ps | 1 |
|  | 0.1 | -1450 | -1125 | -1420 | -1095 | -1390 | -1065 | ps | 1 |


| tIS, tIH Derating Values for DDR2-667, DDR2-800 |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | CK, $\overline{\mathrm{CK}}$ Differential Slew Rate |  |  |  |  |  | Units | Notes |
|  |  | 2.0 V/ns |  | 1.5 V/ns |  | 1.0 V/ns |  |  |  |
|  |  | $\triangle$ tIS | $\triangle \mathrm{tlH}$ | $\triangle$ tIS | $\triangle \mathrm{tlH}$ | $\triangle$ tIS | $\triangle \mathrm{tlH}$ |  |  |
| Command I <br> Address <br> Slew <br> rate(V/ns) | 4.0 | +15 | +94 | +180 | +124 | +210 | +154 | ps | 1 |
|  | 3.5 | +143 | +89 | +173 | +119 | +203 | +149 | ps | 1 |
|  | 3.0 | +133 | +83 | +163 | +113 | +193 | +143 | ps | 1 |
|  | 2.5 | +120 | +75 | +150 | +105 | +180 | +135 | ps | 1 |
|  | 2.0 | +100 | +45 | +130 | +75 | +150 | +105 | ps | 1 |
|  | 1.5 | +67 | +21 | +97 | +51 | +127 | +81 | ps | 1 |
|  | 1.0 | 0 | 0 | +30 | +30 | +60 | +60 | ps | 1 |
|  | 0.9 | -5 | -14 | +25 | +16 | +55 | +46 | ps | 1 |
|  | 0.8 | -13 | -31 | +17 | -1 | +47 | +29 | ps | 1 |
|  | 0.7 | -22 | -54 | +8 | -24 | +38 | +6 | ps | 1 |
|  | 0.6 | -34 | -83 | -4 | -53 | +26 | -23 | ps | 1 |
|  | 0.5 | -60 | -125 | -30 | -95 | 0 | -65 | ps | 1 |
|  | 0.4 | -100 | -188 | -70 | -158 | -40 | -128 | ps | 1 |
|  | 0.3 | -168 | -292 | -138 | -262 | -108 | -232 | ps | 1 |
|  | 0.25 | -200 | -375 | -170 | -345 | -140 | -315 | ps | 1 |
|  | 0.2 | -325 | -500 | -395 | -470 | -265 | -440 | ps | 1 |
|  | 0.15 | -517 | -708 | -487 | -678 | -457 | -648 | ps | 1 |
|  | 0.1 | -1000 | -1125 | -970 | -1095 | -940 | -1065 | ps | 1 |

1) For all input signals the total tIS (setup time) and tI H (hold) time) required is calculated by adding the datasheet value to the derating value listed in above Table.

Setup(tIS) nominal slew rate for a rising signal is defined as the slew rate between the last crossing of $\mathrm{V}_{\text {REF }}(\mathrm{dc})$ and the first crossing of $\mathrm{V}_{I H}(\mathrm{ac})$ min. Setup(tIS) nominal slew rate for a falling signal is defined as the slew rate between the last crossing of $V_{\text {REF }}(\mathrm{dc})$ and the first crossing of $\mathrm{V}_{\mathrm{IL}}(\mathrm{ac})$ max. If the actual signal is always earlier than the nominal slew rate for line between shaded ' $V_{\text {REF }}(\mathrm{dc})$ to ac region', use nominal slew rate for derating value(see fig a.) If the actual signal is later than the nominal slew rate line anywhere between shaded ' $V_{\text {REF }}(\mathrm{dc})$ to ac region', the slew rate of a tangent line to the actual signal from the ac level to dc level is used for derating value(see Fig b.)

Hold(tIH) nominal slew rate for a rising signal is defined as the slew rate between the last crossing of $\mathrm{VIL}(\mathrm{dc})$ max and the first crossing of $\mathrm{V}_{\text {REF }}(\mathrm{dc})$. Hold $(\mathrm{tl} H)$ nominal slew rate for a falling signal is defined as the slew rate between the last crossing of $\mathrm{V}_{\text {REF }}(\mathrm{dc})$. If the actual signal is always later than the nominal slew rate line between shaded 'dc to $V_{\text {REF }}(d c)$ region', use nominal slew rate for derating value(see Fig.c) If the actual signal is earlier than the nominal slew rate line anywhere between shaded 'dc to $V_{\text {REF }}(d c)$ region', the slew rate of a tangent line to the actual signal from the $d c$ level to $V_{\text {REF }}(\mathrm{dc})$ level is used for derating value(see Fig d.)

Although for slow rates the total setup time might be negative(i.e. a valid input signal will not have reached $\mathrm{V}_{\mathrm{IH} / \mathrm{IL}}(\mathrm{ac})$ at the time of the rising clock transition) a valid input signal is still required to complete the transition and reach $\mathrm{V}_{\mathrm{IH} / \mathrm{L}}(\mathrm{ac})$.
For slew rates in between the values listed in table, the derating values may obtained by linear interpolation. These values are typically not subject to production test. They are verified by design and characterization.
10. The maximum limit for this parameter is not a device limit. The device will operate with a greater value for this parameter, but system performance (bus turnaround) will degrade accordingly.
11. MIN ( $\mathrm{t} \mathrm{CL}, \mathrm{t} \mathrm{CH}$ ) refers to the smaller of the actual clock LOW time and the actual clock HIGH time as provided to the device (i.e. this value can be greater than the minimum specification limits for t CL and tCH ). For example, t CL and t CH are $=50 \%$ of the period, less the half period jitter ( $\mathrm{t} \mathrm{JIT}(\mathrm{HP})$ ) of the clock source, and less the half period jitter due to crosstalk (t JIT(crosstalk)) into the clock traces.
12. t QH $=\mathrm{t}$ HP - t QHS, where:
tHP = minimum half clock period for any given cycle and is defined by clock HIGH or clock LOW (tCH, tCL). tQHS accounts for:

1) The pulse duration distortion of on-chip clock circuits; and
2) The worst case push-out of DQS on one transition followed by the worst case pull-in of DQ on the next transition, both of which are, separately, due to data pin skew and output pattern effects, and p -channel to n -channel variation of the output drivers.
13. tDQSQ: Consists of data pin skew and output pattern effects, and $p$-channel to $n$-channel variation of the output drivers as well as output slew rate mismatch between DQS/ $\overline{\mathrm{DQS}}$ and associated DQ in any given cycle.
14. t DAL $=(\mathrm{nWR})+(\mathrm{tRP} / \mathrm{tCK})$ :

For each of the terms above, if not already an integer, round to the next highest integer. tCK refers to the application clock period. nWR refers to the $t$ WR parameter stored in the MR.
Example: For DDR533 at t CK $=3.75 \mathrm{~ns}$ with t WR programmed to 4 clocks. tDAL $=4+(15 \mathrm{~ns} / 3.75 \mathrm{~ns})$ clocks $=4+(4)$ clocks=8clocks.
15. The clock frequency is allowed to change during self-refresh mode or precharge power-down mode. In case of clock frequency change during precharge power-down, a specific procedure is required as described in section 2.9.
16. ODT turn on time min is when the device leaves high impedance and ODT resistance begins to turn on. ODT turn on time max is when the ODT resistance is fully on. Both are measured from tAOND.
17. ODT turn off time min is when the device starts to turn off ODT resistance.

ODT turn off time max is when the bus is in high impedance. Both are measured from tAOFD.
18. tHZ and tLZ transitions occur in the same access time as valid data transitions. These parameters are referenced to a specific voltage level which specifies when the device output is no longer driving (tHZ), or begins driving (tLZ). Below figure shows a method to calculate the point when device is no longer driving ( tHZ ), or begins driving (tLZ) by measuring the signal at two different voltages. The actual voltage measurement points are not critical as long as the calculation is consistent.
19. tRPST end point and tRPRE begin point are not referenced to a specific voltage level but specify when the device output is no longer driving (tRPST), or begins driving (tRPRE). Below figure shows a method to calculate these points when the device is no longer driving (tRPST), or begins driving (tRPRE). Below Figure shows a method to calculate these points when the device is no longer driving (tRPST), or begins driving (tRPRE) by measuring the signal at two different voltages. The actual voltage measurement points are not critical as long as the calculation is consistent.

tHZ , tRPST end point $=2 *$ T1-T2

tLZ , tRPRE begin point $=2 *$ T1-T2
20. Input waveform timing with differential data strobe enabled $M R[b i t 10]=0$, is referenced from the input signal crossing at the $\mathrm{V}_{\mathrm{IH}}(\mathrm{ac})$ level to the differential data strobe crosspoint for a rising signal, and from the input signal crossing at the $\mathrm{V}_{\mathrm{IL}}(\mathrm{ac})$ level to the differential data strobe crosspoint for a falling signal applied to the device under test.
21. Input waveform timing with differential data strobe enabled $M R[b i t 10]=0$, is referenced from the input signal crossing at the $\mathrm{V}_{\mathrm{IH}}(\mathrm{dc})$ level to the differential data strobe crosspoint for a rising signal and $\mathrm{V}_{\mathrm{IL}}(\mathrm{dc})$ to the differential data strobe crosspoint for a falling signal applied to the device under test.

22. Input waveform timing is referenced from the input signal crossing at the $\mathrm{V}_{\mathrm{IH}}(\mathrm{ac})$ level for a rising signal and $\mathrm{V}_{\mathrm{IL}}(\mathrm{ac})$ for a falling signal applied to the device under test.
23. Input waveform timing is referenced from the input signal crossing at the $\mathrm{V}_{\mathrm{IL}}(\mathrm{dc})$ level for a rising signal and $\mathrm{V}_{\mathrm{IH}}(\mathrm{dc})$ for a falling signal applied to the device under test.
24. tWTR is at least two clocks ( 2 xtCK or 2 xnCK ) independent of operation frequency.
25. Input waveform timing with single-ended data strobe enabled MR[bit10] $=1$, is referenced from the input signal crossing at the VIH (ac) level to the single-ended data strobe crossing VIH/L (dc) at the start of its transition for a rising signal, and from the input signal crossing at the VIL (ac) level to the singleended data strobe crossing $\mathrm{VIH} / \mathrm{L}$ (dc) at the start of its transition for a falling signal applied to the device under test. The DQS signal must be monotonic between Vil(dc)max and Vih (dc) min.
26. Input waveform timing with single-ended data strobe enabled MR[bit10] $=1$, is referenced from the input signal crossing at the $\mathrm{VIH}(\mathrm{dc})$ level to the single-ended data strobe crossing $\mathrm{VIH} / \mathrm{L}(\mathrm{ac})$ at the end of its transition for a rising signal, and from the input signal crossing at the VIL(dc) level to the single-ended data strobe crossing $\mathrm{VIH} / \mathrm{L}(\mathrm{ac})$ at the end of its transition for a falling signal applied to the device under test. The DQS signal must be monotonic between Vil(dc)max and Vih (dc) min.
27. tCKEmin of 3 clocks means CKE must be registered on three consecutive positive clock edges. CKE must remain at the valid input level the entire time it takes to achieve the 3 clocks of registration. Thus, after any CKE transition, CKE may not transition from its valid level during the time period of tIS $+2 \times$ tCK +tlH .
28. If tDS or tDH is violated, data corruption may occur and the data must be re-written with valid data before a valid READ can be executed.
29. These parameters are measured from a command/address signal (CKE, CS, RAS, CAS, WE, ODT, BAO, $A 0, A 1$, etc.) transition edge to its respective clock signal (CK/CK) crossing. The spec values are not affected by the amount of clock jitter applied (i.e. tJIT (per), tIIT (cc), etc.), as the setup and hold are relative to the clock signal crossing that latches the command/address. That is, these parameters should be met whether clock jitter is present or not.
30. These parameters are measured from a data strobe signal ((L/U/R)DQS/DQS) crossing to its respective clock signal (CK/CK) crossing. The spec values are not affected by the amount of clock jitter applied (i.e. t IT (per), t IIT (cc), etc.), as these are relative to the clock signal crossing. That is, these parameters should be met whether clock jitter is present or not.
31. These parameters are measured from a data signal ((L/U) DM, (L/U) DQ0, (L/U) DQ1, etc.) transition edge to its respective data strobe signal ((L/U/R)DQS/DQS) crossing.
32. For these parameters, the DDR2 SDRAM device is characterized and verified to support tnPARAM $=$ RU $\{$ tPARAM / tCK (avg) \}, which is in clock cycles, assuming all input clock jitter specifications
are satisfied.
For example, the device will support tnRP $=\operatorname{RU}\{\operatorname{tRP} / \operatorname{tCK}(\operatorname{avg})\}$, which is in clock cycles, if all input clock jitter specifications are met. This means: For DDR2-667 5-5-5, of which tRP $=15 \mathrm{~ns}$, the device will support $\operatorname{tnRP}=R U\{t R P / t C K(a v g)\}=5$, i.e. as long as the input clock jitter specifications are met, Precharge command at Tm and Active command at Tm+5 is valid even if (Tm+5-Tm) is less than 15 ns due to input clock jitter.
33. $\mathrm{tDAL}[\mathrm{nCK}]=\mathrm{WR}[\mathrm{nCK}]+\operatorname{tnRP}[\mathrm{nCK}]=W R+\operatorname{RU}\{\mathrm{tRP}[\mathrm{ps}] / \mathrm{tCK}(\mathrm{avg})[\mathrm{ps}]\}$, where $W R$ is the value programmed in the mode register set.
34. New units, 'tCK (avg)' and 'nCK', are introduced in DDR2-667 and DDR2-800.

Unit 'tCK (avg)' represents the actual tCK (avg) of the input clock under operation.
Unit ' nCK ', represents one clock cycle of the input clock, counting the actual clock edges.
Note that in DDR2-400 and DDR2-533, 'tCK', is used for both concepts.
ex) tXP = 2 [nCK] means; if Power Down exit is registered at Tm, an Active command may be registered at $T m+2$, even if $(T m+2-T m)$ is $2 x$ tCK (avg) $+\operatorname{tERR}$ (2per), min.
35. Input clock jitter spec parameter. These parameters and the ones in the table below are referred to as 'input clock jitter spec parameters' and these parameters apply to DDR2-667 and DDR2-800 only. The jitter specified is a random jitter meeting a Gaussian distribution.

| Parameter | Symbol | DDR2-667 |  | DDR2-800 |  | Units | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | min | max | min | max |  |  |
| Clock period jitter | tJIT (per) | -125 | 125 | -100 | 100 | ps | 35 |
| Clock period jitter during DLL locking period | tJIT (per, lck) | -100 | 100 | -80 | 80 | ps | 35 |
| Cycle to cycle clock period jitter | tJIT (cc) | -250 | 250 | -200 | 200 | ps | 35 |
| Cycle to cycle clock period jitter during DLL locking period | tJIT (cc, lck) | -200 | 200 | -160 | 160 | ps | 35 |
| Cumulative error across 2 cycles | tERR(2per) | -175 | 175 | -150 | 150 | ps | 35 |
| Cumulative error across 3 cycles | tERR(3per) | -225 | 225 | -175 | 175 | ps | 35 |
| Cumulative error across 4 cycles | tERR(4per) | -250 | 250 | -200 | 200 | ps | 35 |
| Cumulative error across 5 cycles | tERR(5per) | -250 | 250 | -200 | 200 | ps | 35 |
| Cumulative error across n cycles, $\mathrm{n}=6 . . .10$, inclusive | tERR(6~10per) | -350 | 350 | -300 | 300 | ps | 35 |
| Cumulative error across n cycles, $\mathrm{n}=11 . . .50$, inclusive | tERR(11~50per) | -450 | 450 | -450 | 450 | ps | 35 |
| Duty cycle jitter | tJIT (duty) | -125 | 125 | -100 | 100 | ps | 35 |

36. These parameters are specified per their average values, however it is understood that the following relationship between the average timing and the absolute instantaneous timing holds at all times. (Min and max of SPEC values are to be used for calculations in the table below.)

| Parameter | Symbol | min | max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Absolute clock period | tCK (abs) | tCK (avg), min + tJIT (per), min | tCK (avg), max + tJIT (per), max | ps |
| Absolute clock HIGH pulse width | tCH (abs) | tCH (avg), min * tCK (avg), min + tJIT (per), min | tCH (avg), max * tCK (avg), max +tJIT (per), max | ps |
| Absolute clock LOW pulse width | tCL (abs) | tCL (avg), min * tCK (avg), min + tJIT (per), min | tCL (avg), max * tCK (avg), max +tJIT (per), max | ps |

Example: For DDR2-667, tCH (abs), $\mathrm{min}=(0.48 \times 3000 \mathrm{ps})-125 \mathrm{ps}=1315 \mathrm{ps}$
37. tHP is the minimum of the absolute half period of the actual input clock. tHP is an input parameter but not an input specification parameter. It is used in conjunction with tQHS to derive the DRAM output timing tQH.
The value to be used for tQH calculation is determined by the following equation;
tHP = Min (tCH (abs), tCL (abs)),
where,
tCH (abs) is the minimum of the actual instantaneous clock HIGH time;
tCL (abs) is the minimum of the actual instantaneous clock LOW time;
38. tQHS accounts for:

1) The pulse duration distortion of on-chip clock circuits, which represents how well the actual tHP at the input is transferred to the output; and
2) The worst case push-out of DQS on one transition followed by the worst case pull-in of DQ on the next transition, both of which are independent of each other, due to data pin skew, output pattern effects, and p -channel to n -channel variation of the output drivers
39. $\mathrm{tQH}=\mathrm{tHP}$ ? tQHS, where:
tHP is the minimum of the absolute half period of the actual input clock; and
tQHS is the specification value under the max column.
\{The less half-pulse width distortion present, the larger the tQH value is; and the larger the valid data eye will be.\}
Examples:
1) If the system provides tHP of 1315 ps into a DDR2-667 SDRAM, the DRAM provides tQH of 975 ps minimum.
2) If the system provides tHP of 1420 ps into a DDR2-667 SDRAM, the DRAM provides tQH of 1080 ps minimum.
40. When the device is operated with input clock jitter, this parameter needs to be derated by the actual $\operatorname{tERR}(6-10 \mathrm{per})$ of the input clock. (output deratings are relative to the SDRAM input clock.)
For example, if the measured jitter into a DDR2-667 SDRAM has $\operatorname{tERR}(6-10 \mathrm{per}), \mathrm{min}=-272 \mathrm{ps}$ and $\operatorname{tERR}(6-10 \mathrm{per}), \max =+293 \mathrm{ps}$, then tDQSCK, min (derated) $=\operatorname{tDQSCK}, \min -\operatorname{tERR}(6-10 \mathrm{per}), \max =-$ $400 \mathrm{ps}-293 \mathrm{ps}=-693 \mathrm{ps}$ and tDQSCK, max (derated) $=\operatorname{tDQSCK}, \max -\operatorname{tERR}(6-10 \mathrm{per}), \min =400 \mathrm{ps}+$

272 ps $=+672$ ps. Similarly, tLZ (DQ) for DDR2-667 derates to tLZ (DQ), min (derated) $=-900 \mathrm{ps}-293$ ps $=-1193 \mathrm{ps}$ and $t L Z(D Q), \max ($ derated $)=450 \mathrm{ps}+272 \mathrm{ps}=+722 \mathrm{ps}$. (Caution on the $\min / \max$ usage!)
41. When the device is operated with input clock jitter, this parameter needs to be derated by the actual t IT (per) of the input clock. (output deratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR2-667 SDRAM has tJIT (per), min $=-72 \mathrm{ps}$ and t IT (per), $\max =+93 \mathrm{ps}$, then tRPRE, min (derated) $=$ tRPRE, $\min +\mathrm{t}$ IT (per), min $=0.9 \times \mathrm{tCK}(\mathrm{avg})-72 \mathrm{ps}=+$ 2178 ps and tRPRE, max (derated) $=$ tRPRE, $\max +\mathrm{t}$ IIT (per), max $=1.1 \times \mathrm{tCK}(\mathrm{avg})+93 \mathrm{ps}=+2843$ ps. (Caution on the min/max usage!)
42. When the device is operated with input clock jitter, this parameter needs to be derated by the actual tJIT (duty) of the input clock. (output deratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR2-667 SDRAM has t IT (duty), min $=-72 \mathrm{ps}$ and t IT (duty), $\max =+93 \mathrm{ps}$, then tRPST, min (derated) $=$ tRPST, $\min +\mathrm{t}$ IT (duty), min $=0.4 x$ tCK (avg) $-72 \mathrm{ps}=+$ 928 ps and tRPST, max (derated) $=$ tRPST, $\max +\mathrm{tJIT}$ (duty), max $=0.6 \times \mathrm{tCK}(\mathrm{avg})+93 \mathrm{ps}=+1592 \mathrm{ps}$. (Caution on the min/max usage!)
43. When the device is operated with input clock jitter, this parameter needs to be derated by \{tJIT (duty), max - tERR(6-10per), max\} and \{- tJIT (duty), min - tERR(6-10per), min \} of the actual input clock.(output deratings are relative to the SDRAM input clock.)
For example, if the measured jitter into a DDR2-667 SDRAM has tERR(6-10per), min $=-272 \mathrm{ps}$, tERR(610per), max $=+293 \mathrm{ps}$, tJIT (duty), $\min =-106 \mathrm{ps}$ and tJIT (duty), max $=+94 \mathrm{ps}$, then tAOF, min (derated $)=$ tAOF, $\min +\{-\mathrm{t}$ IT (duty), max $-\operatorname{tERR}(6-10 \mathrm{per}), \max \}=-450 \mathrm{ps}+\{-94 \mathrm{ps}-293 \mathrm{ps}\}=-837 \mathrm{ps}$ and tAOF, $\max$ (derated) $=$ tAOF, $\max +\{-\mathrm{t} I \mathrm{IT}$ (duty), min $-\operatorname{tERR}(6-10 \mathrm{per}), \min \}=1050 \mathrm{ps}+\{106 \mathrm{ps}+$ $272 \mathrm{ps}\}=+1428 \mathrm{ps}$. (Caution on the $\mathrm{min} / \mathrm{max}$ usage!)
44. For tAOFD of DDR2-400/533, the $1 / 2$ clock of tCK in the $2.5 x$ tCK assumes a tCH, input clock HIGH pulse width of 0.5 relative to tCK. tAOF, min and tAOF, max should each be derated by the same amount as the actual amount of tCH offset present at the DRAM input with respect to 0.5 . For example, if an input clock has a worst case tCH of 0.45 , the tAOF, min should be derated by subtracting $0.05 \times$ tCK from it, whereas if an input clock has a worst case tCH of 0.55 , the tAOF, max should be derated by adding 0.05 x tCK to it. Therefore, we have;
tAOF, $\min ($ derated $)=$ tAC, $\min -[0.5-\operatorname{Min}(0.5, t C H, \min )] \times t C K$
tAOF, $\max ($ derated $)=\mathrm{tAC}, \max +0.6+[\operatorname{Max}(0.5, \mathrm{tCH}, \max )-0.5] x \mathrm{tCK}$
or
tAOF, min (derated) $=\operatorname{Min}(t A C, \min , \mathrm{tAC}, \min -[0.5-\mathrm{tCH}, \mathrm{min}] x \mathrm{tCK}$ )
tAOF, $\max ($ derated $)=0.6+\operatorname{Max}(\mathrm{tAC}, \max , \mathrm{tAC}, \max +[\mathrm{tCH}, \max -0.5] x \mathrm{tCK})$
where $t \mathrm{CH}$, min and tCH , max are the minimum and maximum of tCH actually measured at the DRAM input balls.
45. For tAOFD of DDR2-667/800, the $1 / 2$ clock of nCK in the $2.5 \times n C K$ assumes a tCH (avg), average input clock HIGH pulse width of 0.5 relative to tCK (avg). tAOF, min and tAOF, max should each be derated by the same amount as the actual amount of tCH (avg) offset present at the DRAM input with respect to 0.5. For example, if an input clock has a worst case tCH (avg) of 0.48 , the tAOF, min should be derated by sub-
tracting $0.02 \times \mathrm{tCK}$ (avg) from it, whereas if an input clock has a worst case tCH (avg) of 0.52 , the tAOF, max should be derated by adding $0.02 \times \mathrm{tCK}$ (avg) to it. Therefore, we have;
tAOF, min (derated) $=$ tAC, min - $0.5-\operatorname{Min}(0.5, \mathrm{tCH}(\mathrm{avg}), \min )] \times \mathrm{tCK}$ (avg)
tAOF, $\max ($ derated $)=\mathrm{tAC}, \max +0.6+[\operatorname{Max}(0.5, \mathrm{tCH}(\mathrm{avg}), \max )-0.5] \times \mathrm{tCK}(\mathrm{avg})$
or
tAOF, min (derated) $=\operatorname{Min}(\mathrm{tAC}, \min , \mathrm{tAC}, \min -[0.5-\mathrm{tCH}(\mathrm{avg}), \min ] x \operatorname{tCK}(\mathrm{avg})$ )
tAOF, max (derated) $=0.6+$ Max (tAC, max, tAC, max $+[t C H$ (avg), max -0.5] x tCK (avg))
where tCH (avg), min and tCH (avg), max are the minimum and maximum of tCH (avg) actually measured at the DRAM input balls.
Note that these deratings are in addition to the tAOF derating per input clock jitter, i.e. tJIT (duty) and $\operatorname{tERR}(6-10$ per ). However tAC values used in the equations shown above are from the timing parameter table and are not derated. Thus the final derated values for tAOF are;
tAOF, min (derated _ final) $=$ tAOF, min (derated) $+\{-\mathrm{t} I \mathrm{IT}$ (duty), max -tERR(6-10per), max $\}$
tAOF, $\max ($ derated _ final $)=$ tAOF, max (derated $)+\{-\mathrm{tJIT}($ duty $), \min -\operatorname{tERR}(6-10 \mathrm{per}), \min \}$

# 1Gb DDR2 SDRAM <br> <br> DDR2-1066 

 <br> <br> DDR2-1066}

Release
H5PS1G83EFR Series
For purposes of IDD testing, the following parameters are to be utilized

| Speed Bin (CL-tRCD-tRP) | DDR2-1066 | Units |
| :---: | :---: | :---: |
|  | 7-7-7 |  |
| CL(IDD) | 7 | tCK |
| $\mathrm{t}_{\mathrm{RCD}}(\mathrm{IDD})$ | 13.125 | ns |
| $t_{\text {RC }}$ (IDD) | 58.125 | ns |
| trRD(IDD)-x8 | 7.5 | ns |
| $\mathrm{t}_{\text {FAW-x8 }}$ | 35 | ns |
| ${ }^{\text {t }}$ CK(IDD) | 1.875 | ns |
| trASmin(IDD) | 45 | ns |
| tRASmax(IDD) | 70000 | ns |
| trP(IDD) | 13.125 | ns |
| tRFC(IDD)-256Mb | 75 | ns |
| tRFC(IDD)-512Mb | 105 | ns |
| tRFC(IDD)-1Gb | 127.5 | ns |

Detailed IDD7
The detailed timings are shown below for IDD7. Changes will be required if timing parameter changes are made to the specification.

Legend: A = Active; RA = Read with Autoprecharge; D = Deselect

I DD7: Operating Current: All Bank I nterleave Read operation
All banks are being interleaved at minimum tRC(IDD) without violating tRRD(IDD) using a burst length of 4 . Control and address bus inputs are STABLE during DESELECTs. IOUT $=0 \mathrm{~mA}$

## Timing Patterns for 8 bank devices $\mathbf{x 8}$ (1KB Page size)

-DDR2-1066 all bins: A0 RA0 D D A1 RA1 D D A2 RA2 D D A3 RA3 D D D D D A4 RA4 D D A5 RA5 D D A6 RA6 D D A7 RA7 D D D D

Release
H5PS1G83EFR Series

### 3.5. Input/ Output Capacitance

| Parameter | Symbol | DDR2-1066 |  | Units |
| :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max |  |
| Input capacitance, CK and $\overline{\mathrm{CK}}$ | CCK | 1.0 | 2.0 | pF |
| Input capacitance delta, CK and $\overline{\mathrm{CK}}$ | CDCK | x | 0.25 | pF |
| Input capacitance, all other input-only pins | Cl | 1.0 | 1.75 | pF |
| Input capacitance delta, all other input-only pins | CDI | X | 0.25 | pF |
| Input/output capacitance, DQ, DM, DQS, $\overline{\text { DQS }}$ | ClO | 2.5 | 3.5 | pF |
| Input/output capacitance delta, DQ, DM, DQS, $\overline{\mathrm{DQS}}$ | CDIO | x | 0.5 | pF |

## 4. Electrical Characteristics \& AC Timing Specification

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\text {CASE }} \leq 95^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{DDQ}}=1.8 \mathrm{~V}+/-0.1 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD}}=1.8 \mathrm{~V}+/-0.1 \mathrm{~V}\right)$

## Refresh Parameters by Device Density

| Parameter |  | Symbol | 256Mb | 512Mb | 1Gb | 2Gb | 4Gb | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Refresh to Active /Refresh command time |  | tRFC | 75 | 105 | 127.5 | 195 | 327.5 | ns |
| Average periodic refresh interval | tREFI | $0{ }^{\circ} \mathrm{C} \leq \mathrm{T}_{\text {CASE }} \leq 85{ }^{\circ} \mathrm{C}$ | 7.8 | 7.8 | 7.8 | 7.8 | 7.8 | us |
|  |  | $85^{\circ} \mathrm{C}<\mathrm{T}_{\text {CASE }} \leq 95^{\circ} \mathrm{C}$ | 3.9 | 3.9 | 3.9 | 3.9 | 3.9 | us |

DDR2 SDRAM speed bins and tRCD, tRP and tRC for corresponding bin

| Speed | DDR2-1066 | Units |
| :---: | :---: | :---: |
| Bin(CL-tRCD-tRP) | $7-7-7$ |  |
| Parameter | $\min$ | tCK |
| CAS Latency | 7 | ns |
| tRCD $:$ ACT to RD(A) or WT(A) Delay | 13.125 | ns |
| tRP $:$ PRE to ACT Delay | 13.125 | ns |
| tRAS $:$ ACT to PRE Delay | $45 \min / 70000 \mathrm{max}$ | ns |
| tRC $:$ ACT to ACT Delay | 58.125 | ns |
| tCK(avg) @ CL=7 | $1.875 \min / 7.5 \max$ |  |

Release
H5PS1G83EFR Series
Timing Parameters by Speed Grade
(Refer to notes for information related to this table at the following pages of this table)

| Parameter | Symbol | DDR2-1066 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | min | max |  |  |
| DQ output access time from $\mathrm{CK} / \overline{\mathrm{CK}}$ | tAC | -350 | +350 | ps | 35 |
| DQS output access time from CK/ $\overline{\mathrm{CK}}$ | tDQSCK | -325 | +325 | ps | 35 |
| CK high-level width | tCH | 0.48 | 0.52 | tCK | 30, 31 |
| CK low-level width | tCL | 0.48 | 0.52 | tCK | 30, 31 |
| CK half period | tHP | $\begin{gathered} \min \\ (\mathrm{tCL}, \mathrm{tCH}) \end{gathered}$ | - | ps | 32 |
| Clock cycle time, $\mathrm{CL}=\mathrm{x}$ | tCK | 1875 | 7500 | ps | 30, 31 |
| DQ and DM input setup time (differential strobe) | tDS <br> (base) | 0 | - | ps | $\begin{gathered} 6,7,8 \\ 17,23 \\ 26 \end{gathered}$ |
| DQ and DM input hold time (differential strobe) | tDH <br> (base) | 75 | - | ps | $\begin{gathered} \hline 6,7,8 \\ 16,23, \\ 26 \\ \hline \end{gathered}$ |
| Control \& Address input pulse width for each input | tIPW | 0.6 | - | tCK(avg) |  |
| DQ and DM input pulse width for each input | tDIPW | 0.35 | - | tCK(avg) |  |
| Data-out high-impedance time from $\mathrm{CK} / \overline{\mathrm{CK}}$ | tHZ | - | tAC max | ps | 15, 35 |
| DQS low-impedance time from $\mathrm{CK} / \overline{\mathrm{CK}}$ | tLZ(DQS) | tAC min | tAC max | ps | 15, 35 |
| DQ low-impedance time from CK/ $\overline{\mathrm{CK}}$ | tLZ(DQ) | 2*tAC min | tAC max | ps | 15, 35 |
| DQS-DQ skew for DQS and associated DQ signals | tDQSQ | - | 175 | ps | 11 |
| DQ hold skew factor | tQHS | - | 250 | ps | 33 |
| DQ/DQS output hold time from DQS | tQH | tHP - tQHS | - | ps | 34 |
| First DQS latching transition to associated clock edge | tDQSS | -0.25 | $+0.25$ | tCK(avg) | 25 |
| DQS input high pulse width | tDQSH | 0.35 | - | tCK(avg) |  |
| DQS input low pulse width | tDQSL | 0.35 | - | tCK(avg) |  |
| DQS falling edge to CK setup time | tDSS | 0.2 | - | tCK(avg) | 25 |
| DQS falling edge hold time from CK | tDSH | 0.2 | - | tCK(avg) | 25 |
| Mode register set command cycle time | tMRD | 2 | - | tCK |  |
| Write postamble | tWPST | 0.4 | 0.6 | tCK(avg) | 10 |
| Write preamble | tWPRE | 0.35 | - | tCK(avg) |  |
| Address and control input setup time | tIS(base) | 125 | - | ps | $\begin{gathered} 5,7,9 \\ 19,24 \\ \hline \end{gathered}$ |
| Address and control input hold time | tl H(base) | 200 | - | ps | $\begin{gathered} 5,7,9 \\ 20,24 \end{gathered}$ |

(Refer to notes for information related to this table at the following pages of this table)

| Parameter | Symbol | DDR2-1066 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | min | max |  |  |
| Read preamble | tRPRE | 0.9 | 1.1 | tCK(avg) | 16, 36 |
| Read postamble | tRPST | 0.4 | 0.6 | tCK(avg) | 16, 37 |
| Active to active command period for 2KB page size products | tRRD | 7.5 | - | ns | 4,27 |
| Four Active Window for 2KB page size products | tFAW | 35 | - | ns | 27 |
| $\overline{\mathrm{CAS}}$ to $\overline{\mathrm{CAS}}$ command delay | tCCD | 2 |  | tCK |  |
| Write recovery time | tWR | 15 | - | ns | 27 |
| Auto precharge write recovery + precharge time | tDAL | WR+tRP | - | tCK | 28 |
| Internal write to read command delay | tWTR | 7.5 | - | ns | 21, 27 |
| Internal read to precharge command delay | tRTP | 7.5 |  | ns | 3, 27 |
| Exit self refresh to a non-read command | tXSNR | tRFC + 10 |  | ns | 27 |
| Exit self refresh to a read command | tXSRD | 200 | - | tCK |  |
| Exit precharge power down to any non-read command | tXP | 3 | - | tCK |  |
| Exit active power down to read command | tXARD | 3 |  | tCK | 1 |
| Exit active power down to read command (Slow exit, Lower power) | tXARDS | 10 - AL |  | tCK | 1, 2 |
| CKE minimum pulse width (high and low pulse width) | ${ }^{\text {t }}$ CKE | 3 |  | tCK | 22 |
| ODT turn-on delay | ${ }^{\text {t }}$ AOND | 2 | 2 | tCK | 13 |
| ODT turn-on | ${ }^{\text {t }} \mathrm{AON}$ | tAC(min) | $\begin{gathered} \text { tAC(max) } \\ +2.575 \end{gathered}$ | ns | 6, 13, 35 |
| ODT turn-on(Power-Down mode) | ${ }^{\text {t }}$ AONPD | tAC(min) +2 | $\begin{gathered} 3 \mathrm{tCK}+ \\ \text { tAC(max) }+1 \end{gathered}$ | ns |  |
| ODT turn-off delay | ${ }^{\text {t }}$ AOFD | 2.5 | 2.5 | tCK | 14, 39 |
| ODT turn-off | ${ }^{\text {t }}$ AOF | tAC(min) | $\begin{gathered} \mathrm{tAC}(\max )+ \\ 0.6 \end{gathered}$ | ns | $\begin{gathered} 14,38, \\ 39 \end{gathered}$ |
| ODT turn-off (Power-Down mode) | ${ }^{\text {t }}$ AOFPD | tAC(min) +2 | $\begin{gathered} 2.5 \mathrm{tCK} \\ \text { avg+ } \\ \mathrm{tAC}(\max )+1 \end{gathered}$ | ns |  |
| ODT to power down entry latency | tANPD | 4 |  | tCK |  |
| ODT power down exit latency | tAXPD | 11 |  | tCK |  |
| OCD drive mode output delay | tOIT | 0 | 12 | ns | 27 |
| Minimum time clocks remains ON after CKE asynchronously drops LOW | tDelay | $\begin{gathered} \mathrm{tIS}+\mathrm{tCK}(\mathrm{avg}) \\ +\mathrm{tl} \mathrm{H} \end{gathered}$ |  | ns | 12 |

## General notes, which may apply for all AC parameters

## 1. Slew Rate Measurement Levels

a. Output slew rate for falling and rising edges is measured between VTT -250 mV and $\mathrm{V} T \mathrm{~T}+250 \mathrm{mV}$ for single ended signals.
For differential signals (e.g. DQS - $\overline{\mathrm{DQS}}$ ) output slew rate is measured between $\mathrm{DQS}-\overline{\mathrm{DQS}}=-500 \mathrm{mV}$ and DQS

- $\overline{\mathrm{DQS}}=+500 \mathrm{mV}$. Output slew rate is guaranteed by design, but is not necessarily tested on each device.
b. Input slew rate for single ended signals is measured from dc-level to ac-level: from VIL(dc) to VIH(ac) for rising edges and from
VIH(dc) and VIL(ac) for falling edges.
For differential signals (e.g. CK $-\overline{\mathrm{CK}}$ ) slew rate for rising edges is measured from $\mathrm{CK}-\overline{\mathrm{CK}}=-250 \mathrm{mV}$ to $\mathrm{CK}-\overline{\mathrm{CK}}=$ +500 mV ( 250 mV to -500 mV for falling egdes).
c. VID is the magnitude of the difference between the input voltage on $C K$ and the input voltage on $\overline{\mathrm{CK}}$, or between DQS and $\overline{\mathrm{DQS}}$ for differential strobe.


## 2. DDR2 SDRAM AC timing reference load

The following figure represents the timing reference load used in defining the relevant timing parameters of the part. It is not intended to be either a precise representation of the typical system environment nor a depiction of the actual load presented by a production tester. System designers will use IBIS or other simulation tools to correlate the timing reference load to a system environment. Manufacturers will correlate to their production test conditions (generally a coaxial transmission line terminated at the tester electronics).


AC Timing Reference Load
The output timing reference voltage level for single ended signals is the crosspoint with VTT. The output timing reference voltage level for differential signals is the crosspoint of the true (e.g. DQS) and the complement (e.g. DQS) signal.

## 3. DDR2 SDRAM output slew rate test load

Output slew rate is characterized under the test conditions as shown below.


Slew Rate Test Load

## 4. Differential data strobe

DDR2 SDRAM pin timings are specified for either single ended mode or differential mode depending on the setting of the EMRS "Enable DQS" mode bit; timing advantages of differential mode are realized in system design. The method by which the DDR2 SDRAM pin timings are measured is mode dependent. In single

VREF. In differential mode, these timing relationships are measured relative to the crosspoint of DQS and its complement, $\overline{\mathrm{DQS}}$. This distinction in timing methods is guaranteed by design and characterization. Note that when differential data strobe mode is disabled via the EMRS, the complementary pin, $\overline{\mathrm{DQS}}$, must be tied externally to VSS through a 20 ohm to 10 K ohm resistor to insure proper operation.


Figure -- Data input (write) timing


Figure -- Data output (read) timing
5. AC timings are for linear signal transitions. See System Derating for other signal transitions.
6. All voltages referenced to VSS.
7. These parameters guarantee device behavior, but they are not necessarily tested on each device.

They may be guaranteed by device design or tester correlation.
8. Tests for AC timing, IDD, and electrical (AC and DC) characteristics, may be conducted at nominal reference/ supply voltage levels, but the related specifications and device operation are guaranteed for the full voltage range specified.

## Specific Notes for dedicated AC parameters

1. User can choose which active power down exit timing to use via MRS(bit 12). tXARD is expected to be used for fast active power down exit timing. tXARDS is expected to be used for slow active power down exit timing where a lower power value is defined by each vendor data sheet.
2. AL = Additive Latency
3. This is a minimum requirement. Minimum read to precharge timing is $A L+B L / 2$ providing the tRTP and tRAS(min) have been satisfied.
4. A minimum of two clocks $(2 * \mathrm{tCK})$ is required irrespective of operating frequency
5. Timings are guaranteed with command/address input slew rate of $1.0 \mathrm{~V} / \mathrm{ns}$. See System Derating for other slew rate values.
6. Timings are guaranteed with data, mask, and (DQS/RDQS in singled ended mode) input slew rate of $1.0 \mathrm{~V} / \mathrm{ns}$.

See System Derating for other slew rate values.
7. Timings are guaranteed with $C K / \overline{C K}$ differential slew rate of $2.0 \mathrm{~V} / \mathrm{ns}$. Timings are guaranteed for DQS signals with a differen tial slew rate of $2.0 \mathrm{~V} / \mathrm{ns}$ in differential strobe mode and a slew rate of $1 \mathrm{~V} / \mathrm{ns}$ in single ended mode. See System Derating for other slew rate values.

| tDS, tDH Derating Values for DDR2-1066(ALL units in 'ps', Note 1 applies to entire Table) |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | DQS, $\overline{\text { DQS }}$ Differential Slew Rate |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 4.0 V/ns |  | 3.0 V/ns |  | 2.0 V/ns |  | 1.8 V/ns |  | 1.6 V/ns |  | 1.4 V/ns |  | 1.2 V/ns |  | 1.0 V/ns |  | $0.8 \mathrm{~V} / \mathrm{ns}$ |  |
|  |  | $\stackrel{\triangle}{\triangle}$ |  | tDS | $\begin{gathered} \hline \hline \triangle \\ \text { tDH } \end{gathered}$ | $\begin{gathered} \triangle \\ \text { tDS } \end{gathered}$ | $\begin{gathered} \hline \triangle \\ \text { tDH } \end{gathered}$ | $\stackrel{\triangle}{\triangle}$ | $\overline{\|c\|} \begin{gathered} \triangle \\ \text { tDH } \end{gathered}$ | $\bar{\triangle}$ | $\begin{gathered} \hline \hline \triangle \\ \text { tDH } \end{gathered}$ | $\stackrel{\triangle}{\square}$ | $\begin{gathered} \hline \triangle \\ \text { tDH } \end{gathered}$ | $\stackrel{\triangle}{\square}$ | $\underset{\mathrm{tDH}}{\triangle}$ | $\stackrel{\triangle}{\square}$ | $\begin{array}{\|c\|} \hline \hline \triangle \\ \text { tDH } \end{array}$ | $\bar{\triangle}$ | $\begin{gathered} \triangle \\ \mathrm{tDH} \end{gathered}$ |
|  | 2.0 | 100 | 45 | 100 | 45 | 100 | 45 | - | - | - | - | - | - | - | - | - | - | - | - |
|  | 1.5 | 67 | 21 | 67 | 21 | 67 | 21 | 79 | 33 | - | - | - | - | - | - | - | - | - | - |
|  | 1.0 | 0 | 0 | 0 | 0 | 0 | 0 | 12 | 12 | 24 | 24 | - | - | - | - | - | - | - | - |
|  | 0.9 | - | - | -5 | -14 | -5 | -14 | 7 | -2 | 19 | 10 | 31 | 22 | - | - | - | - | - | - |
|  | 0.8 | - | - | - | - | -13 | -31 | -1 | -19 | 11 | -7 | 23 | 5 | 35 | 17 | - | - | - | - |
| V/ns | 0.7 | - | - | - | - | - | - | -10 | -42 | 2 | -30 | 14 | -18 | 26 | -6 | 38 | 6 | - | - |
|  | 0.6 | - | - | - | - | - | - | - | - | -10 | -59 | 2 | -47 | 14 | -35 | 26 | -23 | 38 | -11 |
|  | 0.5 | - | - | - | - | - | - | - | - | - | - | -24 | -89 | -12 | -77 | 0 | -65 | 12 | -53 |
|  | 0.4 | - | - | - | - | - | - | - | - | - | - | - | - | -52 | -140 | -40 | -128 | -28 | -116 |

1) For all input signals the total tIS (setup time) and tIH (hold) time) required is calculated by adding the datasheet value to the derating value listed in above Table.

Setup(tIS) nominal slew rate for a rising signal is defined as the slew rate between the last crossing of $V_{\text {REF }}(\mathrm{dc})$ and the first crossing of $\mathrm{V}_{I H}(\mathrm{ac})$ min. Setup(tIS) nominal slew rate for a falling signal is defined as the slew rate between the last crossing of $V_{R E F}(d c)$ and the first crossing of $V_{I L}(\mathrm{ac})$ max. If the actual signal is always earlier than the nominal slew rate for line between shaded ' $V_{\text {REF }}(\mathrm{dc})$ to ac region', use nominal slew rate for derating value(see fig a.) If the actual signal is later than the nominal slew rate line anywhere between shaded ' $V_{R E F}(\mathrm{dc})$ to ac region', the slew rate of a tangent line to the actual signal from the ac level to dc level is used for derating value(see Fig b.)
Hold $(\mathrm{tlH})$ nominal slew rate for a rising signal is defined as the slew rate between the last crossing of $\mathrm{VIL}(\mathrm{dc})$ max and the first crossing of $\mathrm{V}_{\text {REF }}(\mathrm{dc})$. Hold $(\mathrm{tIH})$ nominal slew rate for a falling signal is defined as the slew rate between the last crossing of $V_{\text {REF }}(\mathrm{dc})$. If the actual signal is always later than the nominal slew rate line between shaded ' $d c$ to $V_{\text {REF }}(\mathrm{dc})$ region', use nominal slew rate for derating value(see Fig.c)

If the actual signal is earlier than the nominal slew rate line anywhere between shaded 'dc to $\mathrm{V}_{\text {REF }}(\mathrm{dc}$ ) region', the slew rate of a tangent line to the actual signal from the dc level to $\mathrm{V}_{\text {REF }}(\mathrm{dc})$ level is used for derating value(see Fig d.)
Although for slow rates the total setup time might be negative(i.e. a valid input signal will not have reached $V_{I H / I L}(\mathrm{ac})$ at the time of the rising clock transition) a valid input signal is still required to complete the transition and reach $\mathrm{V}_{\mathrm{IH} / \mathrm{IL}}(\mathrm{ac})$.
For slew rates in between the values listed in table, the derating values may obtained by linear interpolation.
These values are typically not subject to production test. They are verified by design and characterization.

Fig. a I llustration of nominal slew rate for tIS,tDS


Fig. -b I Ilustration of tangent line for tIS,tDS


[^0]Fig. - c Illustration of nominal line for tl H, tDH


Fig. -d Illustration of tangent line for tI H, tDH


Hold Slew Rate $=$ Tangent line[Vref(dc)-V ${ }_{\text {lL }}(\mathrm{ac})$ max] $]$
Rising Signal $=\frac{\text { Delta TR }}{}$
$\underset{\text { Falling Signal }}{\text { Hold Slew Rate }}=\frac{\left.\text { Tangent line[ } V_{H}(\mathrm{ac}) m i n-\operatorname{Vref}(\mathrm{dc})\right]}{\text { Delta TF }}$
10. The maximum limit for this parameter is not a device limit. The device will operate with a greater value for this parameter, but system performance (bus turnaround) will degrade accordingly.
11. tDQSQ: Consists of data pin skew and output pattern effects, and $p$-channel to $n$-channel variation of the output drivers as well as output slew rate mismatch between DQS / DQS and associated DQ in any given cycle.
12. The clock frequency is allowed to change during self-refresh mode or precharge power-down mode. In case of clock frequency change during precharge power-down, a specific procedure is required as described in section Input clock frequency change during precharge power down.
13. ODT turn on time min is when the device leaves high impedance and ODT resistance begins to turn on. ODT turn on time max is when the ODT resistance is fully on. Both are measured from tAOND, which is interpreted as 2 clock cycles after the clock edge that registered a first ODT HIGH counting the actual input clock edges.
14. ODT turn off time min is when the device starts to turn off ODT resistance. ODT turn off time max is when the bus is in high impedance. Both are measured from tAOFD, which is interpreted as $0.5 \times \mathrm{tCK}$ (avg) [ns] after the second trailing clock edge counting from the clock edge that registered a first ODT LOW and by counting the actual input clock edges. For DDR2-1066, this is 0.9375 [ns] ( $=0.5 \times 1.875$ [ns]) after the second trailing clock edge counting from the clock edge that registered a first ODT LOW and by counting the actual input clock edges.
15. tHZ and tLZ transitions occur in the same access time as valid data transitions. Thesed parameters are referenced to a specific voltage level which specifies when the device output is no longer driving(tHZ), or begins driving (tLZ). Below figure shows a method to calculate the point when device is no longer driving (tHZ), or begins driving (tLZ) by measuring the signal at two different voltages. The actual voltage measurement points are not critical as long as the calculation is consistenet.
16. tRPST end point and tRPRE begin point are not referenced to a specific voltage level but specify when the device output is no longer driving (tRPST), or begins driving (tRPRE). Below figure shows a method to calculate these points when the device is no longer driving (tRPST), or begins driving (tRPRE). Below Figure shows a method to calculate these points when the device is no longer driving (tRPST), or begins driving (tRPRE) by measuring the signal at two different voltages. The actual voltage measurement points are not critical as long as the calculation is consistent.

tHZ , tRPST end point $=2 *$ T1-T2

tLZ , tRPRE begin point $=2 *$ T1-T2
17. Input waveform timing tDS with differential data strobe enabled $M R[b i t 10]=0$, is referenced from the input signal crossing at the $\mathrm{VIH}(\mathrm{ac})$ level to the differential data strobe crosspoint for a rising signal, and from the input signal crossing at the $\mathrm{VIL}(\mathrm{ac})$ level to the differential data strobe crosspoint for a falling signal applied to the device under test. DQS, DQS signals must be monotonic between Vil(dc)max and Vih(dc)min.
18. Input waveform timing tDH with differential data strobe enabled $M R[b i t 10]=0$, is referenced from the differential data strobe crosspoint to the input signal crossing at the $\mathrm{VIH}(\mathrm{dc})$ level for a falling signal and from the differential data strobe crosspoint to the input signal crossing at the VIL(dc) level for a rising signal applied to the device under test. DQS, DQS signals must be monotonic between Vil(dc)max and Vih(dc)min.

Differential Input waveform timing

19. Input waveform timing is referenced from the input signal crossing at the $\mathrm{VIH}(\mathrm{ac})$ level for a rising signal and VIL(ac) for a falling signal applied to the device under test.
20. Input waveform timing is referenced from the input signal crossing at the VIL(dc) level for a rising signal and VIH(dc) for a falling signal applied to the device under test.
21. tWTR is at lease two clocks ( 2 xnCK ) independent of operation frequency.
22. tCKEmin of 3 clocks means CKE must be registered on three consecutive positive clock edges. CKE must remain at the valid input level the entire time it takes to achieve the 3 clocks of registration. Thus, after any CKE transition, CKE may not transition from its valid level during the time period of tIS $+2 *$ tCK +tIH .
23. If tDS or tDH is violated, data corruption may occur and the data must be re-written with valid data before a valid READ can be executed.
24. These parameters are measured from a command/address signal (CKE, CS, RAS, CAS, WE, ODT, BAO, A0, A1, etc.) transition edge to its respective clock signal (CK/CK) crossing. The spec values are not affected by the amount of clock jitter applied (i.e. tJIT(per), tIIT(cc), etc.), as the setup and hold are relative to the clock signal crossing that latches the command/address. That is, these parameters should be met whether clock jitter is present or not.
25. These parameters are measured from a data strobe signal ((L/U/R)DQS/ $\overline{\mathrm{DQS}})$ crossing to its respective clock signal (CK/CK) crossing. The spec values are not affected by the amount of clock jitter applied (i.e. tJIT(per), tJIT(cc), etc.), as these are relative to the clock signal crossing. That is, these parameters should be met whether clock jitter is present or not.
26. These parameters are measured from a data signal ((L/U) DM, (L/U) DQ0, (L/U) DQ1, etc.) transition edge to its respective data strobe signal ((L/U/R)DQS/DQS) crossing.
27. For these parameters, the DDR2 SDRAM device is characterized and verified to support tnPARAM $=\operatorname{RU}\{\operatorname{tPARAM} / \operatorname{tCK}(a v g)\}$, which is in clock cycles, assuming all input clock jitter specifications are satisfied.
For example, the device will support $\operatorname{tnRP}=\operatorname{RU}\{t R P / t C K(a v g)\}$, which is in clock cycles, if all input clock jitterspecifications are met. This means: For DDR2-1066 7-7-7, of which tRP $=13.125 \mathrm{~ns}$, the device will support tnRP $=\operatorname{RU}\{\operatorname{tRP} / \operatorname{tCK}(\mathrm{avg})\}=7$, i.e. as long as the input clock jitter specifications are met, Precharge command at Tm and Active command at $\mathrm{Tm}+7$ is valid even if ( $\mathrm{Tm}+7-\mathrm{Tm}$ ) is less than 13.127ns due to input clock jitter.
28. Specific Note 28 tDAL [nCK] = WR [nCK] + tnRP [nCK] = WR + RU \{tRP [ps]/tCK(avg) [ps] \}, where WR is the value programmed in the mode register set and RU stands for round up.

Example: For DDR2-1066 7-7-7 at $\mathrm{tCK}(\mathrm{avg})=1.875 \mathrm{~ns}$ with WR programmed to 8 nCK , $\mathrm{tDAL}=8+\mathrm{RU}\{13.125 \mathrm{~ns} / 1.875 \mathrm{~ns}\}[\mathrm{nCK}]=8+7[\mathrm{nCK}]=15[\mathrm{nCK}]$
29. New units, 'tCK(avg)' and 'nCK', are introduced in DDR2-1066.

Unit 'tCK(avg)' represents the actual tCK(avg) of the input clock under operation.
Unit ' $n C K$ ' represents one clock cycle of the input clock, counting the actual clock edges.
ex) $t X P=3$ [nCK] means; if Power Down exit is registered at Tm, an Active command may be registered at Tm+3, even if (Tm+3-Tm) is $3 x$ tCK(avg) + tERR(3per),min.
30. Input clock jitter spec parameter. These parameters and the ones in the table below are referred to as 'input clock jitter spec parameters' and these parameters apply to DDR2-1066. The jitter specified is a random jitter meeting a Gaussian distribution.

| Parameter | Symbol | DDR2-1066 |  | Units | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | min | max |  |  |
| Clock period jitter | tJIT(per) | -90 | 90 | ps | 30 |
| Clock period jitter during DLL locking period | tJIT(per, Ick) | -80 | 80 | ps | 30 |
| Cycle to cycle clock period jitter | tJIT(cc) | -180 | 180 | ps | 30 |
| Cycle to cycle clock period jitter during DLL locking period | tJIT(cc, lck) | -160 | 160 | ps | 30 |
| Cumulative error across 2 cycles | tERR(2per) | -132 | 132 | ps | 30 |
| Cumulative error across 3 cycles | tERR(3per) | -157 | 157 | ps | 30 |
| Cumulative error across 4 cycles | tERR(4per) | -175 | 175 | ps | 30 |
| Cumulative error across 5 cycles | tERR(5per) | -188 | 188 | ps | 30 |
| Cumulative error across n cycles, $\mathrm{n}=6 \ldots 10$, inclusive | tERR(6~10per) | -250 | 250 | ps | 30 |
| Cumulative error across n cycles, $n=11 \ldots 50$, inclusive | tERR(11~50per) | -425 | 425 | ps | 30 |
| Duty cycle jitter | tIIT(duty) | -75 | 75 | ps | 30 |

31. These parameters are specified per their average values, however it is understood that the following relationship between the average timing and the absolute instantaneous timing holds at all times. (Min and max of SPEC values are to be used for calculations in the table below.

| Parameter | Symbol | min | max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Absolute clock period | tCK(abs) | tCK(avg),min+tJIT(per),min | tCK(avg), max+tJIT(per), max | ps |
| Absolute clock HIGH pulse width | $\mathrm{tCH}(\mathrm{abs})$ | $\mathrm{tCH}(\mathrm{avg})$, min $x$ tCK(avg), min + tJIT(duty),min | tCH (avg), max $x$ tCK (avg), max + tJIT(duty), max | ps |
| Absolute clock LOW pulse width | tCL(abs) | tCL(avg), min $x$ tCK (avg), min + tIIT(duty),min | tCL(avg), max $x$ tCK(avg), max + tJIT(duty), max | ps |

Example: For DDR2-1066, tCH(abs), $\mathrm{min}=(0.48 \times 1875 \mathrm{ps})-75 \mathrm{ps}=825 \mathrm{ps}$
32. tHP is the minimum of the absolute half period of the actual input clock. tHP is an input parameter but not an input specification parameter. It is used in conjunction with tQHS to derive the DRAM output timing tQH.
The value to be used for tQH calculation is determined by the following equation;
tHP = Min ( tCH(abs), tCL(abs) ),
where,
$\mathrm{tCH}(\mathrm{abs})$ is the minimum of the actual instantaneous clock HIGH time;
tCL(abs) is the minimum of the actual instantaneous clock LOW time;
33. tQHS accounts for:

1) The pulse duration distortion of on-chip clock circuits, which represents how well the actual tHP at the input is transferred to the output; and
2) The worst case push-out of DQS on one transition followed by the worst case pull-in of DQ on the next transition, both of which are independent of each other, due to data pin skew, output pattern effects, and p -channel to n -channel variation of the output drivers
34. $\mathrm{tQH}=\mathrm{tHP}-\mathrm{tQHS}$, where:
tHP is the minimum of the absolute half period of the actual input clock; and tQHS is the specification value under the max column.
\{The less half-pulse width distortion present, the larger the tQH value is; and the larger the valid data eye will be.\}
Examples:
1) If the system provides tHP of 1315 ps into a DDR2-1066 SDRAM, the DRAM provides tQH of 575 ps minimum.
2) If the system provides tHP of 900 ps into a DDR2-1066 SDRAM, the DRAM provides tQH of 650 ps minimum.
35. When the device is operated with input clock jitter, this parameter needs to be derated by the actual tERR(6-10per) of the input clock. (output deratings are relative to the SDRAM input clock.)
For example, if the measured jitter into a DDR2-1066 SDRAM has tERR( $6-10 \mathrm{per}$ ), $\mathrm{min}=-202 \mathrm{ps}$ and $\operatorname{tERR}(6-$
10 per ), $\mathrm{max}=+223 \mathrm{ps}$,
then $\operatorname{tDQSCK}, \min ($ derated $)=\operatorname{tDQSCK}, \min -\operatorname{tERR}(6-10 \mathrm{per}), \max =-300 \mathrm{ps}-223 \mathrm{ps}=-523 \mathrm{ps}$ and $\operatorname{tDQSCK}, \max ($ derated) $=$ tDQSCK, max $-\operatorname{tERR}(6-10 \mathrm{per}), \min =300 \mathrm{ps}+202 \mathrm{ps}=+502 \mathrm{ps}$. Similarly, tLZ(DQ) for DDR2-1066 derates to $t L Z(D Q), \min (d e r a t e d)=-700 \mathrm{ps}-223 \mathrm{ps}=-923 \mathrm{ps}$ and tLZ(DQ), $\max ($ derated $)=350 \mathrm{ps}+202 \mathrm{ps}=+552 \mathrm{ps}$. (Caution on the min/max usage!)
36. When the device is operated with input clock jitter, this parameter needs to be derated by the actual $\mathrm{t} I \mathrm{IT}$ (per) of the input clock. (output deratings are relative to the SDRAM input clock.)
For example, if the measured jitter into a DDR2-1066 SDRAM has $\mathrm{t} I \mathrm{IT}$ (per), min $=-72 \mathrm{ps}$ and $\mathrm{t} I \mathrm{IT}$ (per), max $=+63$ ps , then tRPRE, $\min ($ derated $)=$ tRPRE, $\min +\mathrm{t} \boldsymbol{\mathrm { II }}$ (per), $\min =0.9 \times \operatorname{tCK}($ avg $)-72 \mathrm{ps}=+1615.5 \mathrm{ps}$ and tRPRE, $\max ($ derated $)=$ tRPRE, $\max +\mathrm{t} \boldsymbol{I} \mathrm{IT}($ per $), \max =1.1 \times \operatorname{tCK}(\mathrm{avg})+63 \mathrm{ps}=+2125.5 \mathrm{ps}$. (Caution on the min $/ \mathrm{max}$ usage!)
37. When the device is operated with input clock jitter, this parameter needs to be derated by the actual $\mathrm{t} \boldsymbol{I T}$ (duty) of the input clock. (output deratings are relative to the SDRAM input clock.)
For example, if the measured jitter into a DDR2-1066 SDRAM has $\mathrm{t} \boldsymbol{\mathrm { II }}$ (duty), $\mathrm{min}=-72 \mathrm{ps}$ and $\mathrm{t} I \mathrm{IT}$ (duty), $\mathrm{max}=+63$ ps , then tRPST, $\min$ (derated) $=$ tRPST, $\min +\mathrm{t} I \mathrm{IT}($ duty $), \min =0.4 \mathrm{xtCK}(\mathrm{avg})-72 \mathrm{ps}=+678 \mathrm{ps}$ and tRPST,max(derated) $=$ tRPST, $\max +\mathrm{t} \mathrm{IIT}($ duty $), \max =0.6 \times \mathrm{tCK}(\mathrm{avg})+63 \mathrm{ps}=+1188 \mathrm{ps}$. (Caution on the min/max usage!)

38 When the device is operated with input clock jitter, this parameter needs to be derated by $\{-\mathrm{t} \mid \mathrm{IT}$ (duty), max -$\operatorname{tERR}(6-10 \mathrm{per}), \max \}$ and $\{-\mathrm{t}$ IT(duty), min - $\operatorname{tERR}(6-10 \mathrm{per}), \min \}$ of the actual input clock. (output deratings are relative to the SDRAM input clock.)
For example, if the measured jitter into a DDR2-1066 SDRAM has tERR(6-10per), min $=-202 \mathrm{ps}$, $\operatorname{tERR}(6-10 \mathrm{per})$, $\max$ $=+223 \mathrm{ps}, \mathrm{t} \mathrm{IIT}$ (duty), min $=-66 \mathrm{ps}$ and $\mathrm{t} I \mathrm{IT}$ (duty), $\mathrm{max}=+74 \mathrm{ps}$, then tAOF, min(derated) $=\mathrm{tAOF}, \mathrm{min}+\{-$ t IT (duty), max - tERR(6-10per), max $\}=-350 \mathrm{ps}+\{-74 \mathrm{ps}-223 \mathrm{ps}\}=-647 \mathrm{ps}$ and tAOF,max(derated) $=\mathrm{tAOF}, \max$ $+\{-\mathrm{t}$ IIT(duty), min $-\operatorname{tERR}(6-10 \mathrm{per}), \min \}=950 \mathrm{ps}+\{66 \mathrm{ps}+202 \mathrm{ps}\}=+1218 \mathrm{ps}$. (Caution on the min/max usage!)
39. For tAOFD of DDR2-1066, the $1 / 2$ clock of $n C K$ in the $2.5 \times n C K$ assumes a tCH(avg), average input clock HIGH pulse width of 0.5 relative to $\mathrm{tCK}(\mathrm{avg})$. tAOF , min and $\mathrm{tAOF}, \mathrm{max}$ should each be derated by the same amount as the actual amount of $\mathrm{tCH}(\mathrm{avg})$ offset present at the DRAM input with respect to 0.5 . For example, if an input clock has a worst case $\mathrm{tCH}(\mathrm{avg})$ of 0.48 , the tAOF , min should be derated by subtracting $0.02 \times \mathrm{tCK}(\mathrm{avg})$ from it, whereas if an input clock has a worst case $\mathrm{tCH}(\mathrm{avg})$ of 0.52 , the tAOF, max should be derated by adding $0.02 \times \mathrm{tCK}(\mathrm{avg})$ to it. Therefore, we have;
tAOF, min (derated) $=\mathrm{tAC}, \min -[0.5-\operatorname{Min}(0.5, \mathrm{tCH}(\mathrm{avg}), \min )] \times \mathrm{tCK}(\operatorname{avg})$
tAOF, $\max ($ derated $)=\mathrm{tAC}, \max +0.6+[\operatorname{Max}(0.5, \mathrm{tCH}(\operatorname{avg}), \max )-0.5] x \mathrm{tCK}(\mathrm{avg})$
or
tAOF, min(derated) $=\operatorname{Min}(\mathrm{tAC}, \min , \mathrm{tAC}, \min -[0.5-\mathrm{tCH}(\operatorname{avg}), \min ] \times \mathrm{tCK}(\mathrm{avg}))$
tAOF, max (derated) $=0.6+\operatorname{Max}(\mathrm{tAC}, \max , \mathrm{tAC}, \max +[\mathrm{tCH}(\mathrm{avg}), \max -0.5] \times \mathrm{tCK}(\operatorname{avg}))$
where $\mathrm{tCH}(\mathrm{avg})$, min and $\mathrm{tCH}(\mathrm{avg})$, max are the minimum and maximum of $\mathrm{tCH}(\mathrm{avg})$ actually measured at the DRAM input balls.
Note that these deratings are in addition to the tAOF derating per input clock jitter, i.e. tIIT(duty) and tERR(6-10per). However tAC values used in the equations shown above are from the timing parameter table and are not derated. Thus the final derated values for
tAOF are;
tAOF, min(derated_final) $=$ tAOF, min(derated) $+\{-\mathrm{t} I \mathrm{IT}$ (duty), max $-\operatorname{tERR}(6-10 \mathrm{per})$, max $\}$
tAOF, max(derated_final) $=$ tAOF, max(derated) $+\{-\mathrm{t} I \mathrm{IT}$ (duty), min $-\operatorname{tERR}(6-10 \mathrm{per}), \min \}$

## 5. Package Dimension

## Package Dimension(x8)

## 60Ball Fine Pitch Ball Grid Array Outline


< Top View>

< Bottom View>
Note: All dimensions are in millimeters.


[^0]:    Setup Slew Rate _ Tangent line[Vref(dc)-VIL(ac)max]
    Falling Signal $=$ Delta TF

