### CMOS PROGRAMMABLE PERIPHERAL INTERFACE: # TMP82C255AN-2 / TMP82C265BF-2 TMP82C255AN-10 / TMP82C265BF-10 #### GENERAL DESCRIPTION AND FEATURES The TMP82C255A/TMP82C265B is a CMOS high speed programmable input/output interface with six 8-bit I/O ports. The function is almost equivalent to TMP82C55A×2. The TMP82C265B has the function that ports state are selectable immediately after reset by hardware either in input state or output state. The TMP82C255A has not this function. The TMP82C255A/TMP82C265B is fabricated using Toshiba's CMOS Silicon Gate Technology. - (1) 48 programmable I/O terminals (8 bit × 6 ports) - (2) The ports of TMP82C265B are capable to set to output after reset by hardware. - (3) High Speed Version (TRD=100ns MAX: TMP82C255AN-10/TMP82C265BF-10) - (4) Low power consumption 3mA. Typ. $10\mu$ A. MAX. (@5V stand-by) - (5) Three operation modes (Mode 0, Mode 1, Mode 2) - (6) Bit set/reset capability (PC<sub>00</sub> to PC<sub>07</sub>, PC<sub>10</sub> to PC<sub>17</sub>) - (7) All ports are capable of driving darlington transistors -2.5mA. Typ. @VEXT=1.5V, REXT=1.1k $\Omega$ - (8) Extended operating temperature: $-40^{\circ}$ C to $+85^{\circ}$ C - (9) Two packages | TMP82C255AN | 64 PIN Shrink DIP | |-------------|--------------------------| | TMP82C265BF | 80 PIN Mini Flat Package | # 2. PIN CONNECTIONS (TOP VIEW) TMP82C255AN-2/TMP82C255AN-10 TMP82C265BF-2/TMP82C265BF-10 # 3. BLOCK DIAGRAM TMP82C255A #### TMP82C265B # 4. PIN NAMES AND PIN FUNCTIONS | Pin Name | Number<br>of Pin | Input/Output<br>3-state | Function | | | | |------------------------------------|------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | D <sub>7</sub> ~D <sub>0</sub> | 8 | I/O<br>3-state | 3-state bidirectional 8-bit data bus. Used for data transfer with MPU. Also, used for transfer of control words to this device and status information from this device. | | | | | PA <sub>07</sub> ~P <sub>A00</sub> | 8 | 1/0 | There are two 3-state 8-bit I/O Port named PA0 and PA1. Operation | | | | | PA <sub>17</sub> ~PA <sub>10</sub> | 8 | 3-state | mode and input/output configuration are defined by software. Port A contains the output latch buffer and input latch. | | | | | PB <sub>07</sub> ~PB <sub>00</sub> | 8 | 1/0 | here are two 3-state 8-bit I/O Port named PB0 and PB1. Operation | | | | | PB <sub>17</sub> ~PB <sub>10</sub> | 8 | 3-state | mode and input/output configuration are defined by software. Port A contains the output latch buffer and input latch. | | | | | PC <sub>07</sub> ~PC <sub>00</sub> | 8 | 1/0 | There are two 3-state 8-bit I/O Port named PC0 and PC1. Operation mode and input/output configuration are defined by software. Port C can be divided into two 4-bit ports by the mode control and also, | | | | | PC <sub>17</sub> ~PC <sub>10</sub> | 8 | 3-state | used as the control signal for Port A and Port B. In this case, each 3 bits of $PC_{00}$ to $PC_{02}$ and $PC_{10}$ to $PC_{12}$ are used for Port B control and each 5 bits of $PC_{03}$ to $PC_{07}$ and $PC_{13}$ to $PC_{17}$ for Port A control. | | | | | CS0 | 1. | Input | Chip select input. When the terminal $\overline{CSO}$ is at "L" level, data transfer between BLOCK-0 and MPU is possible. And when the terminal $\overline{CSO}$ is at "L" level, data transfer between BLOCK-1 and | | | | | CS1 | 1 | mpat | MPU is possible. At "H" level, the data bus is placed in the high impedance state and control from the processor is ignored. | | | | | A <sub>0</sub> , A <sub>1</sub> | 2 | Input | Used for selecting Port A, B, C and the control registers. Normally this terminal is connected to low order 2 bits of the address bus. | | | | | RD | 1 | Input | Read signal. Only the TMP82C265B has this terminal. When this terminal is at "L" level, data or status information in this device is transferred to MPU. | | | | | WR | 1 | Input | Write signal. Only the TMP82C265B has this terminal. When this terminal is at "L" level, data or control word is written into this device from MPU. | | | | | R/W | 1 | input | READ/WRITE signal. Only TMP82C255A has this terminal. When the terminal CSO or CS1 is at "L" level, if this terminal is at "H" level, data or status information in this device is transferred to MPU. If this terminal is at "L" level, data or control word is written into this device from MPU. | | | | | SEL <sub>0</sub> | 1 | Input | Only the TMP82C265B has these terminals. When SEL <sub>0</sub> or SEL <sub>1</sub> is a "H" level, the ports are set to input state after reset, when it is a "L" level, the ports are set to output state after reset. If the terminals is at "L" level, the function is only capable to set to output state in mode 0. BLOCK-0 ports of block diagram is controlled by SEL <sub>0</sub> . | | | | | RESET | 1 | Input | BLOCK-1 ports of block diagram is controled by SEL <sub>1</sub> . When this terminal is at "H" level, all internal registeres including the control register are cleared, and the function turn out input state in mode 0 for the TMP82C55A and TMP82C265B with SEL <sub>0</sub> or SEL <sub>1</sub> "H" level. The function turn out output state in mode 0 for the TMP82C265B with SEL <sub>0</sub> or SEL <sub>1</sub> "L" level. Each BLOCK of TMP82C265B is capable to set to different mode by SEL <sub>0</sub> and SEL <sub>1</sub> . | | | | | Pin Name | Number<br>of Pin | Input/Output<br>3-state | Function | |-----------------|------------------|-------------------------|----------| | Vcc | - 1 | Power supply | 5V | | V <sub>SS</sub> | 1 | Power supply | GND | #### 5. DESCRIPTION OF BASIC OPERATION #### 5.1 TMP82C255A FUNCTIONS AND FEATURES The TMP82C255A is a programmable peripheral interface consisting of Block-0 and Block-1 each of which has 3 sets, total 6 sets of 8-bit ports (PAO, PBO, PCO, PA1, PB1 and PC1) each of which has 2 built-in control registers. Block-0 and Block-1 have the independent chip select input terminals $\overline{CSO}$ and $\overline{CSI}$ , respectivery. Data buses D<sub>7</sub>-D<sub>0</sub>, address input terminals A<sub>1</sub> and A<sub>0</sub>, RESET input terminals, and R/W terminal are commonly used by Block-0 and Block-1. Read and Write functions are controlled by one $R/\overline{W}$ terminal and therefore, $\overline{RD}$ and $\overline{WR}$ signals and address must be synthesized and connected to the $R/\overline{W}$ , $\overline{CSO}$ and $\overline{CSI}$ terminals. Total 24 ports input/output terminals each of Block-0 and Block-1 are divided into 12-bit group A and Group B. Group A consist of upper 4 bits of Ports A and Port C, while Group B consists of lower 4 bits of Port B and Port C. Each group is programmable independently by control word from MPU. Three operation modes are available; Mode 0, Mode 1 and Mode 2. In mode 0, it is programmable to use 28-bit input/output ports as the input or output port independently. In Mode 1, the input/output ports are divided into group A and Group B. In each group, 8 bits are used for the input or output port and the remaining 4 bits are used as the control signal. Mode 2 is applicable only to Group A and 12 bits are used for 8-bit two-way bus and 5-bit control signal. Further, when port C is used as the output port, any bit of port C can be set/reset. There are two control registers; one is used for mode setting and the other is used for bit seting/resetting. The control register cannot be read. Further, when the reset input becomes "H" level, the input/output internal registers are all reset and all the input/output terminals are placed in Mode 0 and input Mode (high impedance state). Figure 5.1 Connecting example of TMPZ84C00A and TMP82C255A In case of the TMP82C255, the read operation is controlled by the terminals $\overline{\text{CSO}}$ or $\overline{\text{CSI}}$ when the R/W terminals is at "H" level and therefore, there is no AC electrical characteristics for rise and fall of the $\overline{\text{RD}}$ terminal but anf fall of the $\overline{\text{CSO}}$ or $\overline{\text{CSI}}$ terminal are controlled. The write operation is controlled by the terminal $\overline{CSO}$ or $\overline{CSI}$ when the $R/\overline{W}$ is at "L" level. Further, the maximum control of the setup time TWC of the $\overline{CSO}$ or $\overline{CSI}$ for fall of $R/\overline{W}$ terminal and the hold time $T_{WC}$ of the $\overline{CSO}$ or $\overline{CSI}$ for the rise of $R/\overline{W}$ terminal is added. This is because the $\overline{CSO}$ or $\overline{CSI}$ terminal controls the read operation when the $R/\overline{W}$ is at "H" level. CS0 RESET #### 5.2 TMP82C255A BASIC OPERATION Basic operation of the TMP82C255A for BLOCK-0. PC0 are as shown in Table 5.1. Αo R/W Function Table 5.1 Basic Operation for Block-0 of the TMP82C255A | × | . 1 | × | × | × | Set to all ports (six ports) input state in mode 0. | |-----|-----|-----|---|---|-----------------------------------------------------| | | | | | | Ports terminals are in High Impedance state. | | Q | 0 | . 0 | 0 | 1 | Data Bus ← PA0 | | . 0 | . 0 | 0 | 1 | 1 | Data Bus ← PB0 | | 0 | 0 | 1 | 0 | 1 | Data Bus ← PCO | | 0 | 0 | 0 | 0 | 0 | PA <sub>0</sub> ← Data Bus | | 0 | 0 | 0 | 1 | 0 | PB <sub>0</sub> ← Data Bus | | 0 | 0 | 1 | 0 | 0 | PC <sub>0</sub> ← Data Bus | | -0 | 0 | 1 | 1 | 0 | Control register for BLOCK-0 ← Data Bus | | 0 | 0 | 1 | 1 | 1 | Inhibition of combination | | 1 | 0 | × | × | × | Non active | | | | | | _ | 050489 | Basic Operation for BLOCK-1 of the TMP82C255A is equal to the one shown in Table 5.1. BLOCK-1 is selected when $\overline{\text{CSI}} = 0$ . #### 5.3 TMP82C265B FUNCTION AND FEATURES The TMP82C265B can be set to general mode when the terminal SEL<sub>0</sub> or SEL<sub>1</sub> is fixed at "H" level and to the output mode when it is fixed at "L" level. In the general mode, the TMP82C265B has the functions similar to those of the TMP82C55A but for the $\overline{WR}$ and $\overline{RD}$ functions, the independent $\overline{RD}$ and $\overline{WR}$ terminals are provided as in the former TMP82C255A unlike R/ $\overline{ m W}$ 1 terminal in the TMP82C255A. Therefore, the TMP82C265B operates when connected in the same connecting method as before. In the output mode, all ports of the TMP82C265B are set in "L" output state in mode 0 after reset. Further, even when the write operation is made in any mode, the ports are set in output state in mode 0, and "L" level signals are output from the ports. #### TMP82C265B BASIC OPERATION Basic operation of the TMP82C265B in the general mode (the terminal SEL<sub>0</sub>-SEL<sub>1</sub> is "L" level) is equal to that of the TMP82C255A. Basic operation for BLOCK-0 of the TMP82C265B in the output only mode (SEL<sub>0</sub>: "L" level) is as shown in Table 5.2. Table 5.2 Output Mode Basic Operation for Block-0 of the TMP82C265B | $SEL_0$ | CS0 | RESET | D <sub>7</sub> | A <sub>1</sub> | A <sub>0</sub> | RD | WR | Function | |-------------|-----|-------|----------------|----------------|----------------|----|----|---------------------------------------------------------------------| | Ó | × | 1 | × | × | × | × | × | Set to PAO, PBO and PCO ports "L" level output state in mode 0 | | 0 . | 0 | 0 | .1 | 1 | 1 | 1 | 0 | PA0, PB0 and PC0 ports "L" level output state in mode 0 set command | | × | 0 | 0 | 0 | 1 | 1 | 1 | 0 | Bit set/reset control | | $\triangle$ | 0 | 0 | × | 0 | 0. | .1 | 0 | PA0 ← Data Bus | | Δ | 0 | 0 | × | 0 | 1 | -1 | 0 | PB0 ← Data Bus | | Δ | 0 | 0 | × | 1 | 0 | 1 | 0 | PCO ← Data Bus | | | .0 | 0 | × | 0 | 0 | 0 | 1 | Data Bus ← PAO (Read the terminal state) | | | -0 | .0 | × | 0 | 1.1 | 0 | 1 | Data Bus ← PB0 (Read internal output latch) | | Δ | 0 | 0 | × | 1 | 0 | 0 | 1 | Data Bus ← PC0 (Read internal output latch) | $\triangle$ : The output only mode is maintained when SEL0 is either in "L" or "H" level if set to the output state. However, if the RESET terminal is set to "H" level or mode is written when $SEL_0$ is at "H" level, the output mode is changed to the general mode. Basic operation of the TMP82C265B for Block-1 is equal to that shown in Table 5.2 but the control is made by the terminal SEL<sub>1</sub> and $\overline{\text{CS1}}$ . #### 6. DETAILED OPERATIONAL DESCRIPTION The operation of the TMP82C255A and TMP82C265B in the general made is described in detail. Further, the operation is described for Block-0. Block-1 has the same functions as those of Block-0 and therefore, it is omitted. The operation of the TMP82C265B in the output mode is considered to be a special case of the description for the general mode provided below, in which the TMP82C265B has been set in the output state in mode 0 from immediately after reset irrespective of command input and therefore, the description is omitted here. #### 6.1 MODE SELECTION There are three basic modes of operation that can be selected by control words. Mode 0 - Basic I/O (Group A, Group B) Mode 1 - Strobe input/Strobe output (Group A, Group B) Mode 2 - Two-way bus(Port A only) Operation modes for Group A and Group B can be independently defined by the control word from the MPU. If $D_7$ is set to "1" in writing a control word into the PPI, on operation mode is selected, while of $D_7=$ "0", the set/reset function for Port C is selected. ### 6.1.1 Control Word to Define Operation Mode Figure 6.1 shows the control words to define operation mode of the TMP82C255A/TMP82C265B. 050489 Figure 6.1 Control Word for Mode Selection #### 6.1.2 Port C Bit Set/Reset Control Word Any bit of 8 bits of Port C can be set/reset by Port C bit set/reset control word. Figure 6.2 shows the Port C bit set/reset control word. Figure 6.2 Control Word for Bit Set/Reset #### 6.2 OPERATION MODES #### 6.2.1 Mode 0 (Basic I/O) This functional configuration is used for simple input or output operations. No 'handshaking' is required and data is simply written to or read from a specified part. Output data to the ports from MPU are latched out but input data from the ports are not latched. In Mode 0, 24 I/O terminals are divided into four groups of Port A (8 bits), Port B (8 bits), high order 4 bits of Port C and low order 4 bits of Port C. Each port can be programmed to be input or output. The configuration of each port are determined according to the contents of Bit 4 $(D_4)$ , 3 $(D_3)$ , 1 $(D_1)$ and 0 $(D_0)$ of the control word for mode selection. The I/O configuration of each port in Mode 0 are shown in Table 6.2. | Mo | de Setting | Control W | ord . | Port A | Port C | D = wt D | Port C | |----------------|----------------|----------------|----------------|---------|---------------------------------------|----------|---------------------------------------| | D <sub>4</sub> | D <sub>3</sub> | D <sub>1</sub> | D <sub>0</sub> | POILA : | (PC <sub>07</sub> ~PC <sub>04</sub> ) | Port B | (PC <sub>03</sub> ~PC <sub>00</sub> ) | | 0 | . 0 | 0 | 0 | Out | Out | Out | Out | | 0 | 0 | 0 | 1 | Out | Out | Out | In | | 0 | 0 | . 1 | 0 . | Out | Out | ln . | Out | | . 0 | 0 | 1 | 1 | Out | Out | ln | · In | | 0 | 1 | 0 | 0 - | Out | In | Out | Out | | 0 | 1 | 0 | 1 | Out | In | Out | In | | 0 | 1 | 1 | 0 | Out | In | In | Out | | 0 | 1 | 1 | 1 | Out | ln. | In · | In | | 1 | 0 | 0 | 0 | ln | Out | Out | Out | | 1 . | 0 | 0 | 1 | ln | Out | Out | ln ' | | 1 | 0 | 1 | 0 | ln | Out | · In | Out | | 1 | 0 | 1 | 1 | ln | Out | . In | ln | | 1 | 1 | 0 . | 0 | ln . | In | Out | Out | | 1 | 1 | . 0 | 1 | · In | ln | Out | . In | | 1 | 1 | 1 | 0 | ln | ln | In | Out | | 1 | .1 | 1 | 1 | ln | In | ln · | ln | Table 6.2 Port definition in Mode 0 ### 6.2.2 Mode 1 (Strobe I/O) In Mode 1, input/output of port data is performed in conjunction with the srtobe signals or 'handshaking' signals. Port C is used to control Port A or Port B. The basic operatings in Mode 1 are as follows: - Mode 1 can be set for two groups of Group A and Group B. - Each group consist of 8-bit data port and 4-bit control/data port. - The 8-bit data port can be set as input or output port. - The control/data port is used as control or status of the 8-bit data port. - (1) When used as the input port in Mode 1: - STB (Strobe Input) At "0", input data is loaded in the internal input latch in the port. In this case, a control signal from MPU is not concerned and data is input from the port any time. This data is not read out on the data bus unless MPU executes an input instruction. • IBF (Input Buffer Full F/F Output) When data is loaded in the internal input latch from the port, this output is set to "1". IBF is set ("1") by $\overline{STB}$ input being reset and is reset ("0") by the rising edge of $\overline{RD}$ input. • INTR (Interrupt Request Output) Used for the interrupt process of data loaded in the internal input latch. When $\overline{STB}$ input is at "0" if INTE (INTE flag) in the PPI is in the enabled state ("1"), IBF is set to "1". INTR is set to "1" immediately after the rising edge of this $\overline{STB}$ input and reset to "0" by the falling edge of $\overline{RD}$ input. The INTE flags of Group A and Group B are controlled as follows: INTEA - Control by bit set/reset of PC<sub>04</sub> INTEB - Control by bit set/reset of PC<sub>02</sub> - (2) When used as the output port in Mode 1: - OBF (Output Buffer Full F/F Output) This is a flag which shows that MPU has written data into a specified port. $\overline{OBF}$ is set to becomes "0" at the rising edge of $\overline{WR}$ signal and is set to "1" at the falling edge of $\overline{ACK}$ (Acknowledge input) signal. • ACK (Acknowledge Input) $\overline{ACK}$ signal is sent to the PP1 as a response from a peripheral device that received data from the port. • INTR (Interrupt Request Output) When a peripheral device received data from MPU, INTR is set to "1" and the interrupt is requested to MPU. If $\overline{ACK}$ signal is received when INTE flag is in the enable state, $\overline{OBF}$ is set to "1" and INTR signal becomes "1" immediately after the rising edge of $\overline{ACK}$ signal. Further, INTR is reset at the falling edge of $\overline{WR}$ signal when data is written into the PPI by MPU. The INTE flags of Group A and Group B are controlled as follows: INTEA - Control by bit set/reset of PC<sub>06</sub> INTEB - Control by bit set/reset of PC<sub>02</sub> Figure 6.3 Example of Strobe Input in Mode 1 Figure 6.4 Example of Strobe Output in Mode 1 #### 6.2.3 Mode 2 (Strobed Bidirectional Bus I/O) In this mode, Port A is used as 8 bits bidirectional bus for data transfer with a peripheral device. This mode is applicable only to Group A, which consists of an 8-bit bidirectional bus (Port A 8-bit) and 5-bit control signals (high order 5 bits of Port C). The bidirectional bus (Port A) has both the internal input and output registers. When group A is set in Mode 2, Group B can be set independently. There are 5 control signals as follows when Group A is used in Mode 2. # • OBF (Output buffer Full F/F Output) When MPU writes data into of Port A, $\overline{OBF}$ is set to "0" to inform a peripheral device that the PPI is ready to output data. However, Port A is kept in the floating (high impedance) state until $\overline{ACK}$ input signal is received. # • ACK (Acknowledge Input) When $\overline{ACK}$ signal is set to "0", the data of the 3-state output buffer of Port A is send out. If $\overline{ACK}$ signal is at "1", Port A is in the high impedance state. # • STB (Strobe Input) When $\overline{STB}$ input is set to "0", the data from peripheral devices are held in the input latch. When the active $\overline{RD}$ signal is input into the PPI, the latched input data are output on the system data bus $(D_7-D_0)$ . • IBF (Input Buffer Full F/F Output) When data from peripheral devices are held in the input latch, IBF is set to "1". • INTR (Interrupt Request Output) INTR is the output to request the interrupt to MPU and its function is the same as that in Mode 1. There are two interrupt enable flip-flop (INTE), INTE1 corresponds to INTEA in Mode 1 output and INTE2 to INTEA in Mode 1 input. INTE 1 – Used to generate INTR signal in conjunction with $\overline{OBF}$ and $\overline{ACK}$ signals, and is controlled by PC<sub>06</sub> bit set/reset. INTE2 – Used to generate INTR signal in conjunction with IBF and $\overline{STB}$ singals, and is coutrolled by $PC_{04}$ bit set/reset. Figure 6.7 shows the operating example and the timing diagram in Mode 2. Figure 6.7 Oerating example in Mode 2 Figure 6.8 Control Word and Configuration in Mode 2 Figure 6.9 Example in Combination with Mode 2 and Other Mode #### 6.2.4 Precautions for use in Mode 1 and 2 When used in Mode 1 and 2, bits which are not used as control or status in Port C can be used as follow. If porgrammed as the input, they are accessed by normal Port C read. If porgrammed as the output, high order bits of Port C ( $PC_{07}$ - $PC_{04}$ ) are accessed using the bit set/reset function. As to low order bits of Port C ( $PC_{03}$ - $PC_{00}$ ), in additions to access by the bit set/reset function, 3 bits only can be accessed by normal writing. #### 6.3 READING PORT C STATUS When Port C is used as the control port, that is, when Port C is used in Mode 1 or Mode 2, the status information of the control word can be read out by a normal read operation of Port C. Table 6.3 Status Word Format of Port C | | | | | _ | | | | | |---------------|----------------|----------------|----------------|----------------|----------------|----------------|------------------|----------------| | Data Mode | D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> · | D <sub>0</sub> | | Mode 1 Input | 1/0 | 1/0 | IBFA | INTEA | INTRA . | INTEB | IBFB | INTRB | | Mode 1 Output | OBFA | INTEA | 1/0 | 1/0 | INTRA | INTEB | OBFB | INTRB | | Mode 2 | OBFA | INTE1 | / IBFA . | INTE2 | INTRA | Ву | Group B Mo | ode | # 7. ELECTRICAL CHARACTERISTICS # 7.1 ABSOLUTE MAXIMUM RATINGS | Symbol | ltem | | Rating | Ünit | |---------------------|------------------------------|---|---------------------------|------| | Vċc | Supply Voltage | | -0.5~7.0 | Ÿ | | V <sub>IN</sub> | Input Voltage | | -0.5~V <sub>CC</sub> +0.5 | . V | | PD | Power Dissipation | 1 | 250 | mW | | T <sub>SOLDER</sub> | Soldring Temperature (10sec) | | 260 | °C | | T <sub>STG</sub> | Storage Temperature | | <b>−65~ + 150</b> | °C | | TOPR | Operating Temperature | | -40~+85 | °C | 050489 #### 7.2 DC ELECTRICAL CHARACTERISTICS TA = -40°C to +85°C, $V_{CC} = 5V \pm 10$ %, $V_{SS} = 0V$ | Symbol | Item | Test Condition | Min. | Тур. | Max. | Unit | |------------------|-----------------------------------------------|--------------------------------------------------------------------------------|-----------------------|--------------|-----------------------|------------| | V <sub>IL</sub> | Input Low Voltage | | - 0.5 | | 0.8 | V | | V <sub>iH</sub> | Input High Voltage | | 2.2 | - | V <sub>CC</sub> + 0.5 | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 2.5mA | - · · | - | 0.45 | V | | V <sub>OH1</sub> | Output High Voltage | $I_{OH} = -400 \mu A$ | 2.4 | | | V | | V <sub>OH2</sub> | Output High Voltage | $I_{OH} = -100 \mu A$ | V <sub>CC</sub> – 0.8 | | . — | : V . | | lıL | Input Leak Current | $0 \le V_{IN} \le V_{CC}$ | _ | _ | ± 10 | μ <b>A</b> | | I <sub>OL</sub> | Output LeaK Current<br>(High Impedance State) | 0≦V <sub>OUT</sub> ≦V <sub>CC</sub> | | - | ± 10 | μΑ | | I <sub>DAR</sub> | Darlington Drive<br>Current | $V_{EXT} = 1.5V$<br>$R_{EXT} = 1.1k\Omega$ | - 1.0 | _ | -5.0 | mA . | | lcc1 | Operating Supply<br>Current | I / O cycle Time<br>1μsec | _ | 3.0 | 5.0 | mA | | I <sub>CC2</sub> | Stand-by Supply<br>Current | $V_{IH} > V_{CC} - 0.2V$<br>$V_{IL} < 0.2V$<br>$\overline{CS} > V_{CC} - 0.2V$ | _ | <del>-</del> | 10 | μΑ | <sup>\*</sup> Total current of all darlington drive ports must not exceed 60mA. #### 7.3 CAPACITANCE $TA = 25^{\circ}C$ , $V_{CC} = V_{SS} = 0V$ | Symbol | Item | Test Condition | Min. | Тур. | Max. | Unit | |------------------|-------------------|----------------|------|------|------|------| | C <sub>IN</sub> | Input Capacitance | f = 1MHz | _ | . – | 10 | pF | | C <sub>I/O</sub> | I/O Capacitance | (*) | _ | _ | 20 | pF | 050489 (\*): All terminals except that to be measured should be earthed. # 7.4 AC ELECTRICAL CHARACTERISTICS (1/2) TA = -40°C to +85°C, $V_{CC} = 5V \pm 10$ %, $V_{SS} = 0V$ | | , ee , 33 | | | | | | |-------------------|------------------------------------------------------------|------|------|-------|------|--------| | Symbol | Parameter | - A | - 2 | Α- | 10 | Unit | | Symbol | raianetei | Min. | Max. | Min. | Max. | Joint | | t <sub>AR</sub> | Address set-up time for RD fall | 0 | _ | 0 | _ | . ns | | t <sub>RA</sub> | Address hold time for RD rise | 0 | _ | 0 | _ | ns | | t <sub>RR</sub> | RD pulse width | 160 | - | 150 | _ | ns | | t <sub>RD</sub> | Delay from RD fall to decided data output | _ | 140 | _ | 100 | ńs | | t <sub>DF</sub> | Time from RD rise to data bus floating | 0 | 40 | 0 | 40 | ns | | t <sub>RV</sub> | Time from RD or WR rise to next RD or WR fall | 200 | | . 180 | 1 | ns | | t <sub>AW</sub> | Address set-up time for WR fall | 20 | | 20 | . — | ns | | t <sub>WA</sub> | Address holding time for WR rise | 0 | _ | 0 | | ns | | t <sub>WW</sub> | WR pulse width | 120 | - | 120 | , | ns | | t <sub>DW</sub> | Bus data set-up time for WR rise | 100 | | 100 | - | ns | | t <sub>WD</sub> | Bus data holding time for WR rise | 20 | - | 20 | 1 | ns | | . t <sub>WB</sub> | Delay from WR rise to decided data output | | 350 | | 350 | ns | | t <sub>IR</sub> | Port data set-up time for $\overline{\text{RD}}$ fall | 0 | ] | 0 | | ns | | t <sub>HR</sub> | Port data holding time for RD rise | 0 | | 0 | - | ns | | t <sub>AK</sub> | ACK pulse width | 300 | | 300 | | ns | | t <sub>ST</sub> | STB pulse width | 350 | _ | 350 | | ns ~ | | tps | Port data set-up time for STB rise | 20 | _ | 20 | | ns | | t <sub>PH</sub> | Port data holding time for STB rise | 150 | | 150 | | ns | | t <sub>AD</sub> | Delat from ACK fall to decided data output Delay | T | 300 | | 300 | ns | | t <sub>KD</sub> | Time from ACK rise up to port<br>(Port in Mode 2) floating | 25 | 250 | 20 | 250 | ns | | t <sub>WOB</sub> | Delay from WR rise to OBF fall | | 300 | | 300 | ns | | t <sub>AOB</sub> | Delay from ACK fall to OBF rise | | 350 | _ | 350 | ns | | t <sub>SIB</sub> | Delay from STB fall to IBF rise | - | 300 | | 300 | ns | | | | | | | | 050489 | #### AC ELECTRICAL CHARACTERISTICS (2/2) | Symbol | Parameter | А | - 2 | Α- | 10 . | Unit | |------------------|-------------------------------------------------|------|------|------|----------|-------| | Зуппоот | raidiletei | Min. | Max. | Min. | Max. | Oilli | | t <sub>RIB</sub> | Delay from RD fall to IBF rise | | 300 | | 300 | ns | | t <sub>RIT</sub> | Delay from RD fall to INTR fall | | 400 | _ | 400 | ns | | tsıT | Delay from ACK rise to INTR rise | - | 300 | - | 300 | ns | | tAIT | Delay from ACK rise to INTR rise | _ | 350 | _ | 350 | ns | | twiT | Delay from WR rise to INTR fall | | 450 | | 450 | ns | | t <sub>AC</sub> | Address set-up time for CSO, CSI fall | 0 | | 0 | - | ns | | t <sub>CA</sub> | Address hold time for CSO, CSI rise | 0 | | 0 | - | ns | | tcc | CSO, CSI pulse width | 160 | - | 150 | - | ns | | t <sub>CD</sub> | Delay from CSO, CSI fall to decided data output | | 140 | | 100 | ns | | t <sub>DFC</sub> | Time from CSO, CSI rise to data bus floating | 0 | 40 | 0 | 40 | ns | | T <sub>CW</sub> | CSO, CSI set-up time for R/W fall | _ | 0 | | 0 | ns | | Twc | CSO, CSI holding time for R/W rise | - | 50 | _ | 50 | ns | | t <sub>IC</sub> | Port data set-up time for CSO, CSI fall | 0 | _ | 0 | _ | ns | | t <sub>HC</sub> | Port data holding time for CSO, CSI rise | 0 | . – | 0 | _ | ns | | t <sub>CIB</sub> | Delay from CSO, CSI fall to IBF rise | _ | 300 | | 300 | ns | | t <sub>CIT</sub> | Dekay from CSO, CSI fall to INTR fall Delay | - | 400 | | 400 | ns | | t <sub>RES</sub> | RESET pulse width | 500 | _ | 500 | <u> </u> | ns | Note 1: A-2 : TMP82C255AN-2, TMP82C265BF-2 A-10 : TMP82C255AN-10, TMP82C265BF-10 Note 2 . Following AC specifications of TMP82C255A are applied to the logical AND timing between $R\overline{W}$ terminal and $\overline{CS0}$ or $\overline{CS1}$ terminal. | | | S | ymbol | | ٦ | |---|-----------------|-----------------|-----------------|-----------------|---| | l | T <sub>AW</sub> | T <sub>WA</sub> | T <sub>DW</sub> | T <sub>WD</sub> | ٦ | | | T <sub>WB</sub> | T <sub>CW</sub> | Twc | | 1 | Note 3: AC Measuring Point $\begin{array}{ll} \text{Input Voltage} & V_{IH}\!=\!2.4V, V_{IL}\!=\!0.45V \\ \text{Output Voltage V}_{OH}\!=\!2.2V, V_{OL}\!=\!0.8V \\ \text{CL}\!=\!150 \text{pF}. \end{array}$ #### 8.1 TMP82C255A TIMING DIAGRAM (1) Figure 8.1 TMP82C255A Timing diagram (1) Figure 8.1 TMP82C255A Timing diagram (2) Figure 8.1 TMP82C255A Timing diagram (3) ### 8.2 TMP82C265B TIMING DIAGRAM (1) Figure 8.2 TMP82C265B Timing diagram (1) #### MODE 1 OUTPUT OPERATION Figure 8.2 TMP82C265B Timing diagram (2) Figure 8.2 TMP82C265B Timing diagram (3) # 9. OUTLINE DRAWINGS SDIP64-P-750 Unit: mm 0.46±0.1 ⊕ø0.18⊕ 4.0 ± 0.2 17.8 ± 0.2 0.51MIN 19.05 4.7 ± 0.3 3.0 ± 0.3 0°~15° Note: Each lead pitch is 1.78mm. All leads are located within 0.25mm of their trve longitudical position with respect to No.1 and No.64 leads. QFP80-P-1420B Unit: mm