## 300 to 930MHz Receiver Evaluation Board Description

#### **Features**

|      | Dual RF input for antenna space and frequency diversity, LNA cascading or differential feeding |
|------|------------------------------------------------------------------------------------------------|
|      | Fully integrated PLL-based synthesizer                                                         |
|      | 2 <sup>nd</sup> mixer with image rejection                                                     |
|      | Reception of ASK or FSK modulated signals                                                      |
|      | Wide operating voltage and temperature ranges                                                  |
|      | Very low standby current consumption                                                           |
|      | Low operating current consumption                                                              |
| e141 | Internal IF filter                                                                             |
|      | Internal FSK demodulator                                                                       |
|      | Average or peak detection data slicer mode                                                     |
|      | RSSI output with high dynamic range for RF level indication                                    |
|      | Output noise cancellation filter                                                               |
|      | MCU clock output                                                                               |
|      | High over-all frequency accuracy                                                               |
|      |                                                                                                |

## **Ordering Information**

Part No. (see paragraph 4)

EVB71121-315-C EVB71121-868-C EVB71121-433-C EVB71121-915-C

Note 1: Peak detection mode is default population.

# Application Examples

| General digital and analog RF receivers |
|-----------------------------------------|
| at 300 to 930MHz                        |
| Tire pressure monitoring systems (TPMS) |
| Remote keyless entry (RKE)              |
| Low power telemetry systems             |
| Alarm and security systems              |
| Active RFID tags                        |
| Remote controls                         |
| Garage door openers                     |
| Home and building automation            |

## **General Description**

The MLX71121 is a multi-band, single-channel RF receiver based on a double-conversion super-heterodyne architecture. It can receive FSK and ASK modulated signals. The IC is designed for general purpose applications for example in the European bands at 433MHz and 868MHz or for similar applications in North America or Asia, e.g. at 315MHz or 915MHz.

The receiver's extended temperature and supply voltage ranges make the device a perfect fit for automotive or similar applications where harsh environmental conditions are expected.



## 300 to 930MHz Receiver Evaluation Board Description

## **Document Content**

| 1   | Th                  | eory of Operation                                                                                             | 3  |
|-----|---------------------|---------------------------------------------------------------------------------------------------------------|----|
|     | 1.1                 | General                                                                                                       | 3  |
|     | 1.2                 | Technical Data Overview                                                                                       | 3  |
|     | 1.3                 | Block Diagram                                                                                                 | 4  |
|     | <b>1.4</b><br>J.com | Operating Modes                                                                                               | 5  |
| [4L | 1.5                 | Frequency Range                                                                                               | 5  |
|     | 1.6                 | LNA Selection                                                                                                 | 5  |
|     | 1.7                 | Demodulation Selection                                                                                        | 5  |
|     | 1.8                 | Data Slicer                                                                                                   | 5  |
| 2   | Fre                 | equency Planning                                                                                              | 6  |
|     | 2.1                 | Calculation of Frequency Settings                                                                             | 7  |
|     | 2.2                 | Standard Frequency Plans                                                                                      | 8  |
|     | 2.3                 | 433/868MHz Frequency Diversity                                                                                | 8  |
| 3   | Du                  | al-Channel Application Circuits for FSK & ASK Reception                                                       | 9  |
|     | 3.1<br>3.1.         | Peak Detector Data Slicer                                                                                     | 9  |
|     | 3.2<br>3.2.         | Averaging Data Slicer Configured for-Bi Phase Codes  1 Component Arrangement Top Side (Averaging Data Slicer) |    |
|     | 3.3                 | Component List for Antenna Space Diversity                                                                    | 13 |
|     | 3.4                 | PCB Layouts for Antenna Space Diversity                                                                       | 14 |
| 4   | Во                  | ard Variants                                                                                                  | 14 |
| 5   | Pa                  | ckage Description                                                                                             | 15 |
|     | 5.1                 | Soldering Information                                                                                         | 15 |
| 6   | Re                  | liability Information                                                                                         | 16 |
| 7   | ES                  | D Precautions                                                                                                 | 16 |
| 0   | D:                  | coloimor                                                                                                      | 10 |

## 300 to 930MHz Receiver Evaluation Board Description

## 1 Theory of Operation

#### 1.1 General

The MLX71121 receiver architecture is based on a double-conversion super-heterodyne approach. The two LO signals are derived from an on-chip integer-N PLL frequency synthesizer. The PLL reference frequency is derived from a crystal (XTAL). As the first intermediate frequency (IF1) is very high, a reasonably high degree of image rejection is provided even without using an RF front-end filter. At applications asking for very high image rejections, cost-efficient RF front-end filtering can be realized by using a SAW filter in front of the LNA. The second mixer MIX2 is an image-reject mixer.

The receiver signal chain is setup by one (or two) low noise amplifier(s) (LNA1, LNA2), two down-conversion mixers (MIX1, MIX2), an on-chip IF filter (IFF) as well as an IF amplifier (IFA). By choosing the required modulation via an FSK/ASK switch (at pin MODSEL), either the on-chip FSK demodulator (FSK DEMOD) or the RSSI-based ASK detector is selected. A second order data filter (OA1) and a data slicer (OA2) follow the demodulator. The data slicer threshold can be generated from the mean-value of the data stream or by means of the positive and negative peak detectors (PKDET+/-). A digital post-processing of the sliced data signal can be performed by a noise filter (NF) building block.

The dual LNA configuration can be used for antenna space diversity or antenna frequency diversity or to setup an LNA cascade (to further improve the input sensitivity). The two LNAs can also be setup to feed the RF signal differentially.

A sequencer circuit (SEQ) controls the timing during start-up. This is to reduce start-up time and to minimize power dissipation.

A clock output, which is a divide-by-8 version of the crystal oscillator signal, can be used to drive a microcontroller. The clock output is open collector and gets activated through a load connected to positive supply.

#### 1.2 Technical Data Overview

| Input frequency ranges: 300 to 470MHz         | Image rejection:                                            |
|-----------------------------------------------|-------------------------------------------------------------|
| 610 to 930MHz                                 | 65dB 1 <sup>st</sup> IF (with external RF front-end filter) |
| Power supply range: 2.1 to 5.5V               | 25dB 2 <sup>nd</sup> IF (internal image rejection)          |
| Temperature range: -40 to +125°C              | Maximum data rate: 50kps RZ (bi-phase) code                 |
| Shutdown current: 50 nA                       | 100kps NRZ                                                  |
| Operating current: 10.0 to 11.1mA             | Spurious emission: < -54dBm                                 |
| Internal IF: 1.8MHz with 300kHz 3dB bandwidth | Linear RSSI range: > 60dB                                   |
| FM/FSK deviation range: ±10kHz to ±100kHz     | Crystal reference frequency: 16 to 27MHz                    |
|                                               | MCU clock frequency: 2.0 to 3.4MHz                          |
|                                               |                                                             |

| ☐ Input                                            | ☐ Input Sensitivity: at 4kbps NRZ, BER = 3·10 <sup>-3</sup> |         |         |         |         |  |  |
|----------------------------------------------------|-------------------------------------------------------------|---------|---------|---------|---------|--|--|
|                                                    | Frequency                                                   | 315 MHz | 433 MHz | 868 MHz | 915 MHz |  |  |
| FSK internal IF2=1.8MHz, 300kHz BW,<br>Δf = ±20kHz |                                                             | -107dBm | -107dBm | -104dBm | -102dBm |  |  |
| ASK                                                | internal IF2=1.8MHz, 300kHz BW                              | -112dBm | -112dBm | -108dBm | -105dBm |  |  |

Note: - Sensitivities given for RF input 1 (without SAW filter)

- Sensitivity for RF input 2 is about 2 to 3dB worse (because of SAW filter loss)

## 300 to 930MHz Receiver Evaluation Board Description

## 1.3 Block Diagram



Fig. 1: MLX71121 block diagram

The MLX71121 receiver IC consists of the following building blocks:

- PLL synthesizer (PLL SYNTH) to generate the first and second local oscillator signals LO1 and LO2. The PLL SYNTH consists of a fully integrated voltage-controlled oscillator (VCO), a distributed feedback divider chain (N1, N2), a phase-frequency detector (PFD) a charge pump (CP), a loop filter (LF) and a crystal-based reference oscillator (RO).
- Two low-noise amplifiers (LNA) for high-sensitivity RF signal reception
- First mixer (MIX1) for down-conversion of the RF signal to the first IF (intermediate frequency)
- Second mixer (MIX2) with image rejection for down-conversion from the first to the second IF
- IF Filter (IFF) with a 1.8MHz center frequency and a 300kHz 3dB bandwidth
- IF amplifier (IFA) to provide a high voltage gain and an RSSI signal output
- FSK demodulator (FSK DEMOD)
- Operational amplifiers OA1 and OA2 for low-pass filtering and data slicing, respectively
- Positive (PKDET+) and negative (PKDET-) peak detectors
- Switches SW1 to select between FSK and ASK as well as SW2 to chose between averaging or peak detection mode.
- Noise cancellation filter (NCF)
- Sequencer circuit (SEQ) and biasing (BIAS) circuit
- Clock output (DIV8)

## 300 to 930MHz Receiver Evaluation Board Description

## 1.4 Operating Modes

| ENRX            | Description  |  |  |
|-----------------|--------------|--|--|
| 0 Shutdown mode |              |  |  |
| 1               | Receive mode |  |  |

Note: ENRX is pulled down internally.

. . . . .

#### 1.5 Frequency Range

Two different receive frequency ranges can be selected by the control signal RFSEL.

| RFSEL                                                                       | Description |  |  |
|-----------------------------------------------------------------------------|-------------|--|--|
| 0 Input frequency range 300 to 470MHz 1 Input frequency range 610 to 930MHz |             |  |  |

#### 1.6 LNA Selection

| LNASEL                       | Description                |  |  |  |
|------------------------------|----------------------------|--|--|--|
| 0 LNA1 active, LNA2 shutdown |                            |  |  |  |
| Hi-Z                         | LNA1 and LNA2 active       |  |  |  |
| 1                            | LNA1 shutdown, LNA2 active |  |  |  |

Note: Hi-Z state means pin LNASEL is left floating (pin is internally pulled to V<sub>CC</sub>/2 in this case).

#### 1.7 Demodulation Selection

| MODSEL | Description      |
|--------|------------------|
| 0      | ASK demodulation |
| 1      | FSK demodulation |

#### 1.8 Data Slicer

| SLCSEL | Description              |
|--------|--------------------------|
| 0      | Averaging detection mode |
| 1      | Peak detection mode      |

## 300 to 930MHz Receiver Evaluation Board Description

## 2 Frequency Planning

Because of the double conversion architecture that employs two mixers and two IF signals, there are four different combinations for injecting the LO1 and LO2 signals:

LO1 high side and LO2 high side: receiving at  $f_{RF}$ (high-high) LO1 high side and LO2 low side: receiving at  $f_{RF}$ (high-low) LO1 low side and LO2 low side: receiving at  $f_{RF}$ (low-high) LO1 low side and LO2 low side:

www.DataShee/As.canresult, four different radio frequencies (RFs) could yield one and the same second IF (IF2). Fig. 2 shows this for the case of receiving at f<sub>RF</sub>(high-high). In the example of Fig. 2, the image signals at f<sub>RF</sub>(low-high) and f<sub>RF</sub>(low-low) are suppressed by the bandpass characteristic provided by the RF front-end. The bandpass shape can be achieved either with a SAW filter (featuring just a couple of MHz bandwidth), or by the tank circuits at the LNA input and output (this typically yields 30 to 60MHz bandwidth). In any case, the high value of the first IF (IF1) helps to suppress the image signals at f<sub>RF</sub>(low-high) and f<sub>RF</sub>(low-low).

The two remaining signals at IF1 resulting from  $f_{RF}(high-high)$  and  $f_{RF}(high-low)$  are entering the second mixer MIX2. This mixer features image rejection with so-called single-sideband (SSB) selection. This means either the upper or lower sideband of IF1 can be selected. In the example of Fig. 2, LO2 high-side injection has been chosen to select the IF2 signal resulting from  $f_{RF}(high-high)$ .



Fig. 2: The four receiving frequencies in a double conversion superhet receiver

It can be seen from the block diagram of Fig. 1 that there is a fixed relationship between the LO signal frequencies ( $f_{LO1}$ ,  $f_{LO2}$ ) and the reference oscillator frequency  $f_{RO}$ .

$$\mathbf{f}_{\text{LO1}} = \mathbf{N}_1 \cdot \mathbf{f}_{\text{LO2}} \qquad \qquad \mathbf{f}_{\text{LO2}} = \mathbf{N}_2 \cdot \mathbf{f}_{\text{RO}}$$

The operating frequency of the internal IF filter (IFF) and FSK demodulator (FSK DEMOD) is 1.8MHz. Therefore the second IF (IF2) is set to 1.8MHz as well.

## 300 to 930MHz Receiver Evaluation Board Description

## 2.1 Calculation of Frequency Settings

The receiver has two predefined receive frequency plans which can be selected by the RFSEL control pin. Depending on the logic level of RFSEL pin the sideband selection of the second mixer and the counter settings for  $N_1$  and  $N_2$  are changed accordingly. (see in 1.5)

| RFSEL | Injection | f <sub>Rfmin</sub> [MHz] | f <sub>Rfmax</sub> [MHz] | N <sub>1</sub> | N <sub>2</sub> |
|-------|-----------|--------------------------|--------------------------|----------------|----------------|
| 0     | high-low  | 300                      | 470                      | 4              | 6              |
| 1     | low-high  | 610                      | 930                      | 2              | 12             |

The following table shows the relationships of several internal receiver frequencies for the two input frequency ranges.

| f <sub>RF</sub> [MHz] | f <sub>IF1</sub>                                                           | f <sub>LO1</sub>                            | f <sub>LO2</sub>                   | f <sub>RO</sub>                         |
|-----------------------|----------------------------------------------------------------------------|---------------------------------------------|------------------------------------|-----------------------------------------|
| 300 to 470            | $\frac{\mathbf{f}_{RF} + \mathbf{N}_1 \mathbf{f}_{IF2}}{\mathbf{N}_1 - 1}$ | $\frac{N_{1}(f_{RF} + f_{IF2})}{N_{1} - 1}$ | $\frac{f_{RF} + f_{IF2}}{N_1 - 1}$ | $\frac{f_{RF} + f_{IF2}}{N_2(N_1 - 1)}$ |
| 610 to 930            | $\frac{\mathbf{f}_{RF} - \mathbf{N}_1 \mathbf{f}_{IF2}}{\mathbf{N}_1 + 1}$ | $\frac{N_{1}(f_{RF} + f_{IF2})}{N_{1} + 1}$ | $\frac{f_{RF} + f_{IF2}}{N_1 + 1}$ | $\frac{f_{RF} + f_{IF2}}{N_2(N_1 + 1)}$ |

Given IF2 = 1.8MHz and the corresponding  $N_1$ ,  $N_2$  counter settings, above equations can be transferred into the following table.

| f <sub>RF</sub> [MHz] | f <sub>IF1</sub>            | f <sub>LO1</sub>               | f <sub>LO2</sub>  | f <sub>RO</sub>              |
|-----------------------|-----------------------------|--------------------------------|-------------------|------------------------------|
| 300 to 470            | $\frac{f_{RF} + 7.2MHz}{3}$ | $\frac{4(f_{RF} + 1.8MHz)}{3}$ | $f_{RF} + 1.8MHz$ | $\frac{f_{RF} + 1.8MHz}{18}$ |
| 610 to 930            | $\frac{f_{RF} - 3.6MHz}{3}$ | $\frac{2(f_{RF} + 1.8MHz)}{3}$ | 3                 | $\frac{f_{RF} + 1.8MHz}{36}$ |

## 300 to 930MHz Receiver Evaluation Board Description

## 2.2 Standard Frequency Plans

IF2 = 1.8MHz.

| RFSEL | f <sub>RF</sub> [MHz] | f <sub>IF1</sub> [MHz] | f <sub>LO1</sub> [MHz] | f <sub>LO2</sub> [MHz] | f <sub>RO</sub> [MHz] |
|-------|-----------------------|------------------------|------------------------|------------------------|-----------------------|
| 0     | 315                   | 107.40                 | 422.40                 | 105.60                 | 17.600000             |
|       | 433.92                | 147.04                 | 580.96                 | 145.24                 | 24.206667             |
| 1     | 868.3                 | 288.23                 | 580.07                 | 290.03                 | 24.169444             |
|       | 915                   | 303.80                 | 611.20                 | 305.60                 | 25.466667             |

## 2.3 433/868MHz Frequency Diversity

The receiver's multi-band functionality can be used to operate at two different frequency bands just by changing the logic level at pin RFSEL and without changing the crystal. This feature is applicable for common use of the 433 and 868MHz bands. Below table shows the corresponding frequency plans.

IF2 = 1.8MHz.

| RFSEL | f <sub>RF</sub> [MHz] | f <sub>IF1</sub> [MHz] | f <sub>LO1</sub> [MHz] | f <sub>LO2</sub> [MHz] | f <sub>RO</sub> [MHz] |  |
|-------|-----------------------|------------------------|------------------------|------------------------|-----------------------|--|
| 0     | 433.25                | 146.82                 | 580.07                 | 145.02                 | 24.169444             |  |
| 1     | 868.3                 | 288.23                 | 290.03                 | 24.109444              |                       |  |
|       | PF                    |                        |                        |                        |                       |  |



## 300 to 930MHz Receiver **Evaluation Board Description**

#### **Dual-Channel Application Circuits for FSK & ASK Reception** 3

#### 3.1 Peak Detector Data Slicer



Fig. 3: Circuit schematic

# **Evaluation Board Description**

#### 3.1.1 Component Arrangement Top Side (Peak Detection Data Slicer)



PCB top-side view Fig. 4:



## 3.2 Averaging Data Slicer Configured for Bi-Phase Codes



Fig. 5: Circuit schematic



# **Evaluation Board Description**

#### 3.2.1 Component Arrangement Top Side (Averaging Data Slicer)



Fig. 6: PCB top-side view

## 300 to 930MHz Receiver Evaluation Board Description

## 3.3 Component List for Antenna Space Diversity

Below table is for all application circuits shown in Figures 3.1 and 3.2

|              | Part                          | Size         | Value @<br>315 MHz               |                                     |                                    | Tol.                             | Description                           |                                                                   |
|--------------|-------------------------------|--------------|----------------------------------|-------------------------------------|------------------------------------|----------------------------------|---------------------------------------|-------------------------------------------------------------------|
|              | C3                            | 0603         | 100 pF                           | 100 pF                              | 100 pF                             | 100 pF                           | ±5%                                   | LNA input filtering capacitor                                     |
|              | C4                            | 0603         | 4.7 pF                           | 3.9 pF                              | 2.2 pF                             | 1.5 pF                           | ±5%                                   | LNA output tank capacitor                                         |
|              | C5                            | 0603         | 100 pF                           | 100 pF                              | 100 pF                             | 100 pF                           | ±5%                                   | MIX1 positive input matching capacitor                            |
|              | C6                            | 0603         | 100 pF                           | 100 pF                              | 100 pF                             | 100 pF                           | ±5%                                   | MIX1 negative input matching capacitor                            |
| www.DataShee | <sup>4U</sup> C7 <sup>m</sup> | 0603         | NIP                              | NIP                                 | 3.9 pF                             | NIP                              | ±5%                                   | matching capacitor                                                |
|              | C8                            | 0603         | NIP                              | NIP                                 | 1.0 pF                             | NIP                              | ±5%                                   | matching capacitor                                                |
|              | CB0                           | 0805         | 33 nF                            | 33 nF                               | 33 nF                              | 33 nF                            | ±10%                                  | decoupling capacitor,                                             |
|              | CB1                           | 0603         | 330 pF                           | 330 pF                              | 330 pF                             | 330 pF                           | ±10%                                  | decoupling capacitor,                                             |
|              | CB2                           | 0603         | 330 pF                           | 330 pF                              | 330 pF                             | 330 pF                           | ±10%                                  | decoupling capacitor,                                             |
|              | CB3                           | 0603         | 330 pF                           | 330 pF                              | 330 pF                             | 330 pF                           | ±10%                                  | decoupling capacitor,                                             |
|              | CF1                           | 0603         | 680 pF                           | 680 pF                              | 680 pF                             | 680 pF                           | ±10%                                  | data low-pass filter capacitor, for data rate of 4 kbps NRZ       |
|              | CF2                           | 0603         | 330 pF                           | 330 pF                              | 330 pF                             | 330 pF                           | ±10%                                  | data low-pass filter capacitor,<br>for data rate of 4 kbps NRZ    |
|              | CF3 0603                      |              |                                  | value according                     | to the date rate                   | ±10%                             | optional capacitance for noise filter |                                                                   |
|              | <b>.</b>                      | 0000         | conr                             | nected to ground if                 | noise filter not u                 | used                             | ±1070                                 |                                                                   |
|              | CP1                           | 0603         | 33 nF                            | 33 nF                               | 33 nF                              | 33 nF                            | ±10%                                  | PKDET positive filtering capacitor, for data rate of 4 kbps NRZ   |
|              | CP2                           | 0603         | 33 nF                            | 33 nF F                             | 33 nF                              | 33 nF                            | ±10%                                  | PKDET negative filtering capacitor, for data rate of 4 kbps NRZ   |
|              | CRS                           | 0603         | 1 nF                             | 1 nF                                | 1 nF                               | 1 nF                             | ±10%                                  | RSSI output low pass capacitor, for data rate of 4 kbps NRZ       |
|              | CRO                           | 0603         | 1 nF                             | 1 nF                                | 1 nF                               | 1 nF                             | ±5%                                   | optional capacitor,<br>to couple external RO signal               |
|              | CSL                           | 0603         | 100 nF                           | 100 nF                              | 100 nF                             | 100 nF                           | ±10%                                  | data slicer capacitor,                                            |
|              | OOL                           | 0000         |                                  | for averaging dete                  | ction mode only                    | 1076                             | for data rate of 4 kbps NRZ           |                                                                   |
|              | CX                            | 0603         | 27 pF                            | 27 pF                               | 27 pF                              | 27 pF                            | ±5%                                   | crystal series capacitor                                          |
|              | L1                            | 0603         | 56 nH                            | 27 nH                               | 0 Ω                                | 0 Ω                              | ±5%                                   | matching inductor                                                 |
|              | L2                            | 0603         | 27 nH                            | 15 nH                               | 3.9 nH                             | 3.9 nH                           | ±5%                                   | LNA output tank inductor                                          |
|              | L3                            | 0603         | 0 Ω                              | 68 nH                               | 22 nH                              | 0 Ω                              | ±5%                                   | matching inductor                                                 |
|              | L4                            | 0603         | 56 nH                            | 82 nH                               | 22 nH                              | 0 Ω                              | ±5%                                   | matching inductor                                                 |
|              | RCL                           | 0603         | 3.3 kΩ                           | 3.3 kΩ                              | 3.3 kΩ                             | 3.3 kΩ                           | ±5%                                   | optional CLK output resistor,<br>to clock output signal generated |
|              | SAW<br>FIL                    | SMD<br>3x3   | SAFDC315M<br>SM0T00<br>(315 MHz) | SAFCC433M<br>BL0X00<br>(433.92 MHz) | SAFCC868M<br>SL0X00<br>(868.3 MHz) | SAFCC915M<br>AL0N00<br>(915 MHz) |                                       | low-loss SAW filter from Murata or equivalent part                |
|              | XTAL                          | SMD<br>5x3.2 | 17.60000<br>MHz                  | 24.206667<br>MHz                    | 24.169444<br>MHz                   | 25.46667<br>MHz                  |                                       | fundamental-mode crystal                                          |
|              |                               | NIID         |                                  | ±20ppm cal., ±                      |                                    |                                  |                                       |                                                                   |

**Note:** NIP – not in place, may be used optionally

0

0

0

## 300 to 930MHz Receiver Evaluation Board Description

## 3.4 PCB Layouts for Antenna Space Diversity

• Board layout data in Gerber format is available, board size is 32.4mm x 44.5mm.





0,0000

PCB top view

PCB bottom view

## 4 Board Variants

| Туре     | Freque | ency/MHz |      | Modulation                     | <b>Board Execution</b> |                   |  |
|----------|--------|----------|------|--------------------------------|------------------------|-------------------|--|
| EVB71121 | -315   |          | -FSK | according to section 3.1 / 3.2 | - <b>A</b>             | antenna version   |  |
|          | -433   |          | -ASK | according to section 3.1 / 3.2 | -C                     | connector version |  |
|          | -868   |          | -FM  |                                |                        |                   |  |
|          | -915   |          |      |                                |                        |                   |  |

Note: available EVB setups



## 300 to 930MHz Receiver Evaluation Board Description

## 5 Package Description



The device MLX71121 is RoHS compliant.



Fig 5: 32L QFN 5x5 Quad

| all Dimension in mm |                       |       |       |       |        |           |        |        |        |        |  |
|---------------------|-----------------------|-------|-------|-------|--------|-----------|--------|--------|--------|--------|--|
|                     | D                     | Е     | D2    | E2    | Α      | <b>A1</b> | А3     | L      | е      | b      |  |
| min                 | 4.75                  | 4.75  | 3.00  | 3.00  | 0.80   | 0         | 0.20   | 0.3    | 0.50   | 0.18   |  |
| max                 | 5.25                  | 5.25  | 3.25  | 3.25  | 1.00   | 0.05      | 0.20   | 0.5    | 0.50   | 0.30   |  |
| all Dime            | all Dimension in inch |       |       |       |        |           |        |        |        |        |  |
| min                 | 0.187                 | 0.187 | 0.118 | 0.118 | 0.0315 | 0         | 0.0079 | 0.0118 | 0.0197 | 0.0071 |  |
| max                 | 0.207                 | 0.207 | 0.128 | 0.128 | 0.0393 | 0.002     | 0.0079 | 0.0197 | 0.0197 | 0.0118 |  |

#### 5.1 Soldering Information

 The device MLX71121 is qualified for MSL3 with soldering peak temperature 260 deg C according to JEDEC J-STD-20

## 300 to 930MHz Receiver Evaluation Board Description

## 6 Reliability Information

This Melexis device is classified and qualified regarding soldering technology, solderability and moisture sensitivity level, as defined in this specification, according to following test methods:

#### Reflow Soldering SMD's (Surface Mount Devices)

- IPC/JEDEC J-STD-020
  - "Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices (classification reflow profiles according to table 5-2)"
- EIA/JEDEC JESD22-A113
   "Preconditioning of Nonhermetic Surface Mount Devices Prior to Reliability Testing (reflow profiles according to table 2)"

#### Wave Soldering SMD's (Surface Mount Devices) and THD's (Through Hole Devices)

- FN60749-20
  - "Resistance of plastic- encapsulated SMD's to combined effect of moisture and soldering heat"
- EIA/JEDEC JESD22-B106 and EN60749-15
   "Resistance to soldering temperature for through-hole mounted devices"

#### Iron Soldering THD's (Through Hole Devices)

EN60749-15

"Resistance to soldering temperature for through-hole mounted devices"

#### Solderability SMD's (Surface Mount Devices) and THD's (Through Hole Devices)

 EIA/JEDEC JESD22-B102 and EN60749-21 "Solderability"

For all soldering technologies deviating from above mentioned standard conditions (regarding peak temperature, temperature gradient, temperature profile etc) additional classification and qualification tests have to be agreed upon with Melexis.

The application of Wave Soldering for SMD's is allowed only after consulting Melexis regarding assurance of adhesive strength between device and board.

Melexis is contributing to global environmental conservation by promoting **lead free** solutions. For more information on qualification of **RoHS** compliant products (RoHS = European directive on the Restriction Of the Use of Certain Hazardous Substances) please visit the quality page on our website:

http://www.melexis.com/quality\_leadfree.aspx

#### 7 ESD Precautions

Electronic semiconductor products are sensitive to Electro Static Discharge (ESD).

Always observe Electro Static Discharge control procedures whenever handling semiconductor products.



300 to 930MHz Receiver Evaluation Board Description

## **Your Notes**

w DataSheet4LL com





## 300 to 930MHz Receiver Evaluation Board Description

#### 8 Disclaimer

- The information included in this documentation is subject to Melexis intellectual and other property rights. Reproduction of information is permissible only if the information will not be altered and is accompanied by all associated conditions, limitations and notices.
- Any use of the documentation without the prior written consent of Melexis other than the one set forth in clause 1 is an unfair and deceptive business practice. Melexis is not responsible or liable for such altered documentation.
- 3) The information furnished by Melexis in this documentation is provided 'as is'. Except as expressly warranted in any other applicable license agreement, Melexis disclaims all warranties either express, implied, statutory or otherwise including but not limited to the merchantability, fitness for a particular purpose, title and non-infringement with regard to the content of this documentation.
- 4) Notwithstanding the fact that Melexis endeavors to take care of the concept and content of this documentation, it may include technical or factual inaccuracies or typographical errors. Melexis disclaims any responsibility in connection herewith.
- 5) Melexis reserves the right to change the documentation, the specifications and prices at any time and without notice. Therefore, prior to designing this product into a system, it is necessary to check with Melexis for current information.
- 6) Melexis shall not be liable to recipient or any third party for any damages, including but not limited to personal injury, property damage, loss of profits, loss of use, interrupt of business or indirect, special incidental or consequential damages, of any kind, in connection with or arising out of the furnishing, performance or use of the information in this documentation.
- 7) The product described in this documentation is intended for use in normal commercial applications. Applications requiring operation beyond ranges specified in this documentation, unusual environmental requirements, or high reliability applications, such as military, medical life-support or life-sustaining equipment are specifically not recommended without additional processing by Melexis for each application.
- 8) Any supply of products by Melexis will be governed by the Melexis Terms of Sale, published on www.melexis.com.
- © Melexis NV. All rights reserved.

For the latest version of this document, go to our website at: <u>www.melexis.com</u>

Or for additional information contact Melexis Direct:

Europe, Africa: Americas: Asia:

Phone: +32 1367 0495 Phone: +1 603 223 2362 Phone: +32 1367 0495 E-mail: <a href="mailto:sales\_europe@melexis.com">sales\_europe@melexis.com</a> E-mail: <a href="mailto:sales\_asia@melexis.com">sales\_asia@melexis.com</a> E-mail: <a href="mailto:sales\_asia@melexis.com">sales\_asia@melexis.com</a>

ISO/TS 16949 and ISO14001 Certified