# Am99C328 32,768 x 8 Static R/W Random-Access Memory #### ADVANCE INFORMATION #### DISTINCTIVE CHARACTERISTICS - Fast access time 45/55/70/100 ns Maximum - 32K x 8 organization - Output Enable G (OE) control to alleviate bus contention Single 5 V ±10% power supply operation - Fully static storage and interface circuitry - Automatic Power-Down when deselected - Low power dissipation - 400 mW typical operating power - 125 mW maximum standby power for TTL interface levels - 2 V data retention capability - 28-pin, 0.6-inch DIP #### **GENERAL DESCRIPTION** The Am99C328 is a high-performance, 32,768 x 8-Bit Static Read/Write Random-Access Memory manufactured with state-of-the-art CMOS processing techniques. The Am99C328 features three control signals, E (CE), W (WE), and G (OE), to facilitate not only memory expansion, but also alleviate any bus contention conditions which might limit high-performance Read/Write operation. While W (WE) activates only the input buffers during a write cycle. G (OE) activates only the output buffers during a read cycle. E (CE) controls the selection/deselection of the entire device irrespective of read or write and powers down the device when E (CE) is inactive. All input/output interface levels are fully TTL compatible for the Am99C328. The Am99C328 requires a single 5 V power supply while operating, but will hold the data when the power-supply level is maintained at voltages as low as 2 V. The Am99C328 is available in a 28-pin, 0.6-inch wide, dualin-line, side/brazed package. #### **BLOCK DIAGRAM** ### PRODUCT SELECTOR GUIDE | Part Number | Am99C328-45 | Am99C328-55 | Am99C328-70 | Am99C328-10 | |-----------------------------|-------------|-------------|-------------|-------------| | Access Time Max. (ns) | 45 | 55 | 70 | 100 | | ICC Max. (mA) 0 to +70°C | 120 | 120 | 120 | 120 | | ICC Max. (mA) -55 to +125°C | NA NA | 140 | 140 | 140 | Amendment Publication # Issue Date: May 1986 ## CONNECTION DIAGRAM Top View ## **ADDRESS DESIGNATORS** | External | Internal | Pin<br>Number | | |-----------------|-----------------|---------------|--| | A <sub>14</sub> | AY <sub>5</sub> | 1 | | | A <sub>12</sub> | AX <sub>6</sub> | 2 | | | A <sub>7</sub> | AX <sub>5</sub> | 3 | | | A <sub>6</sub> | AX <sub>4</sub> | 4 | | | A <sub>5</sub> | AX <sub>3</sub> | 5 | | | A <sub>4</sub> | AX <sub>2</sub> | 6 | | | А3 | AY <sub>4</sub> | 7 | | | A <sub>2</sub> | AYз | 8 | | | A <sub>1</sub> | AY2 | 9 | | | A <sub>0</sub> | AY <sub>1</sub> | 10 | | | A <sub>10</sub> | AY <sub>0</sub> | 21 | | | A <sub>11</sub> | AX <sub>1</sub> | 23 | | | A <sub>9</sub> | AX <sub>0</sub> | 24 | | | A <sub>8</sub> | AX <sub>8</sub> | 25 | | | A <sub>13</sub> | AX <sub>7</sub> | 26 | |