TENTATIVE TOSHIBA MOS DIGITAL INTEGRATED CIRCUIT SILICON MONOLITHIC 288Mbits Network FCRAM2 – 2,097,152-WORDS × 4 BANKS × 36-BITS #### **DESCRIPTION** Network FCRAM<sup>TM</sup> is Double Data Rate Fast Cycle Random Access Memory. TC59LM836DKB is Network FCRAM<sup>TM</sup> containing 301,989,888 memory cells. TC59LM836DKB is organized as 2,097,152-words $\times$ 4 banks $\times$ 36 bits. TC59LM836DKB feature a fully synchronous operation referenced to clock edge whereby all operations are synchronized at a clock input which enables high performance and simple user interface coexistence. TC59LM836DKB can operate fast core cycle compared with regular DDR SDRAM. TC59LM836DKB is suitable for Network and other applications where large memory density and low power consumption are required. The Output Driver for Network FCRAM<sup>TM</sup> is capable of high quality fast data transfer under light loading condition. #### **FEATURES** | | PARAMETER | TC59LM836DKB | | | |-------------------|--------------------------------------------|--------------|---------|--------| | | FARAIVILTER | | -33 | -40 | | | | CL = 4 | 4.5 ns | 5.0 ns | | $t_{CK}$ | t <sub>CK</sub> Clock Cycle Time (min) | CL = 5 | 3.75 ns | 4.5 ns | | | | CL = 6 | 3.33 ns | 4.0 ns | | t <sub>RC</sub> | Random Read/Write Cycle Time (m | in) | 22.5 ns | 25 ns | | t <sub>RAC</sub> | Random Access Time (max) | | 22.5 ns | 25 ns | | I <sub>DD1S</sub> | Operating Current (single bank) (ma | 360 mA | 340 mA | | | I <sub>DD2P</sub> | I <sub>DD2P</sub> Power Down Current (max) | | 95 mA | 90 mA | | $I_{DD6}$ | 0.1(0.4.4.6 | | 15 mA | 15 mA | - Fully Synchronous Operation - Double Data Rate (DDR) Data input/output are synchronized with both edges of DS / QS. - Differential Clock (CLK and $\overline{\text{CLK}}$ ) inputs - CS, FN and all address input signals are sampled on the positive edge of CLK. Output data (DQs and QS) is aligned to the crossings of CLK and $\overline{\text{CLK}}$ . • Fast clock cycle time of 3.33 ns minimum Clock: 300 MHz maximum Data: 600 Mbps/pin maximum - Quad Independent Banks operation - Fast cycle and Short Latency - Selectable Data Strobe - Distributed Auto-Refresh cycle in 3.9 μs - Self-Refresh - Power Down Mode - Variable Write Length Control - Write Latency = CAS Latency-1 - Programable CAS Latency and Burst Length $\overline{\text{CAS}}$ Latency = 4, 5, 6 Burst Length = 2, 4 - Organization: $2,097,152 \text{ words} \times 4 \text{ banks} \times 36 \text{ bits}$ - Power Supply Voltage VDD: $2.5 \text{ V} \pm 0.125 \text{V}$ $V_{DDQ}$ : 1.4 V ~ 1.9 V - Low voltage CMOS I/O covered with SSTL\_18 (Half strength driver) and HSTL. - JTAG boundary scan - Package: 144Ball BGA, 1mm × 0.8mm Ball pitch (P-TFBGA144-1119-0.80BZ) Notice: FCRAM is trademark of Fujitsu limited, Japan. # **PIN NAMES** | PIN | NAME | |--------------------|-------------------------------------------| | A0~A13 | Address Input | | BA0, BA1 | Bank Address | | DQ0~DQ35 | Data Input/Output | | cs | Chip Select | | FN | Function Control | | PD | Power Down Control | | CLK, CLK | Clock Input | | LDS, UDS | Write Data Strobe | | LQS, UQS | Read Data Strobe | | $V_{DD}$ | Power (+2.5 V) | | V <sub>SS</sub> | Ground | | V <sub>DDQ</sub> | Power (+1.5V / +1.8 V)<br>(for DQ buffer) | | V <sub>SSQ</sub> | Ground<br>(for DQ buffer) | | V <sub>REF</sub> | Reference Voltage | | NC | Not Connected | | TMS, TDI, TCK, TDO | Boundary Scan Test Access Ports | ## **PIN ASSIGNMENT (TOP VIEW)** ball pitch=1.0 x 0.8mm ( ) : Depopulated ball #### **BLOCK DIAGRAM** Note: The TC59LM836DKB configuration is 4 Bank of 16384 × 128 × 36 of cell array with the DQ pins numbered DQ0~DQ35. ## **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | NOTES | |---------------------|--------------------------------------|-----------------------------|------|-------| | $V_{DD}$ | Power Supply Voltage | -0.3~ 3.3 | V | | | $V_{DDQ}$ | Power Supply Voltage (for DQ buffer) | -0.3~V <sub>DD</sub> + 0.3 | V | | | V <sub>IN</sub> | Input Voltage | -0.3~V <sub>DD</sub> + 0.3 | V | | | V <sub>OUT</sub> | Output and DQ pin Voltage | -0.3~V <sub>DDQ</sub> + 0.3 | V | | | $V_{REF}$ | Input Reference Voltage | -0.3~V <sub>DD</sub> + 0.3 | V | | | T <sub>opr</sub> | Operating Temperature (case) | 0~85 | °C | | | T <sub>stg</sub> | Storage Temperature | -55~150 | °C | | | T <sub>solder</sub> | Soldering Temperature (10 s) | 260 | °C | | | PD | Power Dissipation | 2.5 | W | | | lout | Short Circuit Output Current | ±50 | mA | | Caution: Conditions outside the limits listed under "ABSOLUTE MAXIMUM RATINGS" may cause permanent damage to the device. The device is not meant to be operated under conditions outside the limits described in the operational section of this specification. Exposure to "ABSOLUTE MAXIMUM RATINGS" conditions for extended periods may affect device reliability. ## RECOMMENDED DC, AC OPERATING CONDITIONS (Notes: 1)(T<sub>CASE</sub> = 0~85°C) | SYMBOL | PARAMETER | MIN | TYP. | MAX | UNIT | NOTES | |-----------------------|-----------------------------------------------------|-----------------------------|---------------------|-----------------------------|------|-------| | $V_{DD}$ | Power Supply Voltage | 2.375 | 2.5 | 2.625 | ٧ | | | $V_{DDQ}$ | Power Supply Voltage (for DQ buffer) | 1.4 | _ | 1.9 | ٧ | | | V <sub>REF</sub> | Reference Voltage | V <sub>DDQ</sub> /2 × 95% | V <sub>DDQ</sub> /2 | V <sub>DDQ</sub> /2 × 105% | ٧ | 2 | | V <sub>IH</sub> (DC) | Input DC High Voltage | V <sub>REF</sub> + 0.125 | _ | V <sub>DDQ</sub> + 0.2 | ٧ | 5 | | V <sub>IL</sub> (DC) | Input DC Low Voltage | -0.1 | _ | V <sub>REF</sub> – 0.125 | V | 5 | | V <sub>ICK</sub> (DC) | Differential Clock DC Input Voltage | -0.1 | _ | V <sub>DDQ</sub> + 0.1 | V | 10 | | V <sub>ID</sub> (DC) | Differential Input Voltage. CLK and CLK inputs (DC) | 0.4 | | V <sub>DDQ</sub> + 0.2 | V | 7, 10 | | V <sub>IH</sub> (AC) | Input AC High Voltage | V <sub>REF</sub> + 0.2 | _ | V <sub>DDQ</sub> + 0.2 | V | 3, 6 | | V <sub>IL</sub> (AC) | Input AC Low Voltage | -0.1 | _ | V <sub>REF</sub> - 0.2 | V | 4, 6 | | V <sub>ID</sub> (AC) | Differential Input Voltage. CLK and CLK inputs (AC) | 0.55 | _ | V <sub>DDQ</sub> + 0.2 | V | 7, 10 | | V <sub>X</sub> (AC) | Differential AC Input Cross Point Voltage | V <sub>DDQ</sub> /2 – 0.125 | _ | V <sub>DDQ</sub> /2 + 0.125 | V | 8, 10 | | V <sub>ISO</sub> (AC) | Differential Clock AC Middle Level | V <sub>DDQ</sub> /2 – 0.125 | _ | V <sub>DDQ</sub> /2 + 0.125 | V | 9, 10 | #### NOTES: - (1) All voltages referenced to VSS, VSSQ. - VREF is expected to track variations in VDDQ DC level of the transmitting device. Peak to peak AC noise on VREF may not exceed $\pm 2\%$ VREF (DC). - (3) Overshoot limit: VIH (max) = VDDQ + 0.7 V with a pulse width $\leq 5$ ns. - (4) Undershoot limit: VIL (min) = -0.7 V with a pulse width $\le 5$ ns. - (5) VIH (DC) and VIL (DC) are levels to maintain the current logic state. - (6) VIH (AC) and VIL (AC) are levels to change to the new logic state. - (7) VID is differential voltage of CLK input level and $\overline{\text{CLK}}$ input level. - (8) The value of V<sub>X</sub> (AC) is expected to equal V<sub>DDQ</sub>/2 of the transmitting device. - (9) VISO means $\{VICK (CLK) + VICK (\overline{CLK})\}/2$ - (10) Refer to the figure below. (11) In the case of external termination, VTT (termination voltage) should be gone in the range of $V_{REF}$ (DC) $\pm$ 0.04 V. ## $\underline{\textbf{CAPACITANCE}} \text{ (V}_{DD} = 2.5 \text{V}, \text{ V}_{DDQ} = 1.8 \text{ V}, \text{ f} = 1 \text{ MHz}, \text{ Ta} = 25 ^{\circ}\text{C})$ | SYMBOL | PARAMETER | MIN | MAX | Delta | UNIT | |------------------|------------------------------------|-----|-----|-------|------| | C <sub>IN</sub> | Input pin Capacitance | 1.5 | 3.0 | 0.25 | pF | | C <sub>INC</sub> | Clock pin (CLK, CLK) Capacitance | 1.5 | 3.0 | 0.25 | pF | | C <sub>I/O</sub> | DQ, LDS, UDS, LQS, UQS Capacitance | 2.5 | 3.5 | 0.5 | pF | | C <sub>NC</sub> | NC pin Capacitance | _ | 1.5 | _ | pF | Note: These parameters are periodically sampled and not 100% tested. ## **RECOMMENDED DC OPERATING CONDITIONS** $(V_{DD} = 2.5 \text{ V} \pm 0.125 \text{ V}, V_{DDQ} = 1.4 \text{ V} \sim 1.9 \text{ V}, T_{CASE} = 0 \sim 85^{\circ}\text{C})$ | SYMBOL | DADAMETED | M | ΑX | UNIT | NOTES | | |-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|---------|--| | STIMBOL | PARAMETER | -33 | -40 | UNIT | NOTES | | | I <sub>DD1S</sub> | Operating Current One bank read or write operation ; $t_{CK} = min; \ l_{RC} = min, \ l_{OUT} = 0mA ; $ Burst Length = 4, CAS Latency = 6, Free running QS mode ; $0 \ V \le V_{IN} \le V_{IL} \ (AC) \ (max), \ V_{IH} \ (AC) \ (min) \le V_{IN} \le V_{DDQ}, $ Address inputs change up to 2 times during minimum $l_{RC}$ , Read data change twice per clock cycle | 360 | 340 | | 1, 2 | | | I <sub>DD2N</sub> | $\label{eq:Standby Current} \begin{split} &\text{All banks: inactive state };\\ &t_{CK} = \text{min, } \overline{CS} = V_{IH}, \ \overline{PD} = V_{IH} \ ;\\ &0 \ V \leq V_{IN} \leq V_{IL} \ (AC) \ (\text{max}), \ V_{IH} \ (AC) \ (\text{min}) \leq V_{IN} \leq V_{DDQ} \ ;\\ &\text{Other input signals change one time during } 4 \times t_{CK},\\ &DQ \ \text{and } DS \ \text{inputs change twice per clock cycle} \end{split}$ | 110 | 100 | | 1, 2 | | | I <sub>DD2P</sub> | $\label{eq:Standby power down} Standby (power down) Current $$All banks: inactive state ; $$t_{CK} = min, $$$\overline{PD} = V_{IL} (power down) ; $$CAS Latency = 6, Free running QS mode ; $$0 $$V \le V_{IN} \le V_{IL} (AC) (max), V_{IH} (AC) (min) \le V_{IN} \le V_{DDQ} ; $$Other input signals change one time during $4 \times t_{CK}$, $$DQ and DS inputs are floating (V_{DDQ}/2)$$$ | 95 | 90 | | 1, 2 | | | I <sub>DD4W</sub> | Write Operating Current (4Banks) 4 Bank interleaved continuous burst write operation; $t_{CK} = \text{min, } I_{RC} = \text{min ;} \\ \text{Burst Length} = 4, \text{ CAS Latency} = 6, \text{ Free running QS mode ;} \\ \text{0 V} \leq V_{IN} \leq V_{IL} \text{ (AC) (max), } V_{IH} \text{ (AC) (min)} \leq V_{IN} \leq V_{DDQ} \text{ ;} \\ \text{Address inputs change once per clock cycle,} \\ \text{DQ and DS inputs change twice per clock cycle}$ | 800 | 750 | mA | 1, 2 | | | I <sub>DD4R</sub> | Read Operating Current (4Banks) 4 Bank interleaved continuous burst read operation ; $t_{CK} = \text{min, } I_{RC} = \text{min, } I_{OUT} = 0 \text{mA} ; \\ \text{Burst Length} = 4, \text{ CAS Latency} = 6, \text{ Free running QS mode }; \\ 0 \text{ V} \leq \text{V}_{IN} \leq \text{V}_{IL} \text{ (AC) (max), V}_{IH} \text{ (AC) (min)} \leq \text{V}_{IN} \leq \text{V}_{DDQ} ; \\ \text{Address inputs change once per clock cycle,} \\ \text{Read data change twice per clock cycle}$ | 800 | 750 | | 1, 2 | | | I <sub>DD5B</sub> | Burst Auto Refresh Current Refresh command at every $I_{REFC}$ interval; $I_{CK} = min$ ; $I_{REFC} $ | 360 | 340 | | 1, 2, 3 | | | I <sub>DD6</sub> | | 15 | 15 | | 2 | | Notes: 1. These parameters depend on the cycle rate and these values are measured at a cycle rate with the minimum values of $t_{CK}$ , $t_{RC}$ and $t_{RC}$ . <sup>2.</sup> These parameters define the current between $V_{\mbox{\scriptsize DD}}$ and $V_{\mbox{\scriptsize SS}}.$ <sup>3.</sup> I<sub>DD5B</sub> is specified under burst refresh condition. Actual system should use distributed refresh that meet to t<sub>REFI</sub> specification. # $\frac{RECOMMENDED\ DC\ OPERATING\ CONDITIONS}{(V_{DD}=2.5\ V\pm0.125\ V,\ V_{DDQ}=1.4\ V\sim1.9\ V,\ T_{CASE}=0\sim85^{\circ}C)}$ | SYMBOL | | PARAMETER | | | MAX | UNIT | NOTES | |----------------------|----------------------------------------------|----------------------------------------------------------------------|---------------------------|------|-----|------|-------| | ILI | Input Leakage<br>( 0 V ≤ V <sub>IN</sub> ≤ V | Current<br>'DDQ, all other pins not | under test = 0 V) | -5 | 5 | μА | | | I <sub>LO</sub> | Output Leakag | ge Current ed, $0 \text{ V} \leq \text{V}_{OUT} \leq \text{V}_{DDQ}$ | ) | -5 | 5 | μА | | | I <sub>REF</sub> | V <sub>REF</sub> Current | | | -5 | 5 | μА | | | I <sub>OH</sub> (DC) | Normal | | V <sub>OH</sub> = 1.420 V | -5.6 | _ | | | | I <sub>OL</sub> (DC) | Output Driver | | V <sub>OL</sub> = 0.280 V | 5.6 | _ | | | | I <sub>OH</sub> (DC) | Strong | Output DC Current | V <sub>OH</sub> = 1.420 V | -9.8 | _ | | | | I <sub>OL</sub> (DC) | Output Driver | $(V_{DDQ} = 1.7V \sim 1.9V)$ | V <sub>OL</sub> = 0.280 V | 9.8 | _ | mA | 1 | | I <sub>OH</sub> (DC) | Weak | | V <sub>OH</sub> = 1.420 V | -2.8 | _ | | | | I <sub>OL</sub> (DC) | Output Driver | | V <sub>OL</sub> = 0.280 V | 2.8 | | | | | I <sub>OH</sub> (DC) | Normal | | $V_{OH} = V_{DDQ} - 0.4V$ | -4 | _ | | | | I <sub>OL</sub> (DC) | Output Driver | | V <sub>OL</sub> = 0.4V | 4 | _ | | | | I <sub>OH</sub> (DC) | Strong | Output DC Current | $V_{OH} = V_{DDQ} - 0.4V$ | -8 | _ | | | | I <sub>OL</sub> (DC) | Output Driver | $(V_{DDQ} = 1.4V \sim 1.6V)$ | V <sub>OL</sub> = 0.4V | 8 | _ | mA | 1 | | I <sub>OH</sub> (DC) | Weak Output | | Not defined | _ | _ | | | | I <sub>OL</sub> (DC) | Driver | | Not defined | _ | _ | | | Notes: 1. Refer to output driver characteristics for the detail. Output Driver Strength is selected by Extended Mode Register. # $\frac{AC\ CHARACTERISTICS\ AND\ OPERATING\ CONDITIONS}{(V_{DD}=2.5\pm0.125V,\ V_{DDQ}=1.4\sim1.9V,\ T_{CASE}=0\sim85^{\circ}C)}\ (Notes:\ 1,\ 2)$ | CVMDOL | DADAMETED | | -3 | 33 | -40 | | LINIT | NOTEC | |---------------------|------------------------------------------------------------------------|--------------------|-----------------------------------------|------------------------------|-----------------------------------------|------------------------------|-------|---------| | SYMBOL | | | MIN | MAX | MIN | MAX | UNIT | NOTES | | t <sub>RC</sub> | Random Cycle Time | | 22.5 | _ | 25 | _ | | 3 | | | | C <sub>L</sub> = 4 | 4.5 | 7.5 | 5.0 | 7.5 | | 3 | | t <sub>CK</sub> | Clock Cycle Time | C <sub>L</sub> = 5 | 3.75 | 7.5 | 4.5 | 7.5 | | 3 | | | | C <sub>L</sub> = 6 | 3.33 | 7.5 | 4.0 | 7.5 | | 3 | | t <sub>RAC</sub> | Random Access Time | | _ | 22.5 | _ | 25 | | 3 | | t <sub>CH</sub> | Clock High Time | | 0.45 × t <sub>CK</sub> | | 0.45 × t <sub>CK</sub> | | | 3 | | t <sub>CL</sub> | Clock Low Time | | $0.45 \times t_{CK}$ | _ | 0.45 × t <sub>CK</sub> | _ | | 3 | | tCKQS | QS Access Time from CLK | | -0.45 | 0.45 | -0.5 | 0.5 | | 3, 8,10 | | t <sub>QSQ</sub> | Data Output Skew from QS | 3 | _ | 0.25 | _ | 0.3 | | | | tQSQA | Data Output Skew from QS | S to All | _ | 0.35 | _ | 0.4 | | | | t <sub>AC</sub> | Data Access Time from CL | K | -0.5 | 0. 5 | -0.6 | 0.6 | | 3, 8,10 | | t <sub>OH</sub> | Data Output Hold Time from | m CLK | -0.5 | 0.5 | -0.6 | 0.6 | | 3, 8 | | t <sub>HP</sub> | CLK half period (minimum of Actual t <sub>CH</sub> , t <sub>CL</sub> ) | | min(t <sub>CH</sub> , t <sub>CL</sub> ) | _ | min(t <sub>CH</sub> , t <sub>CL</sub> ) | _ | | 3 | | t <sub>QSP</sub> | QS (read) Pulse Width | | t <sub>HP</sub> - t <sub>QHS</sub> | | t <sub>HP</sub> t <sub>QHS</sub> | | | 4, 8 | | t <sub>QSQV</sub> | Data Output Valid Time fro | m QS | t <sub>HP</sub> - t <sub>QHS</sub> | | t <sub>HP</sub> t <sub>QHS</sub> | | | 4, 8 | | t <sub>QHS</sub> | DQ, QS Hold Skew factor | | _ | $0.055 \times t_{CK} + 0.17$ | _ | $0.055 \times t_{CK} + 0.17$ | | | | t <sub>DQSS</sub> | DS (write) Low to High Setup | Time | 0.8×t <sub>CK</sub> | 1.2×t <sub>CK</sub> | 0.8×t <sub>CK</sub> | 1.2×t <sub>CK</sub> | ns | 3 | | tDSPRE | DS (write) Preamble Pulse | Width | 0.4×t <sub>CK</sub> | _ | 0.4×t <sub>CK</sub> | _ | | 4 | | t <sub>DSPRES</sub> | DS First Input Setup Time | | 0 | _ | 0 | _ | | 3 | | tDSPREH | DS First Low Input Hold Ti | me | 0.3×t <sub>CK</sub> | _ | 0.3×t <sub>CK</sub> | _ | | 3 | | t <sub>DSP</sub> | DS High or Low Input Pulse | Width | 0.45×t <sub>CK</sub> | 0.55×t <sub>CK</sub> | 0.45×t <sub>CK</sub> | 0.55×t <sub>CK</sub> | | 4 | | | | C <sub>L</sub> = 4 | 0.8 | _ | 1.0 | _ | | 3, 4 | | t <sub>DSS</sub> | DS Input Falling Edge to Clock Setup Time | C <sub>L</sub> = 5 | 0.8 | _ | 1.0 | _ | | 3, 4 | | | · | C <sub>L</sub> = 6 | 0.8 | _ | 1.0 | _ | | 3, 4 | | tDSPST | DS (write) Postamble Pulse | Width | 0.45 × t <sub>CK</sub> | _ | 0.45 × t <sub>CK</sub> | | Ī | 4 | | | | $C_L = 4$ | 0.8 | _ | 1.0 | _ | 1 | 3, 4 | | t <sub>DSPSTH</sub> | DS (write) Postamble<br>Hold Time | C <sub>L</sub> = 5 | 0.8 | _ | 1.0 | _ | | 3, 4 | | | | C <sub>L</sub> = 6 | 0.8 | | 1.0 | | † † | 3, 4 | | tDSSK | UDS – LDS Skew | | $-0.4 \times t_{CK}$ | $0.4 \times t_{CK}$ | $-0.4 \times t_{CK}$ | $0.4 \times t_{CK}$ | | | | t <sub>DS</sub> | Data Input Setup Time from DS | | 0.35 | _ | 0.4 | _ | ] | 4, 11 | | t <sub>DH</sub> | Data Input Hold Time from D | S | 0.35 | _ | 0.4 | _ | ] | 4, 11 | | t <sub>IS</sub> | Command/Address Input S<br>Time | Setup | 0.6 | _ | 0.7 | _ | | 3 | | t <sub>IH</sub> | Command/Address Input F | lold Time | 0.6 | _ | 0.7 | _ | ] | 3 | # AC CHARACTERISTICS AND OPERATING CONDITIONS (Notes: 1, 2) (continued) | SYMBOL | PARAMETER | | -33 | | -40 | | UNIT | NOTES | |-------------------|-----------------------------------------------------------------|--------------------|----------------------|-----|------------------------|-----|-------|---------| | STIVIDOL | | | MIN | MAX | MIN | MAX | UNIT | NOTES | | $t_LZ$ | Data-out Low Impedance Time from CLK | | -0.5 | _ | -0.6 | _ | | 3, 6, 8 | | t <sub>HZ</sub> | Data-out High Impedance Time from CLK | | _ | 0.5 | _ | 0.6 | | 3, 7, 8 | | tQPDH | Last output to PD High H | lold Time | 0 | _ | 0 | _ | ns | | | t <sub>PDEX</sub> | Power Down Exit Time | | 0.6 | _ | 0.7 | _ | | 3 | | t <sub>T</sub> | Input Transition Time | | 0.1 | 1 | 0.1 | 1 | | | | t <sub>FPDL</sub> | PD Low Input Window for Self-Refresh Entry | r | $-0.5 \times t_{CK}$ | 5 | -0.5 × t <sub>CK</sub> | 5 | | 3 | | t <sub>REFI</sub> | Auto-Refresh Average Inte | rval | 0.4 | 3.9 | 0.4 | 3.9 | μѕ | 5 | | tPAUSE | Pause Time after Power-up | ) | 200 | _ | 200 | _ | μο | | | | Random Read/Write | $C_L = 4$ | 5 | _ | 5 | _ | _ | | | I <sub>RC</sub> | Cycle Time | C <sub>L</sub> = 5 | 6 | _ | 6 | _ | _ | | | | (applicable to same bank) | C <sub>L</sub> = 6 | 7 | _ | 7 | _ | | | | I <sub>RCD</sub> | RDA/WRA to LAL Commar<br>Delay (applicable to same | | 1 | 1 | 1 | 1 | | | | | LAL to RDA/WRA | $C_L = 4$ | 4 | _ | 4 | _ | | | | I <sub>RAS</sub> | Command Input Delay | $C_L = 5$ | 5 | _ | 5 | _ | | | | | (applicable to same bank) | C <sub>L</sub> = 6 | 6 | _ | 6 | _ | | | | I <sub>RBD</sub> | Random Bank Access Dela (applicable to other bank) | ay | 2 | _ | 2 | _ | | | | I <sub>RWD</sub> | LAL following RDA to<br>WRA Delay<br>(applicable to other bank) | B <sub>L</sub> = 2 | 2 | _ | 2 | _ | | | | KWD | | $B_L = 4$ | 3 | _ | 3 | _ | | | | I <sub>WRD</sub> | LAL following WRA to RDA (applicable to other bank) | Delay | 1 | _ | 1 | _ | | | | | | C <sub>L</sub> = 4 | 7 | _ | 7 | _ | avala | | | I <sub>RSC</sub> | Mode Register Set Cycle Time | C <sub>L</sub> = 5 | 7 | _ | 7 | _ | cycle | | | | | C <sub>L</sub> = 6 | 7 | _ | 7 | _ | | | | I <sub>PD</sub> | PD Low to Inactive State Buffer | of Input | _ | 2 | _ | 2 | | | | I <sub>PDA</sub> | PD High to Active State of Buffer | f Input | 1 | _ | 1 | _ | | | | | | C <sub>L</sub> = 4 | 19 | _ | 19 | _ | | | | $I_{PDV}$ | Power down mode valid from REF command | C <sub>L</sub> = 5 | 23 | _ | 23 | | | | | | | C <sub>L</sub> = 6 | 25 | _ | 25 | | | | | | | $C_L = 4$ | 19 | _ | 19 | | | | | I <sub>REFC</sub> | Auto-Refresh Cycle Time | $C_L = 5$ | 23 | _ | 23 | _ | | | | | | C <sub>L</sub> = 6 | 25 | _ | 25 | _ | | | | I <sub>CKD</sub> | REF Command to Clock In Disable at Self-Refresh En | | I <sub>REFC</sub> | | I <sub>REFC</sub> | | | | | Ісоск | DLL Lock-on Time<br>(applicable to RDA comma | nd) | 200 | _ | 200 | _ | | | #### **AC TEST CONDITIONS** | SYMBOL | PARAMETER | VALUE | UNIT | NOTES | |-----------------------|---------------------------------------------|------------------------|------|-------| | V <sub>IH</sub> (min) | Input High Voltage (minimum) | V <sub>REF</sub> + 0.2 | V | | | V <sub>IL (max)</sub> | Input Low Voltage (maximum) | V <sub>REF</sub> - 0.2 | V | | | V <sub>REF</sub> | Input Reference Voltage | V <sub>DDQ</sub> /2 | V | | | V <sub>TT</sub> | Termination Voltage | V <sub>REF</sub> | V | | | V <sub>SWING</sub> | Input Signal Peak to Peak Swing | 0.8 | V | | | Vr | Differential Clock Input Reference Level | V <sub>X</sub> (AC) | V | | | V <sub>ID</sub> (AC) | Input Differential Voltage | 1.0 | V | | | SLEW | Input Signal Minimum Slew Rate | 2.5 | V/ns | | | V <sub>OTR</sub> | Output Timing Measurement Reference Voltage | V <sub>DDQ</sub> /2 | V | 9 | AC Test Load #### NOTES: - (1) Transition times are measured between $V_{IH\ min}$ (DC) and $V_{IL\ max}$ (DC). Transition (rise and fall) of input signals have a fixed slope. - (2) If the result of nominal calculation with regard to tCK contains more than one decimal place, the result is rounded up to the nearest decimal place. (i.e., $tDQSS = 0.8 \times tCK$ , tCK = 3.3 ns, $0.8 \times 3.3$ ns = 2.64 ns is rounded up to 2.7 ns.) - (3) These parameters are measured from the differential clock (CLK and $\overline{\text{CLK}}$ ) AC cross point. - (4) These parameters are measured from signal transition point of DS crossing VREF level. - (5) The trefi (max) applies to equally distributed refresh method. The trefi (min) applies to both burst refresh method and distributed refresh method. In such case, the average interval of eight consecutive Auto-Refresh commands has to be more than 400 ns always. In other words, the number of Auto-Refresh cycles which can be performed within 3.2 $\mu$ s (8 $\times$ 400 ns) is to 8 times in the maximum. - (6) Low Impedance State is specified at $V_{DDQ}/2 \pm 0.1~V$ from steady state. - (7) High Impedance State is specified where output buffer is no longer driven. - (8) These parameters depend on the clock jitter. These parameters are measured at stable clock. - (9) Output timing is measured by using Normal driver strength at $V_{DDQ} = 1.7 \text{ V} \sim 1.9 \text{ V}$ . Output timing is measured by using Strong driver strength at $V_{DDQ} = 1.4 \text{ V} \sim 1.6 \text{ V}$ . - (10) These parameters are measured at $t_{CK}$ = minimum ~ 6.0ns. When $t_{CK}$ is longer than 6.0ns, these parameters are specified as below for all speed version. $t_{CKQS} \text{ (MIN/MAX)} = -0.6\text{ns, } t_{AC} \text{ (MIN/MAX)} = -0.65\text{ns} / 0.65\text{ns}$ - (11) These parameters are measured at $V_{DDQ}=1.7~V\sim1.9~V$ . Both tps and tph at $V_{DDQ}=1.4~V\sim1.6~V$ are specified as below for all speed version. tps (MIN) = 0.4 ns , tph (MIN) = 0.4 ns ## **POWER UP SEQUENCE** - (1) As for $\overline{PD}$ , being maintained by the low state ( $\leq 0.2 \text{ V}$ ) is desirable before a power-supply injection. - (2) Apply VDD before or at the same time as VDDQ. - (3) Apply VDDQ before or at the same time as VREF. - (4) Start clock (CLK, $\overline{\text{CLK}}$ ) and maintain stable condition for 200 $\mu s$ (min). - (5) After stable power and clock, apply DESL and take $\overline{PD} = H$ . - (6) Issue EMRS to enable DLL and to define driver strength and data strobe type. (Note: 1) - (7) Issue MRS for set $\overline{\text{CAS}}$ latency (CL), Burst Type (BT), and Burst Length (BL). (Note: 1) - (8) Issue two or more Auto-Refresh commands (Note: 1). - (9) Ready for normal operation after 200 clocks from Extended Mode Register programming. #### NOTES: - (1) Sequence 6, 7 and 8 can be issued in random order. - (2) L = Logic Low, H = Logic High - (3) DQ output is Hi-Z state during power upsequence. ## **TIMING DIAGRAMS** ## **Input Timing** Refer to the Command Truth Table. ## Timing of the CLK, CLK Unidirectional DS/QS mode Unidirectional DS/QS mode Note: DQ0 to DQ35 are aligned with QS. The correspondence of LQS, UQS to DQ. | LQS | DQ0~DQ17 | |-----|-----------| | UQS | DQ18~DQ35 | Unidirectional DS/Free Running QS mode Unidirectional DS/Free Running QS mode Note: DQ0 to DQ35 are aligned with QS. The correspondence of LQS, UQS to DQ. | LQS | DQ0~DQ17 | |-----|-----------| | UQS | DQ18~DQ35 | # **TOSHIBA** #### Write Timing (Burst Length = 4) Unidirectional DS/QS mode, Unidirectional DS/Free Running QS mode ## trefi, tpause, Ixxxx Timing Note: " $I_{XXXX}$ " means " $I_{RCD}$ ", " $I_{RCD}$ ", " $I_{RAS}$ ", etc. ## **FUNCTION TRUTH TABLE** (Notes: 1, 2, 3) Command Truth Table (Notes: 4) #### • The First Command | SYMBOL | FUNCTION | CS | FN | BA1~BA0 | A13~A10 | A9~A8 | A7 | A6~A0 | |--------|-----------------------|----|----|---------|---------|-------|----|-------| | DESL | Device Deselect | Н | × | × | × | × | × | × | | RDA | Read with Auto-close | L | Н | ВА | UA | UA | UA | UA | | WRA | Write with Auto-close | L | L | ВА | UA | UA | UA | UA | #### • The Second Command (The next clock of RDA or WRA command) | SYMBOL | FUNCTION | cs | FN | BA1~<br>BA0 | A13~<br>A12 | A11~<br>A10 | A9 | A8 | A7 | A6~A0 | |--------|---------------------|----|----|-------------|-------------|-------------|----|----|----|-------| | LAL | Lower Address Latch | Н | × | × | V | × | × | × | × | LA | | REF | Auto-Refresh | L | × | × | × | × | × | × | × | × | | MRS | Mode Register Set | L | × | V | L | L | L | L | ٧ | V | Notes: 1. L = Logic Low, H = Logic High, × = either L or H, V = Valid (specified value), BA = Bank Address, UA = Upper Address, LA = Lower Address - 2. All commands are assumed to issue at a valid state. - 3. All inputs for command (excluding SELFX and PDEX) are latched on the crossing point of differential clock input where CLK goes to High. - 4. Operation mode is decided by the combination of 1st command and 2nd command. Refer to "STATE DIAGRAM" and the command table below. #### **Read Command Table** | COMMAND (SYMBOL) | cs | FN | BA1~BA0 | A13~A10 | A9~A8 | A7 | A6~A0 | NOTES | |------------------|----|----|---------|---------|-------|----|-------|-------| | RDA (1st) | L | Н | ВА | UA | UA | UA | UA | | | LAL (2nd) | Н | × | × | × | × | × | LA | | #### Write Command Table | COMMAND(SYMBOL) | cs | FN | BA1~BA0 | A13 | A12 | A11 | A10 | A9~A8 | A7 | A6~A0 | |-----------------|----|----|---------|-----|-----|-----|-----|-------|----|-------| | WRA (1st) | L | L | ВА | UA | LAL (2nd) | Н | × | × | VW0 | VW1 | × | × | × | × | LA | Notes: 5. A13~ A12 are used for Variable Write Length (VW) control at Write Operation. ## VW Truth Table | Burst Length | Function | VW0 | VW1 | |--------------|-----------------------|-----|-----| | BL=2 | Write All Words | L | × | | DL=2 | Write First One Word | Н | × | | | Reserved | L | L | | BL=4 | Write All Words | Н | L | | DL=4 | Write First Two Words | L | Н | | | Write First One Word | Н | Н | ## **FUNCTION TRUTH TABLE** (continued) #### Mode Register Set Command Table | COMMAND (SYMBOL) | cs | FN | BA1~BA0 | A13~A9 | A8 | A7 | A6~A0 | NOTES | |------------------|----|----|---------|--------|----|----|-------|-------| | RDA (1st) | L | Н | × | × | × | × | × | | | MRS (2nd) | L | × | V | V | V | V | V | 6 | Notes: 6. Refer to "MODE REGISTER TABLE". #### **Auto-Refresh Command Table** | FUNCTION | COMMAND | CURRENT | P | PD | | FN | BA1~BA0 | A12 A0 | A8 | A7 | A6~A0 | NOTES | |--------------|-----------|---------|-------|----|----|-----|----------|---------|----|----|-------|-------| | FUNCTION | (SYMBOL) | STATE | n – 1 | n | CS | FIN | DA I~DAU | A 13~A9 | Ao | A | A6~A0 | NOTES | | Active | WRA (1st) | Standby | Н | Н | L | L | × | × | × | × | × | | | Auto-Refresh | REF (2nd) | Active | Н | Н | L | × | × | × | × | × | × | | #### Self-Refresh Command Table | FUNCTION | COMMAND | CURRENT | P | D | cs | FN | BA1~BA0 | A13~A9 | A8 | A7 | A6~A0 | NOTES | |-----------------------|-----------|--------------|-------|---|----|-----|----------|--------|----|----|-------|-------| | TONCTION | (SYMBOL) | STATE | n – 1 | n | CS | TIN | DA I~DAU | A13~A3 | Ao | Ai | A0~A0 | NOTES | | Active | WRA (1st) | Standby | Н | Н | L | L | × | × | × | × | × | | | Self-Refresh Entry | REF (2nd) | Active | Н | L | L | × | × | × | × | × | × | 7, 8 | | Self-Refresh Continue | _ | Self-Refresh | L | L | × | × | × | × | × | × | × | | | Self-Refresh Exit | SELFX | Self-Refresh | L | Н | Н | × | × | × | × | × | × | 9 | #### Power Down Table | FUNCTION | COMMAND | CURRENT | P | D | cs | FN | BA1~BA0 | A13~A9 | A8 | A7 | A6~A0 | NOTES | | |---------------------|----------|------------|-------|---|----|-----|----------|--------|----|----|-------|-------|--| | TONCTION | (SYMBOL) | STATE | n – 1 | n | CS | TIN | DA I~DAU | A13~A3 | Ao | Ai | A0~A0 | NOILS | | | Power Down Entry | PDEN | Standby | Н | L | Н | × | × | × | × | × | × | 8 | | | Power Down Continue | _ | Power Down | L | L | × | × | × | × | × | × | × | | | | Power Down Exit | PDEX | Power Down | L | Н | Н | × | × | × | × | × | × | 9 | | Notes: - 7. $\overline{PD}$ has to be brought to Low within $t_{FPDL}$ from REF command. - 8. $\overline{PD}$ should be brought to Low after DQ's state turned high impedance. - 9. When $\overline{\text{PD}}$ is brought to High from Low, this function is executed asynchronously. # **FUNCTION TRUTH TABLE** (continued) | OUDDENT OTATE | P | D | CS | - FNI | 4 D D D E 0 0 | 001414110 | ACTION | NOTEO | |----------------------------------------|-------|---|----|-------|---------------|------------|-------------------------------------------------------------|-------| | CURRENT STATE | n – 1 | n | CS | FN | ADDRESS | COMMAND | ACTION | NOTES | | | Н | Н | Н | × | × | DESL | NOP | | | | Н | Н | L | Н | BA, UA | RDA | Row activate for Read | | | Idle | Н | Н | L | L | BA, UA | WRA | Row activate for Write | | | lule | Н | L | Н | × | × | PDEN | Power Down Entry | 10 | | | Н | L | L | × | × | _ | Illegal | | | | L | × | × | × | × | _ | Refer to Power Down State | | | | Н | Н | Н | × | LA | LAL | Begin Read | | | | Н | Н | L | × | Op-code | MRS/EMRS | Access to Mode Register | | | Row Active for Read | Н | L | Н | × | × | PDEN | Illegal | | | | Н | L | L | × | × | MRS/EMRS | Illegal | | | | L | × | × | × | × | _ | Invalid | | | | Н | Н | Н | × | LA | LAL | Begin Write | | | | Н | Н | L | × | × | REF | Auto-Refresh | | | Row Active for Write | Н | L | Н | × | × | PDEN | Illegal | | | | Н | L | L | × | × | REF (self) | Self-Refresh Entry | | | | L | × | × | × | × | _ | Invalid | | | | Н | Н | Н | × | × | DESL | Continue Burst Read to End | | | | Н | Н | L | Н | BA, UA | RDA | Illegal | 11 | | Deed | Н | Н | L | L | BA, UA | WRA | Illegal | 11 | | Read | Н | L | Н | × | × | PDEN | Illegal | | | | Н | L | L | × | × | _ | Illegal | | | | L | × | × | × | × | _ | Invalid | | | | Н | Н | Н | × | × | DESL | Data Write&Continue Burst Write to | | | | Н | Н | L | Н | BA, UA | RDA | End<br>Illegal | 11 | | Write | H | Н | L | L | BA, UA | WRA | Illegal | 11 | | vviile | Н | L | Н | × | × | PDEN | Illegal | - '' | | | Н. | L | L | × | × | I DEN | Illegal | | | | L | × | × | × | × | | Invalid | | | | Н | Н | Н | × | × | DESL | NOP → Idle after I <sub>REFC</sub> | | | | H | Н | L | H | BA, UA | RDA | Illegal | | | | Н | Н | L | L | BA, UA | WRA | Illegal | | | Auto-Refreshing | Н | L | Н | × | × | PDEN | Self-Refresh Entry | 12 | | | Н | L | L | × | × | I DEN | Illegal | 12 | | | L | × | × | × | × | _ | Refer to Self-Refreshing State | | | | Н | H | Н | | × | DESL | $NOP \rightarrow Idle after I_{RSC}$ | | | | H | H | L | × | BA, UA | RDA | Illegal | | | Mode Register | H | H | L | L | BA, UA | WRA | Illegal | | | Accessing | H | L | Н | | | PDEN | Illegal | | | · ···································· | H | L | L | × | × | FULIN | | | | | L | | | × | × | | Illegal<br>Invalid | - | | | | × | × | × | × | | | | | | H | × | × | × | × | _ | Invalid Maintain Payer Dayer Made | - | | Power Down | L | L | × | × | × | _ | Maintain Power Down Mode Exit Power Down Mode → Idle after | | | . Swor Bown | L | Н | Н | × | × | PDEX | tPDEX town mode → idle after | | | | L | Н | L | × | × | | Illegal | | | | Н | × | × | × | × | _ | Invalid | | | Solf Pofrachina | L | L | × | × | × | _ | Maintain Self-Refresh | | | Self-Refreshing | L | Н | Н | × | × | SELFX | Exit Self-Refresh → Idle after I <sub>REFC</sub> | | | | L | Н | L | × | × | _ | Illegal | | Notes: 10. Illegal if any bank is not idle. 12. Illegal if $t_{\mbox{FPDL}}$ is not satisfied. <sup>11.</sup> Illegal to bank in specified states; Function may be legal in the bank inidicated by Bank Address (BA). ## **MODE REGISTER TABLE** ## Regular Mode Register (Notes: 1) | ΑГ | DDRE | SS | | BA1 <sup>*1</sup> | BA0 <sup>*1</sup> | A13~A8 | A7 | ,*3 | A6~ | A4 | А3 | A2~A0 | |----|---------|----|-----|-------------------|--------------------|--------|----|-----|-----|---------|----------|---------| | F | Registe | er | | 0 | 0 | 0 | Т | Έ | CL | = | ВТ | BL | | | | | | <b>←</b> | | | | | | | | | | | | A7 | TES | T MODE (TE | ≣) | | | АЗ | BUR | ST TY | PE (BT) | | | | | 0 | Reg | gular (default | t) | | | 0 | 5 | Seque | ntial | | | | | 1 | Tes | t Mode Entry | y / | | | 1 | ı | Interle | ave | | | | - | | | <b>/</b> | | _ | | | | | | | | | A6 | A5 | A4 | CAS LAT | ENCY (CL) | | A2 | A1 | A0 | BUR | ST LENGT | ΓH (BL) | | | 0 | 0 | × | Rese | rved <sup>*2</sup> | | 0 | 0 | 0 | | Reserved | *2 | | | 0 | 1 | 0 | Rese | rved <sup>*2</sup> | | 0 | 0 | 1 | | 2 | | | | 0 | 1 | 1 | Rese | rved <sup>*2</sup> | | 0 | 1 | 0 | | 4 | | | | 1 | 0 | 0 | | 4 | | 0 | 1 | 1 | | Reserved | *2 | | | 1 | 0 | 1 | | 5 | | 1 | × | × | | reserved | | | | 1 | 1 | 0 | | 6 | | | | | | | | | | 1 | 1 | 1 | Rese | rved <sup>*2</sup> | | | | | | | | ## Extended Mode Register (Notes: 4) | ADDRESS | BA1 <sup>*4</sup> | BA0 <sup>*4</sup> | A13~A7 | A6~A5 | A4~A3 | A2~A1 | A0 <sup>*5</sup> | |----------|-------------------|-------------------|--------|-------|----------|----------|------------------| | Register | 0 | 1 | 0 | SS | DIC (QS) | DIC (DQ) | DS | | A6 | A5 | STROBE SELECT | |----|----|-----------------------------------| | 0 | 0 | Reserved <sup>*2</sup> | | 0 | 1 | Reserved*2 | | 1 | 0 | Unidirectional DS/QS | | 1 | 1 | Unidirectional DS/Free Running QS | | DQ | | .S | Q | |----|--------|---------------|----------------------| | A1 | A2 | А3 | A4 | | 0 | 0 | 0 | 0 | | 1 | 0 | 1 | 0 | | 0 | 1 | 0 | 1 | | 1 | 1 | 1 | 1 | | | A1 0 1 | A2 A1 0 0 0 1 | A3 A2 A1 0 0 0 1 0 1 | | A0 | DLL SWITCH (DS) | |----|-----------------| | 0 | DLL Enable | | 1 | DLL Disable | - Notes: 1. Regular Mode Register is chosen using the combination of BA0 = 0 and BA1 = 0. - 2. "Reserved" places in Regular Mode Register should not be set. - 3. A7 in Regular Mode Register must be set to "0" (low state). Because Test Mode is specific mode for supplier. - 4. Extended Mode Register is chosen using the combination of BA0 = 1 and BA1 = 0. - 5. A0 in Extended Mode Register must be set to "0" to enable DLL for normal operation. ## **STATE DIAGRAM** The second command at Active state must be issued 1 clock after RDA or WRA command input. ### **TIMING DIAGRAMS** SINGLE BANK READ TIMING (CL = 4) ## SINGLE BANK READ TIMING (CL = 5) ## SINGLE BANK READ TIMING (CL = 6) ## SINGLE BANK WRITE TIMING (CL = 4) ## SINGLE BANK WRITE TIMING (CL = 5) ## SINGLE BANK WRITE TIMING (CL = 6) #### SINGLE BANK READ-WRITE TIMING (CL = 4) ## SINGLE BANK READ-WRITE TIMING (CL = 5) ## SINGLE BANK READ-WRITE TIMING (CL = 6) ## MULTIPLE BANK READ TIMING (CL = 4) ## MULTIPLE BANK READ TIMING (CL = 5) ## MULTIPLE BANK READ TIMING (CL = 6) # MULTIPLE BANK WRITE TIMING (CL = 4) # MULTIPLE BANK WRITE TIMING (CL = 5) # MULTIPLE BANK WRITE TIMING (CL = 6) # MULTIPLE BANK READ-WRITE TIMING (BL = 2) # MULTIPLE BANK READ-WRITE TIMING (BL = 4) ### WRITE with VARIABLE WRITE LENGTH (VW) CONTROL (CL = 4) Note: DS input must be continued till end of burst count even if some of laster data is masked. # POWER DOWN TIMING (CL = 4, BL = 4) Read cycle to Power Down Mode Note: $\overline{PD}$ must be kept "High" level until end of Burst data output. $\overline{PD}$ should be brought to "High" within t<sub>REFI</sub>(max.) to maintain the data written into cell. In Power Down Mode, $\overline{PD}$ "Low" and a stable clock signal must be maintained. When $\overline{PD}$ is brought to "High", a valid executable command may be applied I<sub>PDA</sub> cycles later. # POWER DOWN TIMING (CL = 4, BL = 4) Write cycle to Power Down Mode Note: $\overline{PD}$ must be kept "High" level until WL+2 clock cycles from LAL command. $\overline{PD}$ should be brought to "High" within t<sub>REFI</sub>(max.) to maintain the data written into cell. In Power Down Mode, $\overline{PD}$ "Low" and a stable clock signal must be maintained. When $\overline{PD}$ is brought to "High", a valid executable command may be applied I<sub>PDA</sub> cycles later. # $\underline{\mathsf{MODE}\;\mathsf{REGISTER\;\mathsf{SET\;\mathsf{TIMING}}}\;\mathsf{(CL=4,\;\mathsf{BL=2)}}$ From Read operation to Mode Register Set operation. Note: Minimum delay from LAL following RDA to RDA of MRS operation is CL+BL/2 clock cycles. # $\underline{\mathsf{MODE}\;\mathsf{REGISTER\;\mathsf{SET\;\mathsf{TIMING}}}\;\mathsf{(CL=4,\;\mathsf{BL=4)}}$ From Write operation to Mode Register Set operation. Note: Minimum delay from LAL following WRA to RDA of MRS operation is WL+BL/2 clock cycles. # EXTENDED MODE REGISTER SET TIMING (CL = 4, BL = 2) From Read operation to Extended Mode Register Set operation. Note: Minimum delay from LAL following RDA to RDA of EMRS operation is CL+BL/2 clock cycles. When DQ strobe mode is changed by EMRS, QS output is invalid for I<sub>RSC</sub> period. DLL switch in Extended Mode Register must be set to enable mode for normal operation. DLL lock-on time is needed after initial EMRS operation. See Power Up Sequence. # EXTENDED MODE REGISTER SET TIMING (CL = 4, BL = 4) From Write operation to Extended Mode Register Set operation. Note: When DQ strobe mode is changed by EMRS, QS output is invalid for I<sub>RSC</sub> period. DLL switch in Extended Mode Register must be set to enable mode for normal operation. DLL lock-on time is needed after initial EMRS operation. See Power Up Sequence. Minimum delay from LAL following WRA to RDA of EMRS operation is WL+BL/2 clock cycles. # AUTO-REFRESH TIMING (CL = 4, BL = 4) Note: In case of CL = 4, I<sub>REFC</sub> must be meet 19 clock cycles. When the Auto-Refresh operation is performed, the synthetic average interval of Auto-Refresh command specified by $t_{\text{REFI}}$ must be satisfied. t<sub>REFI</sub> is average interval time in 8 Refresh cycles that is sampled randomly. t<sub>REFI</sub> is specified to avoid partly concentrated current of Refresh operation that is activated larger area than Read / Write operation. ## SELF-REFRESH ENTRY TIMING - 2. PD must be brought to "Low" within the timing between t<sub>FPDL</sub>(min) and t<sub>FPDL</sub>(max) to Self Refresh mode. When PD is brought to "Low" after l<sub>PDV</sub>, TC59LM836DKB perform Auto Refresh and enter Power down mode. In case of PD fall between t<sub>FPDL</sub>(max) and l<sub>PDV</sub>, TC59LM836DKB will either entry Self-Refresh mode or Power down mode after Auto-Refresh operation. - 3. It is desirable that clock input is continued at least I<sub>CKD</sub> from REF command even though $\overline{PD}$ is brought to "Low" for Self-Refresh Entry. - 4. In case of Self-Refresh entry after Write Operation, the delay time from the LAL command following WRA to the REF command is Write latency (WL)+2 clock cycles minimum. ### **SELF-REFRESH EXIT TIMING** - Notes: 1. is don't care. - 2. Clock should be stable prior to $\overline{PD}$ = "High" if clock input is suspended in Self-Refresh mode. - 3. DESL command must be asserted during I<sub>REFC</sub> after $\stackrel{\cdot}{PD}$ is brought to "High". - 4. It is desirable that one Auto-Refresh command is issued just after Self-Refresh Exit before any other operation. - 5. Any command (except Read command) can be issued after I<sub>REFC</sub>. - 6. Read command (RDA + LAL) can be issued after $I_{LOCK}$ . ### SELF-REFRESH ENTRY TIMING - 2. PD must be brought to "Low" within the timing between t<sub>FPDL</sub>(min) and t<sub>FPDL</sub>(max) to Self Refresh mode. When PD is brought to "Low" after l<sub>PDV</sub>, TC59LM836DKB perform Auto Refresh and enter Power down mode. In case of PD fall between t<sub>FPDL</sub>(max) and l<sub>PDV</sub>, TC59LM836DKB will either entry Self-Refresh mode or Power down mode after Auto-Refresh operation. - 3. It is desirable that clock input is continued at least I<sub>CKD</sub> from REF command even though $\overline{PD}$ is brought to "Low" for Self-Refresh Entry. ### **SELF-REFRESH EXIT TIMING** - Notes: 1. is don't care. - 2. Clock should be stable prior to $\overline{PD}$ = "High" if clock input is suspended in Self-Refresh mode. - 3. DESL command must be asserted during I<sub>REFC</sub> after $\overline{PD}$ is brought to "High". - 4. It is desirable that one Auto-Refresh command is issued just after Self-Refresh Exit before any other operation. - 5. Any command (except Read command) can be issued after I<sub>REFC</sub>. - 6. Read command (RDA + LAL) can be issued after I<sub>LOCK</sub>. - 7. QS output is invalid until DLL lock from Self-Refresh exit. ### **FUNCTIONAL DESCRIPTION** # Network FCRAM<sup>TM</sup> The FCRAM<sup>TM</sup> is an acronym of Fast Cycle Random Access Memory. The Network FCRAM<sup>TM</sup> is competent to perform fast random core access, low latency and high-speed data transfer. # **PIN FUNCTIONS** ## CLOCK INPUTS: CLK & CLK The CLK and $\overline{\text{CLK}}$ inputs are used as the reference for synchronous operation. CLK is master clock input. The $\overline{\text{CS}}$ , FN and all address input signals are sampled on the crossing of the positive edge of CLK and the negative edge of $\overline{\text{CLK}}$ . The QS and DQ output data are aligned to the crossing point of CLK and $\overline{\text{CLK}}$ . The timing reference point for the differential clock is when the CLK and $\overline{\text{CLK}}$ signals cross during a transition. ### POWER DOWN: PD The PD input controls the entry to the Power Down or Self-Refresh modes. The $\overline{PD}$ input does not have a Clock Suspend function like a CKE input of a standard SDRAMs, therefore it is illegal to bring $\overline{PD}$ pin into low state if any Read or Write operation is being performed. # CHIP SELECT & FUNCTION CONTROL: CS & FN The $\overline{CS}$ and FN inputs are a control signal for forming the operation commands on FCRAM<sup>TM</sup>. Each operation mode is decided by the combination of the two consecutive operation commands using the $\overline{CS}$ and FN inputs. #### BANK ADDRESSES: BA0 & BA1 The BA0 and BA1 inputs are latched at the time of assertion of the RDA or WRA command and are selected the bank to be used for the operation. BA0 and BA1 also define which mode register is loaded during the Mode Register Set command (MRS or EMRS). | | BA0 | BA1 | |---------|-----|-----| | Bank #0 | 0 | 0 | | Bank #1 | 1 | 0 | | Bank #2 | 0 | 1 | | Bank #3 | 1 | 1 | #### ADDRESS INPUTS: A0~A13 Address inputs are used to access the arbitrary address of the memory cell array within each bank. The Upper Addresses with Bank addresses are latched at the RDA or WRA command and the Lower Addresses are latched at the LAL command. The A0 to A13 inputs are also used for setting the data in the Regular or Extended Mode Register set cycle. | I/O Organization | UPPER ADDRESS | LOWER ADDRESS | |------------------|---------------|---------------| | 36 bits | A0~A13 | A0~A6 | ### DATA INPUT/OUTPUT: DQ0~DQ35 The input data of DQ0 to DQ35 are taken in synchronizing with the both edges of DS input signal. The output data of DQ0 to DQ35 are outputted synchronizing with the both edges of QS output signal. ### DATA STROBE: LDS, UDS, LQS, UQS Method of data strobe is chosen by Extended mode register. LDS and LQS are for DQ0 to DQ17. UDS and UQS are for DQ18 to DQ35. - (1) Unidirectional DS / QS mode - DS is input signal and QS is output signal. Both edges of DS are used to sample all DQs at Write operation. Both edges of QS are used for trigger signal of all DQs at Read operation. During Write, Auto-Refresh and NOP cycle, QS assert always "Low" level. QS is Hi-Z in Self-Refresh mode. - (2) Unidirectional DS / Free running QS mode DS is input signal and QS is output signal. Both edge of DS are used to sample all DQs at Write operation. Both edges of QS are used for trigger signal of all DQs at Read operation. QS assert always toggle signal except Self-Refresh mode. This strobe type is easy to use for pin to pin connect application. #### POWER SUPPLY: VDD, VDDQ, VSS, VSSQ VDD and VSS are power supply pins for memory core and peripheral circuits. VDDQ and VSSQ are power supply pins for the output buffer. ### REFERENCE VOLTAGE: VREF VREF is reference voltage for all input signals. ### **COMMAND FUNCTIONS and OPERATIONS** TC59LM836DKB are introduced the two consecutive command input method. Therefore, except for Power Down mode, each operation mode decided by the combination of the first command and the second command from stand-by states of the bank to be accessed. #### Read Operation (1st command + 2nd command = RDA + LAL) Issuing the RDA command with Bank Addresses and Upper Addresses to the idle bank puts the bank designated by Bank Address in a read mode. When the LAL command with Lower Addresses is issued at the next clock of the RDA command, the data is read out sequentially synchronizing with the both edges of QS output signal (Burst Read Operation). The initial valid read data appears after $\overline{\text{CAS}}$ latency from the issuing of the LAL command. The valid data is outputted for a burst length. The $\overline{\text{CAS}}$ latency, the burst length of read data and the burst type must be set in the Mode Register beforehand. The read operated bank goes back automatically to the idle state after lRC. #### Write Operation (1st command + 2nd command = WRA + LAL) Issuing the WRA command with Bank Addresses and Upper Addresses to the idle bank puts the bank designated by Bank Address in a write mode. When the LAL command with Lower Addresses is issued at the next clock of the WRA command, the input data is latched sequentially synchronizing with the both edges of DS input signal (Burst Write Operation). The data and DS inputs have to be asserted in keeping with clock input after $\overline{\text{CAS}}$ latency-1 from the issuing of the LAL command. The DS has to be provided for a burst length. The $\overline{\text{CAS}}$ latency and the burst type must be set in the Mode Register beforehand. The write operated bank goes back automatically to the idle state after lRC. Write Burst Length is controlled by VWO and VW1 inputs with LAL command. See VW truth table. #### Auto-Refresh Operation (1st command + 2nd command = WRA + REF) TC59LM836DKB are required to refresh like a standard SDRAM. The Auto-Refresh operation is begun with the REF command following to the WRA command. The Auto-Refresh mode can be effective only when all banks are in the idle state. In a point to notice, the write mode started with the WRA command is canceled by the REF command having gone into the next clock of the WRA command instead of the LAL command. The minimum period between the Auto-Refresh command and the next command is specified by $l_{REFC}$ . However, about a synthetic average interval of Auto-Refresh command, it must be careful. In case of equally distributed refresh, Auto-Refresh command has to be issued within once for every 3.9 $\mu s$ by the maximum. In case of burst refresh or random distributed refresh, the average interval of eight consecutive Auto-Refresh commands has to be more than 400 ns always. In other words, the number of Auto-Refresh cycles that can be performed within 3.2 $\mu s$ (8 $\times$ 400 ns) is to 8 times in the maximum. #### <u>Self-Refresh Operation</u> (1st command + 2nd command = WRA + REF with <u>PD</u> = "L") In case of Self-Refresh operation, refresh operation can be performed automatically by using an internal timer. When all banks are in the idle state and all outputs are in Hi-Z states, the TC59LM836DKB become Self-Refresh mode by issuing the Self-Refresh command. $\overline{PD}$ has to be brought to "Low" within tFPDL from the REF command following to the WRA command for a Self-Refresh mode entry. In order to satisfy the refresh period, the Self-Refresh entry command should be asserted within 3.9 $\mu s$ after the latest Auto-Refresh command. Once the device enters Self-Refresh mode, the DESL command must be continued for lREFC period. In addition, it is desirable that clock input is kept in lCKD period. The device is in Self-Refresh mode as long as $\overline{PD}$ held "Low". During Self-Refresh mode, all input and output buffers are disabled except for $\overline{PD}$ , therefore the power dissipation lowers. Regarding a Self-Refresh mode exit, $\overline{PD}$ has to be changed over from "Low" to "High" along with the DESL command, and the DESL command has to be continuously issued in the number of clocks specified by lREFC. The Self-Refresh exit function is asynchronous operation. It is required that one Auto-Refresh command is issued to avoid the violation of the refresh period just after lREFC from Self-Refresh exit. # $\underline{\mathsf{Power}\;\mathsf{Down}\;\mathsf{Mode}}\;(\mathsf{PD}\;=\text{``L''})$ When all banks are in the idle state and DQ outputs are in Hi-Z states, the TC59LM836DKB become Power Down Mode by asserting $\overline{PD}$ is "Low". When the device enters the Power Down Mode, all input and output buffers are disabled after specified time except for $\overline{PD}$ , CLK, $\overline{CLK}$ and QS. Therefore, the power dissipation lowers. To exit the Power Down Mode, $\overline{PD}$ has to be brought to "High" and the DESL command has to be issued for lpda cycle after $\overline{PD}$ goes high. The Power Down exit function is asynchronous operation. ### Mode Register Set (1st command + 2nd command = RDA + MRS) When all banks are in the idle state, issuing the MRS command following to the RDA command can program the Mode Register. In a point to notice, the read mode started with the RDA command is canceled by the MRS command having gone into the next clock of the RDA command instead of the LAL command. The data to be set in the Mode Register is transferred using A0 to A13, BA0 and BA1 address inputs. The TC59LM836DKB have two mode registers. These are Regular and Extended Mode Register. The Regular or Extended Mode Register is chosen by BA0 and BA1 in the MRS command. The Regular Mode Register designates the operation mode for a read or write cycle. The Regular Mode Register has four function fields. The four fields are as follows: - (R-1) Burst Length field to set the length of burst data - (R-2) Burst Type field to designate the lower address access sequence in a burst cycle - (R-3) CAS Latency field to set the access time in clock cycle - (R-4) Test Mode field to use for supplier only. The Extended Mode Register has three function fields. The three fields are as follows: - (E-1) DLL Switch field to choose either DLL enable or DLL disable - (E-2) Output Driver Impedance Control field. - (E-3) Data Strobe Select Once those fields in the Mode Register are set up, the register contents are maintained until the Mode Register is set up again by another MRS command or power supply is lost. The initial value of the Regular or Extended Mode Register after power-up is undefined, therefore the Mode Register Set command must be issued before proper operation. Regular Mode Register/Extended Mode Register change bits (BA0, BA1) These bits are used to choose either Regular MRS or Extended MRS | BA1 | BA0 | Mode Register Set | |-----|-----|-------------------| | 0 | 0 | Regular MRS | | 0 | 1 | Extended MRS | | 1 | × | Reserved | #### Regular Mode Register Fields #### (R-1) Burst Length field (A2 to A0) This field specifies the data length for column access using the A2 to A0 pins and sets the Burst Length to be 2 or 4 words. | A2 | A1 | A0 | BURST LENGTH | |----|----|----|--------------| | 0 | 0 | 0 | Reserved | | 0 | 0 | 1 | 2 words | | 0 | 1 | 0 | 4 words | | 0 | 1 | 1 | Reserved | | 1 | × | × | Reserved | #### (R-2) Burst Type field (A3) The Burst Type can be chosen Interleave mode or Sequential mode. When the A3 bit is "0", Sequential mode is selected. When the A3 bit is "1", Interleave mode is selected. Both burst types support burst length of 2 and 4 words. | A3 | BURST TYPE | |----|------------| | 0 | Sequential | | 1 | Interleave | #### • Addressing sequence of Sequential mode (A3) A column access is started from the inputted lower address and is performed by incrementing the lower address input to the device #### Addressing sequence for Sequential mode | DATA | ACCESS ADDRESS | BURST LENGTH | |--------|----------------|------------------------------------| | Data 0 | n | 2 words (address bits is LA0) | | Data 1 | n + 1 | not carried from LA0~LA1 | | Data 2 | n + 2 | 4 words (address bits is LA1, LA0) | | Data 3 | n + 3 | ) | #### Addressing sequence of Interleave mode A column access is started from the inputted lower address and is performed by interleaving the address bits in the sequence shown as the following. Addressing sequence for Interleave mode | DATA | | ACCESS ADDRESS | | | | | | | BURST LENGTH | | |--------|----|----------------|----|----|----|----|----|----|---------------|---------| | Data 0 | A8 | A7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | 2 words | | Data 1 | A8 | A7 | A6 | A5 | A4 | А3 | A2 | A1 | <del>A0</del> | | | Data 2 | A8 | Α7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | 4 words | | Data 3 | A8 | Α7 | A6 | A5 | A4 | А3 | A2 | A1 | <del>A0</del> | J | #### (R-3) CAS Latency field (A6 to A4) This field specifies the number of clock cycles from the assertion of the LAL command following the RDA command to the first data read. The minimum value of $\overline{CAS}$ Latency depends on the frequency of CLK. In a write mode, the place of clock that should input write data is $\overline{CAS}$ Latency cycles – 1. | A6 | A5 | A4 | CAS LATENCY | |----|----|----|-------------| | 0 | 0 | 0 | Reserved | | 0 | 0 | 1 | Reserved | | 0 | 1 | 0 | Reserved | | 0 | 1 | 1 | Reserved | | 1 | 0 | 0 | 4 | | 1 | 0 | 1 | 5 | | 1 | 1 | 0 | 6 | | 1 | 1 | 1 | Reserved | ### (R-4) Test Mode field (A7) This bit is used to enter Test Mode for supplier only and must be set to "0" for normal operation. ### (R-5) Reserved field in the Regular Mode Register • Reserved bits (A8 to A13) These bits are reserved for future operations. They must be set to "0" for normal operation. ### Extended Mode Register fields (E-1) DLL Switch field (A0) This bit is used to enable DLL. When the A0 bit is set "0", DLL is enabled. This bit must be set to "0" for normal operation. (E-2) Output Driver Impedance Control field (A1 to A4) This field is used to choose Output Driver Strength. Three types of Driver Strength are supported. QS and DQ Driver Strength can be chosen separately. A2-A1 specified the DQ Driver Strength. A4-A3 specified the QS Driver Strength. | C | QS | DQ | | OUTPUT DRIVER IMPEDANCE CONTROL | |----|----|----|----|---------------------------------| | A4 | А3 | A2 | A1 | OUTFUT DRIVER INFEDANCE CONTROL | | 0 | 0 | 0 | 0 | Normal Output Driver | | 0 | 1 | 0 | 1 | Strong Output Driver | | 1 | 0 | 1 | 0 | Weak Output Driver | | 1 | 1 | 1 | 1 | Reserved | #### (E-3) Strobe Select (A6 / A5) Two types of data strobe are supported. This field is used to choose the type of data strobe. (1) Unidirectional DS/QS mode Data strobe is separated DS for write strobe and QS for read strobe. DS is used to sample write data at write operation. QS is aligned with read data at Read operation. (2) Unidirectional DS/Free running QS mode Data strobe is separated DS for write strobe and QS for read strobe. DS is used to sample write data at write operation. QS is aligned with read data and always clocking. | A6 | A5 | STROBE SELECT | | | |----|----|----------------------------------------|--|--| | 0 | 0 | Reserved | | | | 0 | 1 | Reserved | | | | 1 | 0 | Unidirectional DS/QS mode | | | | 1 | 1 | Unidirectional DS/Free running QS mode | | | ### (E-4) Reserved field (A7 to A13) These bits are reserved for future operations and must be set to "0" for normal operation. # **BOUNDARY SCAN TEST ACCESS PORT OPERATIONS** The TC59LM836DKB has a serial boundary scan test access port (TAP) which is compatible with IEEE Standard 1149.1-1990, but which does not implement all the functions required for 1149.1-1990. TCK must be tied to Vss or VDD to disable the TAP when TAP operation is not required. ### **Test Access Port Signals** | SYMBOL | DESCRIPTION | | | | | | |--------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | тск | Test Clock Input | All Test Access Port inputs are sampled on the rising edge of TCK. To disable the TAP, TCK must be tied to $V_{SS}$ or $V_{DD}$ . | | | | | | TMS | Test Mode Select Input | The signal presented at TMS is sampled on the rising edge of TCK. This input is internally pulled up so as to recognize a floating input as a logical High (Test-Logic-Reset). | | | | | | TDI | Test Data Input | Values presented at TDI are clocked into the selected register on the rising edge of TCK. This input is internally pulled up. This enables detection of when the TDI input to the board is open-circuit. | | | | | | TDO | Test Data Output | TDO is the serial output for test instructions and data from the test logic. This output is controlled by the falling edge of TCK. | | | | | ## **Test Access Port Registers** | | REGISTER | SYMBOL | LENGTH (bits) | DESCRIPTION | |----------------------|------------------------|----------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------| | Instruction Register | | IR [2:0] | 3 | The Instruction register controls five states (EXTEST, Sample-Z, Sample, Bypass, ID code). | | Tes | st Data Register | | | | | | ID Register | IDR [31:0] | 32 | The register includes information on revision number, organization and TOSHIBA ID number. | | | Bypass Register | BR | 1 | The register connects TDI and TDO. | | | Boundary Scan Register | BSR [ 62 : 0 ] | 63 | The Boundary Scan register is comprised of boundary scan cells at each input and I/O pin. The BSCs are serially connected between TDI and TDO. | #### TAP Controller Instruction Set | IR2 | IR1 | IR0 | INSTRUCTION | DESCRIPTION | |-----|-----|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | 0 | EXTEST | Moves the Preloaded data on to the output pins. Samples the inputs connected to the BSCs. | | 0 | 0 | 1 | ID CODE | Access ID code. | | 0 | 1 | 0 | SAMPLE – Z | Tristates the RAM outputs and samples the inputs connected to the BSCs. | | 0 | 1 | 1 | RESERVED | This instruction is reserved for future use. | | 1 | 0 | 0 | SAMPLE | Samples the inputs connected to the BSCs. Load the sampled data at I/Os to the parallel output of the BSCs. Does not affect RAM operation. | | 1 | 0 | 1 | RESERVED | This instruction is reserved for future use. | | 1 | 1 | 0 | RESERVED | This instruction is reserved for future use. | | 1 | 1 | 1 | BYPASS | Bypasses TDI and TDO using the Bypass register. | Note: The first bit to be scanned into TDI is taken to be the least significant bit (IR0). # ID Register | BIT# | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|----|-------------|----|----|----|----|----|----|----|----|----|----|----|-----|------|------|-----|-----|----|----|----|---------------|---|---|---|---|---|---|---|---|---|---| | Value | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | | Content | | Memory Type | | | | | | | | | | | | тоя | SHIB | A ID | num | ber | | | | Fi<br>xe<br>d | | | | | | | | | | | # Boundary Scan Order | BIT | BALL LAYOUT | BALL NAME | |-----|-------------|-----------| | 0 | U10 | DQ35 | | 1 | U11 | DQ34 | | 2 | T10 | DQ33 | | 3 | T11 | DQ32 | | 4 | R10 | DQ31 | | 5 | R11 | DQ30 | | 6 | P10 | DQ29 | | 7 | P11 | DQ28 | | 8 | N10 | DQ27 | | 9 | N11 | UQS | | 10 | M3 | A4 | | 11 | M11 | А3 | | 12 | L10 | A2 | | 13 | L11 | A1 | | 14 | K10 | A0 | | 15 | K11 | A10 | | 16 | J10 | BA1 | | 17 | J11 | BA0 | | 18 | G10 | A13 | | 19 | G11 | FN | | 20 | H10 | /CS | | 21 | F11 | LQS | | 22 | F10 | DQ8 | | 23 | E11 | DQ7 | | 24 | E10 | DQ6 | | 25 | D11 | DQ5 | | 26 | D10 | DQ4 | | 27 | C11 | DQ3 | | 28 | C10 | DQ2 | | 29 | B11 | DQ1 | | BIT | BALL LAYOUT | BALL NAME | |-----|-------------|-----------| | 30 | B10 | DQ0 | | 31 | В3 | DQ17 | | 32 | B2 | DQ16 | | 33 | C3 | DQ15 | | 34 | C2 | DQ14 | | 35 | D3 | DQ13 | | 36 | | | | 37 | D2 | DQ12 | | 38 | E3 | DQ11 | | 39 | E2 | DQ10 | | 40 | F3 | DQ9 | | 41 | F2 | LDS | | 42 | G3 | /CLK | | 43 | H3 | CLK | | 44 | H2 | /PD | | 45 | J2 | A12 | | 46 | J3 | A11 | | 47 | K2 | A9 | | 48 | K3 | A8 | | 49 | L2 | A7 | | 50 | L3 | A6 | | 51 | M2 | A5 | | 52 | N2 | UDS | | 53 | N3 | DQ26 | | 54 | P2 | DQ25 | | 55 | P3 | DQ24 | | 56 | R2 | DQ23 | | 57 | | | | 58 | R3 | DQ22 | | 59 | T2 | DQ21 | | 60 | Т3 | DQ20 | | 61 | U2 | DQ19 | | 62 | U3 | DQ18 | # **TAP CONTROLLER STATE DIAGRAM** #### Notes: - 1. To enter the Test-Logic-Reset state in order to initialize the device, keep TMS High for at least five rising edges of the TCK. - 2. The TDO output buffer is active only during shift operations (the Shift-DR and Shift-IR states) and is inactive (High-Z) during other states. # TAP DC OPERATING CHARACTERISTICS | SYMBOL | PARAMETER | TEST CONDITION | MIN | TYP | MAX | UNIT | |-----------------|--------------------------------------------|-------------------------------------------------------------|-----------------------|-----|-----------------------|------| | I <sub>LO</sub> | Output Leakage Current (TDO pin) | Output Deselected<br>V <sub>OUT</sub> =0 to V <sub>DD</sub> | -10 | _ | 10 | μА | | | Input Leakage Current | $V_{IN} = 1.7V$ to $V_{DD}$ | -20 | _ | 10 | μΑ | | l <sub>l</sub> | (TCK, TMS, TDI pins) | V <sub>IN</sub> = 0 to 0.7V | -100 | _ | 10 | μΑ | | V <sub>IH</sub> | Input High Voltage<br>(TCK, TMS, TDI pins) | _ | V <sub>REF</sub> +0.4 | _ | V <sub>DD</sub> +0.2 | V | | V <sub>IL</sub> | Input Low Voltage<br>(TCK, TMS, TDI pins) | _ | -0.1 | _ | V <sub>REF</sub> -0.4 | V | | V <sub>OH</sub> | Output High Voltage (TDO pin) | I <sub>OH</sub> = -2 mA | 1.5 | _ | V <sub>DD</sub> | V | | V <sub>OL</sub> | Output Low Voltage (TDO pin) | I <sub>OL</sub> = 2 mA | _ | _ | 0.45 | V | # $\underline{AC\ CHARACTERISTICS}\ (\ V_{DD}=2.5V\pm0.125V,\ V_{DDQ}=1.4V\sim1.9V,\ T_{CASE}=0\sim85^{\circ}C\ )$ | SYMBOL | PARAMETER | MIN | MAX | UNIT | |--------------------|---------------------------------|-----|-----|------| | t <sub>THTH</sub> | TCK Cycle Time | 50 | _ | | | t <sub>THTL</sub> | TCK High Pulse Width | 20 | _ | | | t <sub>TLTH</sub> | TCK Low Pulse Width | 20 | _ | | | t <sub>MVTH</sub> | TMS Setup Time to TCK | 10 | _ | | | t <sub>THMX</sub> | TMS Hold Time to TCK | 10 | _ | | | t <sub>CS</sub> | Capture Setup time to TCK | 10 | _ | | | t <sub>CH</sub> | Capture Hold time to TCK | 10 | _ | ns | | t <sub>DVTH</sub> | TDI Setup Time to TCK | 10 | _ | | | t <sub>THDX</sub> | TDI Hold Time to TCK | 10 | _ | | | t <sub>TLQV</sub> | Output Valid Time from TCK Low | _ | 20 | | | t <sub>TLQX</sub> | Output Hold Time from TCK Low | 0 | _ | | | t <sub>TLQLZ</sub> | Output Low-Z Time from TCK Low | 5 | _ | | | t <sub>TLQHZ</sub> | Output High-Z Time from TCK Low | _ | 5 | | # **TAP AC TEST CONDITIONS** | PARAMETER | CONDITION | |-------------------------------------------|-------------| | Input Pulse Level | 1.8V / 0.0V | | Input Pulse Rise and Fall Time | 2ns | | Input Timing Measurement Reference Level | 0.9V | | Output Timing Measurement Reference Level | 0.9V | # **TAP TIMING DIAGRAMS** # **PACKAGE DIMENSIONS** Weight: 0.30g (typ.) ### **REVISION HISTORY** - Rev.1.0 (Feb. 26 '2004) - Rev.1.1 (May. 25 '2004) - IDD6 spec changed from 10mA to 15mA (page 1, 7) - VSWING in AC Test conditions changed from 0.7 V to 0.8 V (page 11) - Corrected typo (page 54) - Rev.1.2 (Aug. 27 '2004) - Some notes in the page 8 moved to page 7 (page 7, 8). - Note 2 changed as below (page 7). Before: These parameters depend on the output loading. The specified values are obtained with the output open After: These parameters define the current between VDD and VSS. - Corrected TYPO (page 9, 14~18, 61, 62). - tck,Max for "-30" changed from 7.5 ns to 5.0 ns (page 9) - Package drawing minor change (page 63). - Package weight (0.30g) added (page 63) - Rev.1.3 (Mar.7 '2005) - Corrected figure of lpda based AC timing spec table (page 12, 43, 44, 50, 51). - Rev.1.4 (Nov.8 '2005) - "-30" (333MHz clock / 666Mbps ) version dropped. # RESTRICTIONS ON PRODUCT USE 030619EBA - The information contained herein is subject to change without notice. - The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA for any infringements of patents or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of TOSHIBA or others. - TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc.. - The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk. - The products described in this document are subject to the foreign exchange and foreign trade laws. - TOSHIBA products should not be embedded to the downstream products which are prohibited to be produced and sold, under any law and regulations.