



## 3V 1M×16 CMOS DRAM (EDO)

## Features

- Organization: 1,048,576 words × 16 bits
- High speed
  - 50/60 ns  $\overline{\text{RAS}}$  access time
  - 20/25 ns hyper page cycle time
  - 12/15 ns  $\overline{\text{CAS}}$  access time
- Low power consumption
  - Active: 500 mW max (-60)
  - Standby: 3.6 mW max, CMOS DQ
- Extended data out
- 1024 refresh cycles, 16 ms refresh interval
  - $\overline{\text{RAS}}$ -only or  $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$  refresh or self-refresh
- Read-modify-write
- TTL-compatible, three-state DQ
- JEDEC standard package and pinout
  - 400 mil, 42-pin SOJ
  - 400 mil, 44/50-pin TSOP 2
- 3V power supply (AS4LC1M16E5)
- 5V tolerant I/Os; 5.5V maximum  $V_{IH}$
- Industrial and commercial temperature available

## Pin arrangement



## Pin designation

| Pin(s)                   | Description                       |
|--------------------------|-----------------------------------|
| A0 to A9                 | Address inputs                    |
| $\overline{\text{RAS}}$  | Row address strobe                |
| DQ1 to DQ16              | Input/output                      |
| $\overline{\text{OE}}$   | Output enable                     |
| $\overline{\text{WE}}$   | Write enable                      |
| $\overline{\text{UCAS}}$ | Column address strobe, upper byte |
| $\overline{\text{LCAS}}$ | Column address strobe, lower byte |
| V <sub>CC</sub>          | Power                             |
| V <sub>SS</sub>          | Ground                            |

## Selection guide

|                                                              | Symbol    | -50 | -60 | Unit |
|--------------------------------------------------------------|-----------|-----|-----|------|
| Maximum $\overline{\text{RAS}}$ access time                  | $t_{RAC}$ | 50  | 60  | ns   |
| Maximum column address access time                           | $t_{AA}$  | 25  | 30  | ns   |
| Maximum $\overline{\text{CAS}}$ access time                  | $t_{CAC}$ | 12  | 15  | ns   |
| Maximum output enable ( $\overline{\text{OE}}$ ) access time | $t_{OEA}$ | 13  | 15  | ns   |
| Minimum read or write cycle time                             | $t_{RC}$  | 80  | 100 | ns   |
| Minimum hyper page mode cycle time                           | $t_{HPC}$ | 20  | 25  | ns   |
| Maximum operating current                                    | $I_{CC1}$ | 140 | 130 | mA   |
| Maximum CMOS standby current                                 | $I_{CC5}$ | 1.0 | 1.0 | mA   |



## Functional description

The AS4LC1M16E5 is a high performance 16-megabit CMOS Dynamic Random Access Memory (DRAM) organized as 1,048,576 words  $\times$  16 bits. The device is fabricated using advanced CMOS technology and innovative design techniques resulting in high speed, extremely low power and wide operating margins at component and system levels. The Alliance 16Mb DRAM family is optimized for use as main memory in personal and portable PCs, workstations, and multimedia and router switch applications.

The AS4LC1M16E5 features hyper page mode operation where read and write operations within a single row (or page) can be executed at very high speed by toggling column addresses within that row. Row and column addresses are alternately latched into input buffers using the falling edge of RAS and xCAS inputs, respectively. Also, RAS is used to make the column address latch transparent, enabling application of column addresses prior to xCAS assertion. The AS4LC1M16E5 provides dual UCAS and LCAS for independent byte control of read and write access.

Extended data out (EDO), also known as 'hyper-page mode,' enables high speed operation. In contrast to 'fast-page mode' devices, data remains active on outputs after xCAS is de-asserted high, giving system logic more time to latch the data. Use OE and WE to control output impedance and prevent bus contention during read-modify-write and shared bus applications. Outputs also go to high impedance at the last occurrence of RAS and xCAS going high.

Refresh on the 1024 address combinations of A0 to A9 must be performed every 16 ms using:

- RAS-only refresh: RAS is asserted while xCAS is held high. Each of the 1024 rows must be strobed. Outputs remain high impedance.
- Hidden refresh: xCAS is held low while RAS is toggled. Outputs remain low impedance with previous valid data.
- CAS-before-RAS refresh (CBR): At least one xCAS is asserted prior to RAS. Refresh address is generated internally. Outputs are high-impedance (OE and WE are don't care).
- Normal read or write cycles refresh the row being accessed.
- Self-refresh cycles

The AS4LC1M16E5 is available in the standard 42-pin plastic SOJ and 44/50-pin TSOP 2 packages, respectively. The AS4LC1M16E5 device operates with a single power supply of  $3V \pm 0.3V$  and provides TTL compatible inputs and outputs.

## Logic block diagram



## Recommended operating conditions<sup>1</sup>

| Parameter                     | Symbol          | Min               | Nominal | Max | Unit |
|-------------------------------|-----------------|-------------------|---------|-----|------|
| Supply voltage                | V <sub>CC</sub> | 3.0               | 3.3     | 3.6 | V    |
|                               | GND             | 0.0               | 0.0     | 0.0 | V    |
| Input voltage                 | V <sub>IH</sub> | 2.0               | —       | 5.5 | V    |
|                               | V <sub>IL</sub> | -0.5 <sup>2</sup> | —       | 0.8 | V    |
| Ambient operating temperature | T <sub>A</sub>  | 0                 | —       | 70  | °C   |
|                               |                 | -40               | —       | 85  |      |

<sup>1</sup> Recommended operating conditions apply throughout this document unless otherwise specified.

<sup>2</sup> V<sub>IL</sub> min -3.0V for pulse widths less than 5 ns.



### Absolute maximum ratings

| Parameter                     | Symbol       | Min  | Max             | Unit     |
|-------------------------------|--------------|------|-----------------|----------|
| Input voltage                 | $V_{DQ}$     | -1.0 | +5.5            | V        |
| Power supply voltage          | $V_{CC}$     | -1.0 | +4.0            | V        |
| Storage temperature (plastic) | $T_{STG}$    | -65  | +150            | °C       |
| Soldering temperature × time  | $T_{SOLDER}$ | —    | $260 \times 10$ | °C × sec |
| Power dissipation             | $P_D$        | —    | 0.6             | W        |
| Short circuit output current  | $I_{out}$    | —    | 50              | mA       |

### Truth table

| Operation                | <u>RAS</u> | <u>LCAS</u> | <u>UCAS</u> | <u>WE</u> | <u>OE</u> | Addresses               |                         | <u>DQ0 to DQ15</u>                         | Notes             |     |
|--------------------------|------------|-------------|-------------|-----------|-----------|-------------------------|-------------------------|--------------------------------------------|-------------------|-----|
|                          |            |             |             |           |           | <u><math>t_R</math></u> | <u><math>t_C</math></u> |                                            |                   |     |
| Standby                  | H          | H to X      | H to X      | X         | X         | X                       | X                       | High-Z                                     |                   |     |
| Word read                | L          | L           | L           | H         | L         | ROW                     | COL                     | Data out                                   |                   |     |
| Lower byte read          | L          | L           | H           | H         | L         | ROW                     | COL                     | Lower byte,<br>Upper byte, Data out        |                   |     |
| Upper byte read          | L          | H           | L           | H         | L         | ROW                     | COL                     | Lower byte,<br>Data out, Upper byte        |                   |     |
| Word (early) write       | L          | L           | L           | L         | X         | ROW                     | COL                     | Data in                                    |                   |     |
| Lower byte (early) write | L          | L           | H           | L         | X         | ROW                     | COL                     | Lower byte, Data in,<br>Upper byte, High-Z |                   |     |
| Upper byte(early) write  | L          | H           | L           | L         | X         | ROW                     | COL                     | Lower byte, High-Z,<br>Upper byte, Data in |                   |     |
| Read write               | L          | L           | L           | H to L    | L to H    | ROW                     | COL                     | Data out, Data in                          | 1,2               |     |
| EDO read                 | 1st cycle  | L           | H to L      | H to L    | H         | L                       | ROW                     | COL                                        | Data out          | 2   |
|                          | 2nd cycle  | L           | H to L      | H to L    | H         | L                       | n/a                     | COL                                        | Data out          | 2   |
|                          | Any cycle  | L           | L to H      | L to H    | H         | L                       | n/a                     | n/a                                        | Data out          | 2   |
| EDO write                | 1st cycle  | L           | H to L      | H to L    | L         | X                       | ROW                     | COL                                        | Data in           | 1   |
|                          | 2nd cycle  | L           | H to L      | H to L    | L         | X                       | n/a                     | COL                                        | Data in           | 1   |
| EDO read write           | 1st cycle  | L           | H to L      | H to L    | H to L    | L to H                  | ROW                     | COL                                        | Data out, Data in | 1,2 |
|                          | 2nd cycle  | L           | H to L      | H to L    | H to L    | L to H                  | n/a                     | COL                                        | Data out, Data in | 1,2 |
| RAS only refresh         | L          | H           | H           | X         | X         | ROW                     | n/a                     | High Z                                     |                   |     |
| CBR refresh              | H to L     | L           | L           | H         | X         | X                       | X                       | High Z                                     | 3                 |     |
| Self refresh             | H to L     | L           | L           | H         | X         | X                       | X                       | High Z                                     | 3                 |     |



### DC electrical characteristics

| Parameter                                                          | Symbol    | Test conditions                                                                                                                                                            | -50 |     | -60 |     | Unit    | Notes |
|--------------------------------------------------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-----|---------|-------|
|                                                                    |           |                                                                                                                                                                            | Min | Max | Min | Max |         |       |
| Input leakage current                                              | $I_{IL}$  | $0V \leq V_{in} \leq V_{CC}$ (max)<br>Pins not under test = 0V                                                                                                             | -2  | +2  | -2  | +2  | $\mu A$ |       |
| Output leakage current                                             | $I_{OL}$  | $D_{OUT}$ disabled, $0V \leq V_{out} \leq V_{CC}$ (max)                                                                                                                    | -2  | +2  | -2  | +2  | $\mu A$ |       |
| Operating power supply current                                     | $I_{CC1}$ | $\overline{RAS}$ , $\overline{UCAS}$ , $\overline{LCAS}$ , Address cycling;<br>$t_{RC} = \text{min}$                                                                       | -   | 140 | -   | 130 | mA      | 4,5   |
| TTL standby power supply current                                   | $I_{CC2}$ | $\overline{RAS} = \overline{UCAS} = \overline{LCAS} \geq V_{IH}$ ,<br>all other inputs at $V_{IH}$ or $V_{IL}$                                                             | -   | 2.0 | -   | 2.0 | mA      |       |
| Average power supply current, $\overline{RAS}$ refresh mode or CBR | $I_{CC3}$ | $\overline{RAS}$ cycling, $\overline{UCAS} = \overline{LCAS} \geq V_{IH}$ ,<br>$t_{RC} = \text{min of } \overline{RAS}$ low after $\overline{XCAS}$ low.                   | -   | 130 | -   | 120 | mA      | 4     |
| EDO page mode average power supply current                         | $I_{CC4}$ | $\overline{RAS} = V_{IL}$ , $\overline{UCAS}$ or $\overline{LCAS}$ ,<br>address cycling: $t_{HPC} = \text{min}$                                                            | -   | 100 | -   | 90  | mA      | 4, 5  |
| CMOS standby power supply current                                  | $I_{CC5}$ | $\overline{RAS} = \overline{UCAS} = \overline{LCAS} = V_{CC} - 0.2V$ ,<br>$F = 0$                                                                                          | -   | 1   | -   | 1   | mA      |       |
| Output voltage                                                     | $V_{OH}$  | $I_{OUT} = -2.0$ mA                                                                                                                                                        | 2.4 | -   | 2.4 | -   | V       |       |
|                                                                    | $V_{OL}$  | $I_{OUT} = 2.0$ mA                                                                                                                                                         | -   | 0.4 | -   | 0.4 | V       |       |
| CAS before $\overline{RAS}$ refresh current                        | $I_{CC6}$ | $\overline{RAS}$ , $\overline{UCAS}$ or $\overline{LCAS}$ cycling, $t_{RC} = \text{min}$                                                                                   | -   | 130 | -   | 120 | mA      |       |
| Self refresh current                                               | $I_{CC7}$ | $\overline{RAS} = \overline{UCAS} = \overline{LCAS} \leq 0.2V$ ,<br>$\overline{WE} = \overline{OE} \geq V_{CC} - 0.2V$ ,<br>all other inputs at 0.2V or<br>$V_{CC} - 0.2V$ | -   | 0.5 | -   | 0.5 | mA      |       |



### AC parameters common to all waveforms

| Symbol    | Parameter                                           | -50 |     | -60 |     | Unit | Notes |
|-----------|-----------------------------------------------------|-----|-----|-----|-----|------|-------|
|           |                                                     | Min | Max | Min | Max |      |       |
| $t_{RC}$  | Random read or write cycle time                     | 80  | —   | 100 | —   | ns   |       |
| $t_{RP}$  | $\overline{RAS}$ precharge time                     | 30  | —   | 40  | —   | ns   |       |
| $t_{RAS}$ | $\overline{RAS}$ pulse width                        | 50  | 10K | 60  | 10K | ns   |       |
| $t_{CAS}$ | $\overline{CAS}$ pulse width                        | 8   | 10K | 10  | 10K | ns   |       |
| $t_{RCD}$ | $\overline{RAS}$ to $\overline{CAS}$ delay time     | 15  | 35  | 15  | 43  | ns   | 9     |
| $t_{RAD}$ | $\overline{RAS}$ to column address delay time       | 9   | 25  | 10  | 30  | ns   | 10    |
| $t_{RSH}$ | $\overline{CAS}$ to $\overline{RAS}$ hold time      | 10  | —   | 10  | —   | ns   |       |
| $t_{CSH}$ | $\overline{RAS}$ to $\overline{CAS}$ hold time      | 40  | —   | 50  | —   | ns   |       |
| $t_{CRP}$ | $\overline{CAS}$ to $\overline{RAS}$ precharge time | 5   | —   | 5   | —   | ns   |       |
| $t_{ASR}$ | Row address setup time                              | 0   | —   | 0   | —   | ns   |       |
| $t_{RAH}$ | Row address hold time                               | 8   | —   | 10  | —   | ns   |       |
| $t_T$     | Transition time (rise and fall)                     | 1   | 50  | 1   | 50  | ns   | 7,8   |
| $t_{REF}$ | Refresh period                                      | —   | 16  | —   | 16  | ms   | 6     |
| $t_{CP}$  | CAS precharge time                                  | 8   | —   | 10  | —   | ns   |       |
| $t_{RAL}$ | Column address to $\overline{RAS}$ lead time        | 25  | —   | 30  | —   | ns   |       |
| $t_{ASC}$ | Column address setup time                           | 0   | —   | 0   | —   | ns   |       |
| $t_{CAH}$ | Column address hold time                            | 8   | —   | 10  | —   | ns   |       |

### Read cycle

| Symbol    | Parameter                                  | -50 |     | -60 |     | Unit | Notes |
|-----------|--------------------------------------------|-----|-----|-----|-----|------|-------|
|           |                                            | Min | Max | Min | Max |      |       |
| $t_{RAC}$ | Access time from $\overline{RAS}$          | —   | 50  | —   | 60  | ns   | 9     |
| $t_{CAC}$ | Access time from $\overline{CAS}$          | —   | 12  | —   | 15  | ns   | 9,16  |
| $t_{AA}$  | Access time from address                   | —   | 25  | —   | 30  | ns   | 10,16 |
| $t_{RCS}$ | Read command setup time                    | 0   | —   | 0   | —   | ns   |       |
| $t_{RCH}$ | Read command hold time to $\overline{CAS}$ | 0   | —   | 0   | —   | ns   | 12    |
| $t_{RRH}$ | Read command hold time to $\overline{RAS}$ | 0   | —   | 0   | —   | ns   | 12    |



### Write cycle

| Symbol    | Parameter                                   | -50 |     | -60 |     | Unit | Notes |
|-----------|---------------------------------------------|-----|-----|-----|-----|------|-------|
|           |                                             | Min | Max | Min | Max |      |       |
| $t_{WCS}$ | Write command setup time                    | 0   | —   | 0   | —   | ns   | 14    |
| $t_{WCH}$ | Write command hold time                     | 10  | —   | 10  | —   | ns   | 14    |
| $t_{WP}$  | Write command pulse width                   | 10  | —   | 10  | —   | ns   |       |
| $t_{RWL}$ | Write command to $\overline{RAS}$ lead time | 13  | —   | 15  | —   | ns   |       |
| $t_{CWL}$ | Write command to $\overline{CAS}$ lead time | 8   | —   | 10  | —   | ns   |       |
| $t_{DS}$  | Data-in setup time                          | 0   | —   | 0   | —   | ns   | 15    |
| $t_{DH}$  | Data-in hold time                           | 8   | —   | 10  | —   | ns   | 15    |

### Read-modify-write cycle

| Symbol    | Parameter                                      | -50 |     | -60 |     | Unit | Notes |
|-----------|------------------------------------------------|-----|-----|-----|-----|------|-------|
|           |                                                | Min | Max | Min | Max |      |       |
| $t_{RWC}$ | Read-write cycle time                          | 113 | —   | 135 | —   | ns   |       |
| $t_{RWD}$ | $\overline{RAS}$ to $\overline{WE}$ delay time | 67  | —   | 77  | —   | ns   | 14    |
| $t_{CWD}$ | $\overline{CAS}$ to $\overline{WE}$ delay time | 32  | —   | 35  | —   | ns   | 14    |
| $t_{AWD}$ | Column address to $\overline{WE}$ delay time   | 42  | —   | 47  | —   | ns   | 14    |

### Refresh cycle

| Symbol    | Parameter                                                                  | -50 |     | -60 |     | Unit | Notes |
|-----------|----------------------------------------------------------------------------|-----|-----|-----|-----|------|-------|
|           |                                                                            | Min | Max | Min | Max |      |       |
| $t_{CSR}$ | $\overline{CAS}$ setup time ( $\overline{CAS}$ -before- $\overline{RAS}$ ) | 5   | —   | 5   | —   | ns   | 6     |
| $t_{CHR}$ | $\overline{CAS}$ hold time ( $\overline{CAS}$ -before- $\overline{RAS}$ )  | 8   | —   | 10  | —   | ns   | 6     |
| $t_{RPC}$ | $\overline{RAS}$ precharge to $\overline{CAS}$ hold time                   | 0   | —   | 0   | —   | ns   |       |
| $t_{CPT}$ | $\overline{CAS}$ precharge time (CBR counter test)                         | 10  | —   | 10  | —   | ns   |       |



### Hyper page mode cycle

| Symbol      | Parameter                                          | -50 |      | -60 |      | Unit | Notes |
|-------------|----------------------------------------------------|-----|------|-----|------|------|-------|
|             |                                                    | Min | Max  | Min | Max  |      |       |
| $t_{CPWD}$  | CAS precharge to $\overline{WE}$ delay time        | 45  | —    | 52  | —    | ns   |       |
| $t_{CPA}$   | Access time from $\overline{CAS}$ precharge        | —   | 28   | —   | 35   | ns   | 16    |
| $t_{RASP}$  | RAS pulse width                                    | 50  | 100K | 60  | 100K | ns   |       |
| $t_{DOH}$   | Previous data hold time from $\overline{CAS}$      | 5   | —    | 5   | —    | ns   |       |
| $t_{REZ}$   | Output buffer turn off delay from $\overline{RAS}$ | 0   | 13   | 0   | 15   | ns   |       |
| $t_{WEZ}$   | Output buffer turn off delay from $\overline{WE}$  | 0   | 13   | 0   | 15   | ns   |       |
| $t_{OEZ}$   | Output buffer turn off delay from $\overline{OE}$  | 0   | 13   | 0   | 15   | ns   |       |
| $t_{HPC}$   | Hyper page mode cycle time                         | 20  | —    | 25  | —    | ns   |       |
| $t_{HPRWC}$ | Hyper page mode RMW cycle                          | 47  | —    | 56  | —    | ns   |       |
| $t_{RHCP}$  | RAS hold time from $\overline{CAS}$                | 30  | —    | 35  | —    | ns   |       |

### Output enable

| Symbol    | Parameter                                                | -50 |     | -60 |     | Unit | Notes |
|-----------|----------------------------------------------------------|-----|-----|-----|-----|------|-------|
|           |                                                          | Min | Max | Min | Max |      |       |
| $t_{CLZ}$ | $\overline{CAS}$ to output in Low Z                      | 0   | —   | 0   | —   | ns   | 11    |
| $t_{ROH}$ | $\overline{RAS}$ hold time referenced to $\overline{OE}$ | 8   | —   | 10  | —   | ns   |       |
| $t_{OEA}$ | $\overline{OE}$ access time                              | —   | 13  | —   | 15  | ns   |       |
| $t_{OED}$ | $\overline{OE}$ to data delay                            | 13  | —   | 15  | —   | ns   |       |
| $t_{OEZ}$ | Output buffer turnoff delay from $\overline{OE}$         | 0   | 13  | 0   | 15  | ns   | 11    |
| $t_{OEH}$ | $\overline{OE}$ command hold time                        | 10  | —   | 10  | —   | ns   |       |
| $t_{OLZ}$ | $\overline{OE}$ to output in Low Z                       | 0   | —   | 0   | —   | ns   |       |
| $t_{OFF}$ | Output buffer turn-off time                              | 0   | 13  | 0   | 15  | ns   | 11,13 |

### Self refresh cycle

| Std Symbol | Parameter                             | -50 |     | -60 |     | Unit | Notes |
|------------|---------------------------------------|-----|-----|-----|-----|------|-------|
|            |                                       | Min | Max | Min | Max |      |       |
| $t_{RASS}$ | RAS pulse width (CBR self refresh)    | 100 | —   | 100 | —   | μs   |       |
| $t_{RPS}$  | RAS precharge time (CBR self refresh) | 90  | —   | 105 | —   | ns   |       |
| $t_{CHS}$  | CAS hold time (CBR self refresh)      | 8   | —   | 10  | —   | ns   |       |



## AC test conditions

- Access times are measured with output reference levels of  $V_{OH} = 2.0V$  and  $V_{OL} = 0.8V$ ,
- $V_{IH} = 2.0V$  and  $V_{IL} = 0.8V$
- Input rise and fall times: 2 ns



\*including scope  
and jig capacitance

## Notes

- 1 Write cycles may be byte write cycles (either  $\overline{LCAS}$  or  $\overline{UCAS}$  active).
- 2 Read cycles may be byte read cycles (either  $\overline{LCAS}$  or  $\overline{UCAS}$  active).
- 3 One  $\overline{CAS}$  must be active (either  $\overline{LCAS}$  or  $\overline{UCAS}$ ).
- 4  $I_{CC1}$ ,  $I_{CC3}$ ,  $I_{CC4}$ , and  $I_{CC6}$  are dependent on frequency.
- 5  $I_{CC1}$  and  $I_{CC4}$  depend on output loading. Specified values are obtained with the output open.
- 6 An initial pause of 200  $\mu s$  is required after power-up followed by any 8  $\overline{RAS}$  cycles before proper device operation is achieved. In the case of an internal refresh counter, a minimum of 8  $\overline{CAS}$ -before- $\overline{RAS}$  initialization cycles instead of 8  $\overline{RAS}$  cycles are required. 8 initialization cycles are required after extended periods of bias without clocks (greater than 8 ms).
- 7 AC Characteristics assume  $t_T = 2$  ns. All AC parameters are measured with a load as described in AC test conditions below.
- 8  $V_{IH}$  (min) and  $V_{IL}$  (max) are reference levels for measuring timing of input signals. Transition times are measured between  $V_{IH}$  and  $V_{IL}$ .
- 9 Operation within the  $t_{RCD}$  (max) limit insures that  $t_{RAC}$  (max) can be met.  $t_{RCD}$  (max) is specified as a reference point only. If  $t_{RCD}$  is greater than the specified  $t_{RCD}$  (max) limit, then access time is controlled exclusively by  $t_{CAC}$ .
- 10 Operation within the  $t_{RAD}$  (max) limit insures that  $t_{RAC}$  (max) can be met.  $t_{RAD}$  (max) is specified as a reference point only. If  $t_{RAD}$  is greater than the specified  $t_{RAD}$  (max) limit, then access time is controlled exclusively by  $t_{AA}$ .
- 11 Assumes three state test load (5 pF and a 380  $\Omega$  Thevenin equivalent).
- 12 Either  $t_{RCH}$  or  $t_{RRH}$  must be satisfied for a read cycle.
- 13  $t_{OFF}$  (max) defines the time at which the output achieves the open circuit condition; it is not referenced to output voltage levels.  $t_{OFF}$  is referenced from rising edge of  $\overline{RAS}$  or  $\overline{CAS}$ , whichever occurs last.
- 14  $t_{WCS}$ ,  $t_{WCH}$ ,  $t_{RWD}$ ,  $t_{CWD}$  and  $t_{AWD}$  are not restrictive operating parameters. They are included in the datasheet as electrical characteristics only. If  $t_{WS} \geq t_{WS}$  (min) and  $t_{WH} \geq t_{WH}$  (min), the cycle is an early write cycle and data out pins will remain open circuit, high impedance, throughout the cycle. If  $t_{RWD} \geq t_{RWD}$  (min),  $t_{CWD} \geq t_{CWD}$  (min) and  $t_{AWD} \geq t_{AWD}$  (min), the cycle is a read-write cycle and the data out will contain data read from the selected cell. If neither of the above conditions is satisfied, the condition of the data out at access time is indeterminate.
- 15 These parameters are referenced to  $\overline{CAS}$  leading edge in early write cycles and to  $\overline{WE}$  leading edge in read-write cycles.
- 16 Access time is determined by the longest of  $t_{CAA}$  or  $t_{CAC}$  or  $t_{CPA}$
- 17  $t_{ASC} \geq t_{CP}$  to achieve  $t_{PC}$  (min) and  $t_{CPA}$  (max) values.
- 18 These parameters are sampled and not 100% tested.



### Key to switching waveforms

Rising input

Falling input

Undefined output/don't care

### Read waveform





### Upper byte read waveform



### Lower byte read waveform





### Early write waveform



### Upper byte early write waveform





### Lower byte early write waveform



### Write waveform





### Upper byte write waveform



### Lower byte write waveform





### Read-modify-write waveform



### Upper byte read-modify-write waveform





### Lower byte read-modify-write waveform



### Hyper page mode read waveform





### Hyper page mode byte write waveform



### Hyper page mode early write waveform





### Hyper page mode byte early write waveform



### Hyper page mode read-modify-write waveform





### CAS before RAS refresh waveform



### RAS only refresh waveform





## Hyper page mode byte read-modify-write waveform





### Hidden refresh waveform (read)



### Hidden refresh waveform (write)





### CAS before RAS refresh counter test waveform



**CAS-before-RAS self refresh cycle**



## Package dimensions



|    | 42-pin SOJ |       |
|----|------------|-------|
|    | Min        | Max   |
| A  | 0.128      | 0.148 |
| A1 | 0.025      | -     |
| A2 | 0.105      | 0.115 |
| B  | 0.026      | 0.032 |
| b  | 0.015      | 0.020 |
| c  | 0.007      | 0.013 |
| D  | 1.070      | 1.080 |
| E  | 0.370 NOM  |       |
| E1 | 0.395      | 0.405 |
| E2 | 0.435      | 0.445 |
| e  | 0.050 NOM  |       |



|                | 50-pin TSOP 2  |          |
|----------------|----------------|----------|
|                | Min (mm)       | Max (mm) |
| A              |                | 1.2      |
| A <sub>1</sub> | 0.05           |          |
| A <sub>2</sub> | 0.95           | 1.05     |
| b              | 0.30           | 0.45     |
| c              | 0.12           | 0.21     |
| d              | 20.85          | 21.05    |
| E              | 10.03          | 10.29    |
| H <sub>e</sub> | 11.56          | 11.96    |
| e              | 0.80 (typical) |          |
| l              | 0.40           | 0.60     |

Capacitance <sup>13</sup> $f = 1$  MHz,  $T_a$  = Room temperature

| Parameter         | Symbol    | Signals                                                                                      | Test conditions | Max                     | Unit |    |
|-------------------|-----------|----------------------------------------------------------------------------------------------|-----------------|-------------------------|------|----|
| Input capacitance | $C_{IN1}$ | A0 to A9                                                                                     | $V_{in} = 0V$   | 5                       | pF   |    |
|                   | $C_{IN2}$ | $\overline{RAS}$ , $\overline{UCAS}$ , $\overline{LCAS}$ , $\overline{WE}$ , $\overline{OE}$ | $V_{in} = 0V$   | 7                       | pF   |    |
| DQ capacitance    | $C_{DQ}$  | DQ0 to DQ15                                                                                  |                 | $V_{in} = V_{out} = 0V$ | 7    | pF |

## AS4LC1M16E5 ordering information

| Package \ $\overline{RAS}$ access time | 50 ns                                | 60 ns                                |
|----------------------------------------|--------------------------------------|--------------------------------------|
| Plastic SOJ, 400 mil, 42-pin           | AS4LC1M16E5-50JC<br>AS4LC1M16E5-50JI | AS4LC1M16E5-60JC<br>AS4LC1M16E5-60JI |
| TSOP 2, 400 mil, 44/50-pin             | AS4LC1M16E5-50TC<br>AS4LC1M16E5-50TI | AS4LC1M16E5-60TC<br>AS4LC1M16E5-60TI |

## AS4LC1M16E5 part numbering system

| AS4         | LC                            | 1M16E5        | -XX                          | X                                                                  | X                                                                             |
|-------------|-------------------------------|---------------|------------------------------|--------------------------------------------------------------------|-------------------------------------------------------------------------------|
| DRAM prefix | C = 5V CMOS<br>LC = 3.3V CMOS | Device number | $\overline{RAS}$ access time | Package:<br>J = 42-pin SOJ 400 mil<br>T = 44/50-pin TSOP 2 400 mil | Temperature range<br>C=Commercial, 0°C to 70°C<br>I=Industrial, -40°C to 85°C |