**DAC7528** # CMOS Dual 8-Bit Buffered Multiplying DIGITAL-TO-ANALOG CONVERTER ## **FEATURES** - **DOUBLE BUFFERED DATA LATCHES** - **SINGLE 5V SUPPLY OPERATION** - ±1/2 LSB LINEARITY - FOUR-QUADRANT MULTIPLICATION - DACs MATCHED TO 1% ## **APPLICATIONS** - **DIGITALLY CONTROLLED FILTERS** - DISK DRIVES - AUTO CALIBRATION - MOTOR CONTROL SYSTEMS - PROGRAMMABLE GAIN/ATTENUATION - X-Y GRAPHICS ### **DESCRIPTION** The DAC7528 contains two, 8-bit multiplying digital-to-analog converters (DACs). Separate on-chip latches hold the input data for each DAC to allow easy interface to microprocessors. Each DAC operates independently with separate reference input pins and internal feedback resistors. Excellent converter-to-converter matching is maintained. The DAC7528 operates from a single +5V power supply. The inputs are TTL-compatible. Package options include 20-pin plastic DIP and SOIC. International Airport Industrial Park • Mailing Address: PO Box 11400 • Tucson, AZ 85734 • Street Address: 6730 S. Tucson Bivd. • Tucson, AZ 85706 Tel: (520) 746-1111 • Twx: 910-952-1111 • Cable: BBRCORP • Telex: 066-6491 • FAX: (520) 889-1510 • Immediate Product Info: (800) 548-6132 ## **SPECIFICATIONS** #### **ELECTRICAL** At V<sub>DD</sub> = +5V; V<sub>REFA,B</sub> = + 10V; I<sub>OUT</sub> = GND = 0V: T = Full Temperature Range specification under Absolute Maximum Ratings unless otherwise noted. | | | | | AC7528F | , u | DA | C7526PE | , UB | ] | |----------------------------------------|-------------------|-------------------------------------------------------------------------|-----|-------------|--------------|----------|---------|------|---------------| | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | DC ACCURACY (1) | | | | | | | | | | | Resolution | N | | 8 | l | | 8 | | | Bits | | Relative Accuracy | INL | | | | ±1 | | | ±1/2 | LSB | | Differential Nonlinearity | DNL | Guaranteed Monolithic Over Temp | | | ±1 | | | ±1/2 | LSB | | FS Gain Error (2) | 5.,, | T <sub>A</sub> = +25°C | | | ±2 | | | ±1 | LSB | | 1 3 dan Error - | Į. | | | | ±4 | | | ±2 | LSB | | O-1- T (202) | | T <sub>A</sub> = T <sub>MIN</sub> to T <sub>MAX</sub> | | ٠, ا | | | | l | | | Gain Tempco (2)(3) | | | | ±2 | ±35 | | - | - | ppm/°( | | Supply Rejection | PSR | $\Delta V_{DD} = \pm 5\%, T_{A} = +25^{\circ}C$ | | 0.001 | 0.01 | | - | - | %FSR/ | | | į. | $T_A = T_{MIN}$ to $T_{MAX}$ | | 0.001 | 0.01 | | - | - | %FSR/ | | Output Leakage Current (OUTA) | | DACA = 0016. TA = +25°C | | | ±50 | | | - | n <b>A</b> | | | | $T_A = T_{MIN}$ to $T_{MAX}$ | | | ±200 | | | - | n <b>A</b> | | Output Leakage Current (OUTB) | | DACB = 00 <sub>18</sub> , T <sub>A</sub> = +25°C | | | ±50 | | | - | nA | | | | $T_A = T_{MIN}$ to $T_{MAX}$ | | | ±200 | | | - | nA | | REFERENCE INPUT | | | | | | | | | | | Input Resistance | | (V <sub>REFA</sub> , V <sub>REFB</sub> ) | 8 | 10 | 15 | _ | _ | _ | kΩ | | Input Resistance Match | | (V <sub>REFA</sub> , V <sub>REFB</sub> ) | | | ±1 | | | _ | l % | | <u> </u> | <del></del> | (THEFA) THEFB/ | | | | | | | | | DYNAMIC PERFORMANCE (4) | ļ | Franks Direct our T 1059C | | İ | 400 | | | | ١ | | Output Current Settling Time to 1/2 LS | i | Enable Pins Low T <sub>A</sub> = +25°C | | 1 | 180 | | | _ | ns | | | ı | Load = 100Ω/13pF, T <sub>A</sub> = T <sub>MIN</sub> to T <sub>MAX</sub> | | | 200 | | | - | ns | | Digital-to-Analog Propagation Delay | 1 | Enable Pins Low T <sub>A</sub> = +25°C | | | 80 | | | - | ns | | to 90% of Output | I | Load ≈ 100Ω/13pF, T <sub>A</sub> = T <sub>MIN</sub> to T <sub>MAX</sub> | | l | 100 | | | - | ns | | Digital-to-Analog Impulse | I | | | 125 | | 1 | - | 1 | пVs | | AC Feedthrough | 1 | V <sub>REFA</sub> = 20Vpp Sinewave, T <sub>A</sub> = +25°C | | | -70 | | | | dB | | (V <sub>REFA</sub> to OUTA) | 1 | 100kHz, VREFB = 0V, TA = TMIN to TMAX | | | -65 | | | | l dB | | AC Feedthrough | 1 | V <sub>REFA</sub> = 20Vpp Sinewave, T <sub>A</sub> = +25°C | | l . | -70 | | | 1 | dB | | (V <sub>BEEB</sub> to OUTB) | 1 | 100kHz, VREFB = OV, TA = TMIN to TMAX | | | -65 | | | | dB | | Channel-to-Channel Isolation | 1 | V <sub>REFA</sub> = 20Vpp Sinewave, 100kHz, | | -90 | -05 | | | ł | dB | | | 1 | | | -90 | | | - | ļ | OB | | (V <sub>REFA</sub> to OUTB) | 1 | V <sub>REFB</sub> = 0V, Both DACs = FF <sub>16</sub> | | | | | | | ـ. ا | | Channel-to-Channel Isolation | 1 | V <sub>REFB</sub> = 20Vpp Sinewave 100kHz, | | -90 | | | - | ĺ | dB | | (V <sub>REFB</sub> to OUTA) | 1 | V <sub>REFA</sub> = 0V, Both DACs = FF <sub>16</sub> | | | | | | | | | Digital Crosstalk | | easured With Code Transition 0016 to FF | 16 | 30 | | | - | | nVs | | Harmonic Distortion | THD | V <sub>IN</sub> = 6Vrms at 1kHz | | -85 | | | - | | d₿ | | ANALOG OUTPUTS (4) | 1 | | | | | | | | | | OUTA capacitance | C <sub>OUTA</sub> | DAC = 00 <sub>16</sub> | | | 50 | | | _ | DF | | O Tri dapadiano | ~001A | DAC = FF <sub>16</sub> | | | 120 | | | i _ | pF | | OUTD appointmen | 1 ~ | DAC = 00 <sub>16</sub> | | | 50 | ì | | _ | | | OUTB capacitance | C <sub>OUTB</sub> | DAC = 0016<br>DAC = FF16 | | | 120 | | | _ | pF<br>pF | | | | DAC = FF16 | | | 120 | <u> </u> | | | pr | | DIGITAL INPUTS | 1 | | | | | | | l | | | Input High Voltage | VIH | | 2.4 | | | - | | | V | | Input Low Voltage | ViL | <i>l</i> | | | 0.8 | | | - | V | | Input Current | I <sub>IN</sub> | T <sub>A</sub> = +25°C | | | ±1 | | | 1 - | μA | | | l | $T_A = T_{MIN}$ to $T_{MAX}$ | | | ±10 | | | - | μA | | Input Capacitance (4) | C <sub>IN</sub> | All Digital Inputs | | | 10 | | | - | ρF | | POWER REQUIREMENTS | ľ | | | | | | | | | | Supply Current | t <sub>DD</sub> | Digital Inputs = VIH or VIL, TA = +25°C | | | 1 | I | | - | mA | | | 1 55 | TA = TMIN to TMAX | | | 1 | | \ | | mA | | | | Digital Inputs = 0V or VDD, TA = +25°C | | | 100 | | | l _ | μА | | | | $T_A = T_{MIN}$ to $T_{MAX}$ | | | 500 | | | _ | μА | | SWITCHING CHARACTERISTICS (1 | One toots 1 | | | <del></del> | <del> </del> | l | - | | <del> </del> | | | | 5 5 | 200 | | l | I | 1 | | " | | Chip Select To Write Setup Time | t <sub>CS</sub> | T <sub>A</sub> = +25°C | 200 | | l | l - | l | l | ns | | | 1 | T <sub>A</sub> = T <sub>MIN</sub> to T <sub>MAX</sub> | 230 | | l | I - | 1 | l | ns | | Chip Select To Write Hold Time | t <sub>CH</sub> | T <sub>A</sub> = +25°C | 20 | | l | l - | l | l | ns | | | 1 | T <sub>A</sub> = T <sub>MIN</sub> to T <sub>MAX</sub> | 30 | | l | - | l | l | ns | | DAC Select To Write Setup Time | tas | T <sub>A</sub> = +25°C | 200 | | l | - | ! | l | ns | | | 1 | T <sub>A</sub> = T <sub>MIN</sub> to T <sub>MAX</sub> | 230 | | 1 | l – | İ | | ns | | DAC Select To Write Hold Time | tan | T <sub>A</sub> = +25°C | 20 | | | l - | | | ns | | | -An | T <sub>A</sub> = T <sub>MIN</sub> to T <sub>MAX</sub> | 30 | | i | l - | 1 | 1 | ns | | Write Pulse Width | twe | T <sub>a</sub> = +25°C | 180 | | 1 | l - | ĺ | | ns | | | , .we | | 200 | 1 | 1 | | 1 | 1 | ns | | Data Setup Time | Ι. | T <sub>A</sub> = T <sub>MIN</sub> to T <sub>MAX</sub> | | | | I - | Ì | | _ | | Data Setup Time | tos | T <sub>A</sub> = +25°C | 110 | l | l | ı - | Į. | 1 | ns | | Data Hold Time | 1 <sub>DH</sub> | $T_A = T_{MIN} \text{ to } T_{MAX}$ $T_A = +25^{\circ}\text{C}$ | 130 | | l | l - | 1 | 1 | ns | | | | | 0 | | | | | | l ns | NOTES: (1) Specifications apply to both DACs. (2) Gain error is measured using internal feedback resistor. Full Scale Range (FSR) = V<sub>REF</sub>. (3) Guaranteed, but not tested. (4) These characteristics are for design guidance only and are not subject to test. ## Or, Call Customer Service at 1-800-548-6132 (USA Only) #### DICE INFORMATION | PAD | FUNCTION | PAD | FUNCTION | PAD | FUNCTION | |-----|--------------------|-----|--------------------|-----|----------| | 1 | V <sub>DD</sub> | 8 | R <sub>FB A</sub> | 15 | D84 | | 2 | V <sub>REF B</sub> | 9 | V <sub>REF B</sub> | 16 | DB3 | | 3 | R <sub>FB B</sub> | 10 | DGND | 17 | DB2 | | 4 | OUTB | 11 | DAC A/DAC B | 18 | DB1 | | 5 | AGNDB | 12 | DB7 | 19 | DB0 | | 6 | AGNDA | 13 | DB6 | 20 | cs | | 7 | OUTA | 14 | DB5 | 21 | WR | #### **MECHANICAL INFORMATION** | | MILS (0.001") | MILLIMETERS | |---------------|---------------|-------------| | Die Size | 104 x 124 | 2.6 x 3.1 | | Die Thickness | 20 ±3 | 0.51 ±0.08 | | Min. Pad Size | 4 x 4 | 0.10 x 0.10 | ### PACKAGE INFORMATION | MODEL | PACKAGE | PACKAGE DRAWING<br>NUMBER(1) | |-----------|--------------------|------------------------------| | DAC7528P | 20-Pin Plastic DIP | 222 | | DAC7528PB | 20-Pin Plastic DIP | 222 | | DAC7528U | 20-Pin SOIC | 221 | | DAC7528UB | 20-Pin SOIC | 221 | NOTE: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix C of Burr-Brown IC Data Book. #### **ORDERING INFORMATION** | MODEL | INL | PACKAGE | TEMPERATURE RANGE | |------------------------------------------------|-----|------------------------------------------------------------------------|-------------------| | DAC7528P<br>DAC7528PB<br>DAC7528U<br>DAC7528UB | | 20-Pin Plastic DIP<br>20-Pin Plastic DIP<br>20-Pin SOIC<br>20-Pin SOIC | | #### PIN CONFIGURATION | Top View | | DIP/SOIC | |--------------------|-----------|-----------------------| | AGND [ | | 20 OUT B | | OUT A | ] | 19 R <sub>FB B</sub> | | R <sub>FB A</sub> | ] | 18 V <sub>REF B</sub> | | V <sub>REF A</sub> | | 17 V <sub>DD</sub> | | DGND [ | DAC7528 | 16 WR | | DAC A/DAC B | ] 040/326 | 15 CS | | (MSB) DB7 | | 14 DB0 (LSB) | | DB6 | | 13 DB1 | | DB5 | | 12 DB2 | | DB4 | | 11 DB3 | | • | 1 | | #### ABSOLUTE MAXIMUM RATINGS | V <sub>DD</sub> to GND | 0V, +7V | |-----------------------------------|-------------------------| | V <sub>DD</sub> to GND | ±25V | | R <sub>FAB</sub> to GND | | | Digital Input Voltage Range | 0.3V to V <sub>DD</sub> | | Output Voltage (pins 2, 20) | 0.3V to V <sub>DD</sub> | | Operating Temperature Range U,P | 40°C to +85°C | | DICE | 0"C to +70"C | | Junction Temperature | +150°C | | Storage Temperature | | | Lead Temperature (soldering, 10s) | | | θ <sub>IA</sub> U package | 105°C/W | | P package | | | θ <sub>IC</sub> U package | | | P package | | NOTES: $\theta_{JA}$ is specified for worst case mounting conditions, i.e., $\theta_{JA}$ is specified for device in socket for PDIP package. CAUTION: (1) Do not apply voltages higher than V<sub>DD</sub> or less than GND potential on any terminal except V<sub>REFA, B</sub> (pins 4 and 18) and R<sub>EAB, B</sub> (pins 3 and 19). (2) The digital control inputs are zener-protected: however, permanent damage may occur on unprotected units from high-energy electrostatic fields. Keep units in conductive foam at all times until ready to use. (3) Use proper antistatic handling procedures. (4) Absolute Maximum Ratings apply to both packaged devices and DICE. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. #### WRITE CYCLE TIMING DIAGRAM NOTE: All input signal rise and fall times are measured from 10% to 90% of $V_{DD}$ . $V_{DD}$ = +5V, $t_r$ = $t_t$ = 20ns; $V_{DD}$ = +15V, $t_r$ = $t_t$ = 40ns. Timing measurement reference level is $(V_{H} + V_{IL})/2$ . #### MODE SELECTION TABLE | DAC A/DAC B | CS | WR | DAC A | DAC B | |-------------|----|----|-------|-------| | L | L | L | WRITE | HOLD | | н | L | L | HOLD | WRITE | | X | н | × | HOLD | HOLD | | X | х | н | HOLD | HOLD | ## ELECTROSTATIC DISCHARGE SENSITIVITY Any integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet published specifications. Digital Inputs: All digital inputs of the DAC7528 incorporate on-chip ESD protection circuitry. This protection is designed and has been tested to withstand five 2500V positive and negative discharges (100pF in series with 1500 $\Omega$ ) applied to each digital input. Analog Pins: Each analog pin has been tested to Burr-Brown's analog ESD test consisting of five 1000V positive and negative discharges (100pF in series with 1500 $\Omega$ ) applied to each pin. R<sub>FB A</sub>, V<sub>REF A</sub>, R<sub>FB B</sub>, and V<sub>REF B</sub> show some sensitivity. ## **TYPICAL PERFORMANCE CURVES** At V<sub>DD</sub> = +5V; V<sub>REFA,B</sub> = +10V; I<sub>OUT</sub> = GND = 0V; T = Full Temperature Range Specification under Absolute Maximum Ratings unless otherwise noted. ## DISCUSSION OF SPECIFICATIONS #### **RELATIVE ACCURACY** This term, also known as end point linearity or integral linearity, describes the transfer function of analog output to digital input code. Relative accuracy describes the deviation from a straight line, after zero and full scale errors have been adjusted to zero. #### DIFFERENTIAL NONLINEARITY Differential nonlinearity is the deviation from an ideal 1LSB change in the output when the input code changes by 1LSB. A differential nonlinearity specification of 1LSB maximum guarantees monotonicity. #### **GAIN ERROR** Gain error is the difference between the full-scale DAC output and the ideal value. The ideal full scale output value for the DAC7528 is -(255/256)V<sub>REF</sub>. Gain error may be adjusted to zero using external trims as shown in Figure 4. #### **OUTPUT LEAKAGE CURRENT** The current which appears at $I_{OUT\ A}$ and $I_{OUT\ B}$ with the DAC loaded with all zeros. #### **OUTPUT CAPACITANCE** The parasitic capacitance measured from $I_{\rm OUT\ A}$ or $I_{\rm OUT\ B}$ to AGND. #### **CHANNEL-TO-CHANNEL ISOLATION** The AC output error due to capacitive coupling from DAC A to DAC B or DAC B to DAC A. #### **AC FEEDTHROUGH ERROR** The AC output error due to capacitive coupling from $V_{REF}$ to $I_{\rm OUT}$ with the DAC loaded with all zeros. #### **OUTPUT CURRENT SETTLING TIME** The time required for the output current to settle to within $\pm 0.195\%$ of final value for a full scale step. #### **DIGITAL-TO-ANALOG IMPULSE** The integrated area of the glitch pulse measured in nanovoltseconds. The key contributor to digital-to-analog glitch is charge injected by digital logic switching transients. #### **DIGITAL CROSSTALK** Glitch impulse measured at the output of one DAC but caused by a full scale transition on the other DAC. The integrated area of the glitch pulse is measured in nanovolt-seconds. ## **CIRCUIT DESCRIPTION** Figure 1 shows a simplified schematic of one half of a DAC7528. The current from the $V_{REF\ A}$ pin is switched between $I_{OUT\ A}$ and AGND by 8 single-pole double-throw CMOS switches. This maintains a constant current in each leg of the ladder regardless of the input code. The input resistance at $V_{REF\ A}$ is therefore constant and can be driven by either a voltage or current, AC or DC, positive or negative polarity, and have a voltage range up to $\pm 20V$ . FIGURE 1. Equivalent Circuit for DAC A. A CMOS switch transistor, included in series with the ladder terminating resistor and in series with the feedback resistor, R<sub>FB A</sub>, compensates for the temperature drift of the ON resistance of the ladder switches. Figure 2 shows an equivalent circuit for DAC A. $C_{\rm OUT}$ is the output capacitance due to the N-channel switches and varies from about 30pF to 70pF with digital input code. The current source $I_{\rm LKG}$ is the combination of surface and junction leakages to the substrate. $I_{\rm LKG}$ approximately doubles every 10°C. $R_{\rm O}$ is the equivalent output resistance of the D/A and it varies with input code. FIGURE 2. Simplified Circuit Diagram for DAC A. #### INSTALLATION #### **ESD PROTECTION** All digital inputs of the DAC7528 incorporate on-chip ESD protection circuitry. This protection is designed to withstand 2.5kV (using the Human Body Model, 100pF and 1500Ω). However, industry standard ESD protection methods should be used when handling or storing these components. When not in use, devices should be stored in conductive foam or rails. The foam or rails should be discharged to the destination socket potential before devices are removed. #### POWER SUPPLY CONNECTIONS The DAC7528 is designed to operate on $V_{DD} = +5V \pm 10\%$ . For optimum performance and noise rejection, power supply decoupling capacitors $C_D$ should be added as shown in the application circuits. These capacitors (1µF tantalum recommended) should be located close to the D/A. AGND and DGND should be connected together at one point only, preferably at the power supply ground point. Separate returns minimize current flow in low-level signal paths if properly connected. Output op amp analog common (+ input) should be connected as near to the AGND pin of the DAC7528 as possible. #### **WIRING PRECAUTIONS** To minimize AC feedthrough when designing a PC board, care should be taken to minimize capacitive coupling between the $V_{REF}$ lines and the $I_{OUT}$ lines. Similarly, capacitive coupling between DACs may compromise the channel-to-channel isolation. Coupling from any of the digital control or data lines might degrade the glitch and digital crosstalk performance. Solder the DAC7528 directly into the PC board without a socket. Sockets add parasitic capacitance (which can degrade AC performance). #### **AMPLIFIER OFFSET VOLTAGE** The output amplifier used with the DAC7528 should have low input offset voltage to preserve the transfer function linearity. The voltage output of the amplifier has an error component which is the offset voltage of the op amp multiplied by the "noise gain" of the circuit. This "noise gain" is equal to $(R_F/R_O + 1)$ where $R_O$ is the output impedance of the D/A I<sub>OUT</sub> terminal and R<sub>F</sub> is the feedback network impedance. The nonlinearity occurs due to the output impedance varying with code. If the 0 code case is excluded (where $R_O$ = infinity), the $R_O$ will vary from R to 3R providing a "noise gain" variation between 4/3 and 2. In addition, the variation of Ro is nonlinear with code, and the largest steps in R<sub>O</sub> occur at major code transitions where the worst differential nonlinearity is also likely to be experienced. The nonlinearity seen at the amplifier output is $2VOS - 4V_{OS}/3 = 2V_{OS}/3$ . Thus, to maintain good nonlinearity the op amp offset should be much less than 1/2LSB. #### UNIPOLAR CONFIGURATION Figure 3 shows DAC7528 in a typical unipolar (two-quadrant) multiplying configuration. The analog output values versus digital input code are listed in Table I. The operational amplifiers used in this circuit can be single amplifiers such as the OPA602, or a dual amplifier such as the OPA2107. C1 and C2 provide phase compensation to minimize settling time and overshoot when using a high speed operational amplifier. FIGURE 3. Unipolar Configuration 2 Quadrant Multiplication. If an application requires the D/A to have zero gain error, the circuit shown in Figure 4 may be used. Resistors R2 and R4 induce a positive gain error greater than worst-case initial negative gain error. Trim resistors R1 and R3 provide a variable negative gain error and have sufficient trim range to correct for the worst-case initial positive gain error plus the error produced by R2 and R4. #### **BIPOLAR CONFIGURATION** Figure 5 shows the DAC7528 in a typical bipolar (fourquadrant) multiplying configuration. The analog output values versus digital input code are listed in Table II. The operational amplifiers used in this circuit can be single amplifiers such as the OPA602, a dual amplifier such as the OPA2107, or a quad amplifier like the OPA404. C1 and C2 provide phase compensation to minimize settling time and overshoot when using a high speed operational amplifier. The bipolar offset resistors R1-R3 and R4-R6 should be ratio-matched to 0.195% to ensure the specified gain error performance. ## Or, Call Customer Service at 1-800-548-6132 (USA Only) ## **APPLICATION INFORMATION** | DATA INPUT | ANALOG OUTPUT | |------------|----------------------------------------------------| | MSB | -V <sub>REF</sub> (255/256) | | 1000 0000 | -V <sub>REF</sub> (255/256) = -1/2V <sub>REF</sub> | | 0000 0001 | -V <sub>REF</sub> (1/256) | | 0000 0000 | 0V | TABLE I. Unipolar Output Code. | DATA INPUT | ANALOG OUTPUT | |-------------|-----------------------------| | MSB ↓ ↓ LSB | | | 1111 1111 | +V <sub>REF</sub> (127/128) | | 1000 0001 | +V <sub>REF</sub> (1/128) | | 1000 0000 | ٥٧ | | 0111 1111 | -V <sub>REF</sub> (1/128) | | 0000 0000 | -V <sub>RFF</sub> (127/128) | TABLE II. Bipolar Output Code. FIGURE 4. Unipolar Configuration with Gain Trim. FIGURE 5. Bipolar Configuration 4 Quadrant Multiplication. #### **APPLICATIONS CIRCUIT: 8-BIT PLUS SIGN DAC** The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems.