# 8XC196KC/8XC196KC20 COMMERCIAL/EXPRESS CHMOS MICROCONTROLLER 87C196KC-16 Kbytes of On-Chip OTPROM 83C196KC-16 Kbytes ROM 80C196KC—ROMIess - 16 and 20 MHz Available - 488 Byte Register RAM - Register-to-Register Architecture - 28 Interrupt Sources/16 Vectors - Peripheral Transaction Server - **■** 1.4 μs 16 x 16 Multiply (20 MHz) - 2.4 µs 32/16 Divide (20 MHz) - Powerdown and Idle Modes - Five 8-Bit I/O Ports - **16-Bit Watchdog Timer** - Extended Temperature Available - Dynamically Configurable 8-Bit or 16-Bit Buswidth - **Full Duplex Serial Port** - High Speed I/O Subsystem - 16-Bit Timer - 16-Bit Up/Down Counter with Capture - 3 Pulse-Width-Modulated Outputs - Four 16-Bit Software Timers - 8- or 10-Bit A/D Converter with Sample/Hold - **HOLD/HLDA** Bus Protocol - **OTPROM One-Time Programmable** Version The 80C196KC 16-bit microcontroller is a high performance member of the MCS® 96 microcontroller family. The 80C196KC is an enhanced 80C196KB device with 488 bytes RAM, 16 and 20 MHz operation and an optional 16 Kbytes of ROM/OTPROM. Intel's CHMOS III process provides a high performance processor along with low power consumption. The 87C196KC is an 80C196KC with 16 Kbytes on-chip OTPROM. The 83C196KC is an 80C196KC with 16 Kbytes factory programmed ROM. In this document, the 80C196KC will refer to all products unless otherwise stated. Four high-speed capture inputs are provided to record times when events occur. Six high-speed outputs are available for pulse or waveform generation. The high-speed output can also generate four software timers or start an A/D conversion. Events can be based on the timer or up/down counter. With the commercial (standard) temperature option, operational characteristics are guaranteed over the temperature range of 0°C to +70°C. With the extended (Express) temperature range option, operational characteristics are guaranteed over the temperature range of -40°C to +85°C. Unless otherwise noted, the specifications are the same for both options. See the Packaging information for extended temperature designators. November 1994 Order Number: 270942-005 Figure 1. 8XC196KC Block Diagram Figure 2. 8XC196KC New SFR Bit (CLKOUT Disable) #### PROCESS INFORMATION This device is manufactured on PX29.5 or PX29.9, a CHMOS III process. Additional process and reliability information is available in Intel's *Components Quality and Reliability Handbook*, Order Number 210997. **EXAMPLE:** N87C196KC is 68-Lead PLCC OTPROM, 16 MHz. For complete package dimensional data, refer to the Intel Packaging Handbook (Order Number 240800). #### NOTE: 1. EPROMs are available as One Time Programmable (OTPROM) only. Figure 3. The 8XC196KC Family Nomenclature **Table 1. Thermal Characteristics** | Package<br>Type | $\theta_{ja}$ | $\theta$ ic | |-----------------|---------------|-------------| | PLCC | 35°C/W | 13°C/W | | QFP | 55°C/W | 16°C/W | | SQFP | TBD | TBD | All thermal impedance data is approximate for static air conditions at 1W of power dissipation. Values will change depending on operation conditions and application. See the Intel Packaging Handbook (order number 240800) for a description of Intel's thermal impedance test methodology. Table 2. 8XC196KC Memory Map | Table 2: Oxe recite memory map | | | | | |--------------------------------------------------------------------------------|------------------|--|--|--| | Description | Address | | | | | External Memory or I/O | 0FFFFH<br>06000H | | | | | Internal ROM/OTPROM or External Memory (Determined by $\overline{\text{EA}}$ ) | 5FFFH<br>2080H | | | | | Reserved. Must contain FFH. (Note 5) | 207FH<br>205EH | | | | | PTS Vectors | 205DH<br>2040H | | | | | Upper Interrupt Vectors | 203FH<br>2030H | | | | | ROM/OTPROM Security Key | 202FH<br>2020H | | | | | Reserved. Must contain FFH. (Note 5) | 201FH<br>201AH | | | | | Reserved. Must Contain 20H<br>(Note 5) | 2019H | | | | | CCB | 2018H | | | | | Reserved. Must contain FFH. (Note 5) | 2017H<br>2014H | | | | | Lower Interrupt Vectors | 2013H<br>2000H | | | | | Port 3 and Port 4 | 1FFFH<br>1FFEH | | | | | External Memory | 1FFDH<br>0200H | | | | | 488 Bytes Register RAM (Note 1) | 01FFH<br>0018H | | | | | CPU SFR's (Notes 1, 3, 4) | 0017H<br>0000H | | | | #### NOTES - 1. Code executed in locations 0000H to 01FFH will be forced external. - 2. Reserved memory locations must contain 0FFH unless noted. - 3. Reserved SFR bit locations must contain 0. - Refer to 8XC196KC User's manual for SFR descriptions. WARNING: Reserved memory locations must not be written or read. The contents and/or function of these locations. Therefore, a program that relies on one or more of these locations may not function properly. ■ 4826175 O163697 172 **■** Figure 4. 68-Lead PLCC Package Figure 5. S8XC196KC 80-Pin QFP Package Figure 6. 80-Pin SQFP Package #### PIN DESCRIPTIONS | Symbol | Name and Function | | | | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | V <sub>CC</sub> | Main supply voltage (5V). | | | | | V <sub>SS</sub> | Digital circuit ground (0V). There are multiple V <sub>SS</sub> pins, all of which must be connected. | | | | | V <sub>REF</sub> | deference voltage for the A/D converter (5V). $V_{REF}$ is also the supply voltage to the analog ortion of the A/D converter and the logic used to read Port 0. Must be connected for A/D and Port 0 to function. | | | | | ANGND | Reference ground for the A/D converter. Must be held at nominally the same potential as Vss. | | | | | V <sub>PP</sub> | Timing pin for the return from powerdown circuit. This pin also supplies the programming voltage on the EPROM device. | | | | | XTAL1 | Input of the oscillator inverter and of the internal clock generator. | | | | | XTAL2 | Output of the oscillator inverter. | | | | | CLKOUT | Output of the internal clock generator. The frequency of CLKOUT is $1/2$ the oscillator frequency. | | | | | RESET | Reset input and open drain output. | | | | | BUSWIDTH | Input for buswidth selection. If CCR bit 1 is a one, this pin selects the bus width for the bus cycle in progress. If BUSWIDTH is a 1, a 16-bit bus cycle occurs. If BUSWIDTH is a 0 an 8-bit cycle occurs. If CCR bit 1 is a 0, the bus is always an 8-bit bus. | | | | | NMI | A positive transition causes a vector through 203EH. | | | | | INST | Output high during an external memory read indicates the read is an instruction fetch. INST is valid throughout the bus cycle. INST is activated only during external memory accesses and output low for a data fetch. | | | | | ĒĀ | Input for memory select (External Access). EA equal high causes memory accesses to locations 2000H through 5FFFH to be directed to on-chip ROM/EPROM. EA equal to low causes accesses to those locations to be directed to off-chip memory. Also used to enter programming mode. | | | | | ALE/ADV | Address Latch Enable or Address Valid output, as selected by CCR. Both pin options provide a signal to demultiplex the address from the address/data bus. When the pin is ADV, it goes inactive high at the end of the bus cycle. ALE/ADV is activated only during external memory accesses. | | | | | RD | Read signal output to external memory. RD is activated only during external memory reads. | | | | | WR/WRL | Write and Write Low output to external memory, as selected by the CCR. WR will go low for every external write, while WRL will go low only for external writes where an even byte is being written. WR/WRL is activated only during external memory writes. | | | | | BHE/WRH | Bus High Enable or Write High output to external memory, as selected by the CCR. BHE will go low for external writes to the high byte of the data bus. WRH will go low for external writes where an odd byte is being written. BHE/WRH is activated only during external memory writes. | | | | | READY | Ready input to lengthen external memory cycles, for interfacing to slow or dynamic memory, or for bus sharing. When the external memory is not being used, READY has no effect. | | | | | HSI | Inputs to High Speed Input Unit. Four HSI pins are available: HSI.0, HSI.1, HSI.2 and HSI.3. Two of them (HSI.2 and HSI.3) are shared with the HSO Unit. | | | | | HSO | Outputs from High Speed Output Unit. Six HSO pins are available: HSO.0, HSO.1, HSO.2, HSI.3, HSO.4 and HSO.5. Two of them (HSO.4 and HSO.5) are shared with the HSI Unit. | | | | | Port 0 | 8-bit high impedance input-only port. These pins can be used as digital inputs and/or as analog inputs to the on-chip A/D converter. | | | | | Port 1 | 8-bit quasi-bidirectional I/O port. | | | | | Port 2 | 8-bit multi-functional port. All of its pins are shared with other functions in the 80C196KC. Pins 2.6 and 2.7 are quasi-bidirectional. | | | | # PIN DESCRIPTIONS (Continued) | Symbol | Name and Function | |---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Ports 3 and 4 | 8-bit bidirectional I/O ports with open drain outputs. These pins are shared with the multiplexed address/data bus which has strong internal pullups. | | HOLD | Bus Hold input requesting control of the bus. | | HLDA | Bus Hold acknowledge output indicating release of the bus. | | BREQ | Bus Request output activated when the bus controller has a pending external memory cycle. | | PMODE | Determines the EPROM programming mode. | | PACT | A low signal in Auto Programming mode indicates that programming is in process. A high signal indicates programming is complete. | | CPVER | Cummulative Program Output Verification. Pin is high if all locations have programmed correctly since entering a programming mode. | | PALE | A falling edge in Slave Programming Mode and Auto Configuration Byte Programming Mode indicates that ports 3 and 4 contain valid programming address/command information (input to slave). | | PROG | A falling edge in Slave Programming Mode indicates that ports 3 and 4 contain valid programming data (input to slave). | | PVER | A high signal in Slave Programmig Mode and Auto Configuration Byte Programming Mode indicates the byte programmed correctly. | | AINC | Auto Increment. Active low input signal indicates that the auto increment mode is enabled. Auto Increment will allow reading or writing of sequential EPROM locations without address transactions across the PBUS for each read or write. | # ELECTRICAL CHARACTERISTICS ABSOLUTE MAXIMUM RATINGS\* | Ambient Temperature Under Bias55°C to +125°C | |--------------------------------------------------------| | Storage Temperature65°C to +150°C | | Voltage On Any Pin to V <sub>SS</sub> 0.5V to +7.0V(1) | | Voltage from EA or<br>Vpp to Vss or ANGND+13.00V | | Power Dissipation1.5W(2) | NOTICE: This is a production data sheet. It is valid for the devices indicated in the revision history. The specifications are subject to change without notice. \*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. #### NOTE: #### **OPERATING CONDITIONS** | Symbol | Description | Min | Max | Units | |------------------|-------------------------------------------------|-----------------------|-----------------------|-------| | TA | Ambient Temperature Under Bias Commercial Temp. | 0 | + 70 | °C | | TA | Ambient Temperature Under Bias Extended Temp. | -40 | +85 | °C | | V <sub>CC</sub> | Digital Supply Voltage | 4.50 | 5.50 | V | | V <sub>REF</sub> | Analog Supply Voltage | 4.00 | 5.50 | V | | ANGND | Analog Ground Voltage | V <sub>SS</sub> - 0.4 | V <sub>SS</sub> + 0.4 | V(1) | | Fosc | Oscillator Frequency (8XC196KC) | 8 | 16 | MHz | | Fosc | Oscillator Frequency (8XC196KC20) | 8 | 20 | MHz | #### NOTE: # DC CHARACTERISTICS (Over Specified Operating Conditions) | Symbol | Description | Min | Тур | Max | Units | <b>Test Conditions</b> | |------------------|----------------------------------------------|----------------------------------------------------------------|-----|-----------------------|-------------|---------------------------------------------------------------------------------| | V <sub>IL</sub> | Input Low Voltage | -0.5 | | 0.8 | V | | | V <sub>IH</sub> | Input High Voltage (Note 1) | 0.2 V <sub>CC</sub> + 1.0 | | V <sub>CC</sub> + 0.5 | ٧ | | | V <sub>IH1</sub> | Input High Voltage on XTAL 1 | 0.7 V <sub>CC</sub> | | V <sub>CC</sub> + 0.5 | ٧ | | | V <sub>IH2</sub> | Input High Voltage on RESET | 2.2 | | V <sub>CC</sub> + 0.5 | ٧ | | | V <sub>HYS</sub> | Hysteresis on RESET | 300 | | | mV | V <sub>CC</sub> = 5.0V | | V <sub>OL</sub> | Output Low Voltage | | | 0.3<br>0.45<br>1.5 | V<br>V<br>V | $I_{OL} = 200 \mu A$<br>$I_{OL} = 2.8 \text{ mA}$<br>$I_{OL} = 7 \text{ mA}$ | | V <sub>OL1</sub> | Output Low Voltage in RESET on P2.5 (Note 2) | | | 0.8 | ٧ | $I_{OL} = +0.4 \text{ mA}$ | | V <sub>OH</sub> | Output High Voltage<br>(Standard Outputs) | $V_{\rm CC} = 0.3$<br>$V_{\rm CC} = 0.7$<br>$V_{\rm CC} = 1.5$ | | | V<br>V<br>V | $I_{OH} = -200 \mu A$<br>$I_{OH} = -3.2 \text{ mA}$<br>$I_{OH} = -7 \text{ mA}$ | 3-88 | 4826175 0163703 2T6 🛤 <sup>1.</sup> This includes VPP and EA on ROM or CPU only devices. Power dissipation is based on package heat transfer limitations, not device power consumption. <sup>1.</sup> ANGND and VSS should be nominally at the same potential. # DC CHARACTERISTICS (Over Specified Operating Conditions) (Continued) | Symbol | Description | Min | Тур | Max | Units | Test Conditions | |-------------------|------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-----|------|-------|----------------------------------------------------------------| | V <sub>OH1</sub> | Output High Voltage<br>(Quasi-bidirectional Outputs) | $\begin{array}{c} V_{CC} - 0.3 \\ V_{CC} - 0.7 \\ V_{CC} - 1.5 \end{array}$ | | | >>> | $I_{OH} = -10 \mu A$ $I_{OH} = -30 \mu A$ $I_{OH} = -60 \mu A$ | | Юн1 | Logical 1 Output Current in Reset.<br>on P2.0. Do not exceed this<br>or device may enter test modes. | -0.8 | | | mA | $V_{IH} = V_{CC} - 1.5V$ | | l <sub>IL2</sub> | Logical 0 Input Current in Reset<br>on P2.0. Maximum current that<br>must be sunk by external<br>device to ensure test mode entry. | | | TBD | mA | V <sub>IN</sub> = 0.45V | | I <sub>IH1</sub> | Logical 1 Input Current. Maximum current that external device must source to initiate NMI. | | | +200 | μΑ | $V_{IN} = V_{CC} = 2.4V$ | | ILI | Input Leakage Current (Std. Inputs) | | | ±10 | μΑ | $0 < V_{\text{IN}} < V_{\text{CC}} - 0.3V$ | | I <sub>LI1</sub> | Input Leakage Current (Port 0) | | | ±3 | μΑ | 0 < V <sub>IN</sub> < V <sub>REF</sub> | | l <sub>TL</sub> | 1 to 0 Transition Current (QBD Pins) | | | -650 | μΑ | $V_{IN} = 2.0V$ | | Ι <sub>Ι</sub> Δ | Logical 0 Input Current (QBD Pins) | | | -70 | μΑ | $V_{1N} = 0.45V$ | | I <sub>IL1</sub> | Ports 3 and 4 in Reset | | | -70 | μΑ | $V_{IN} = 0.45V$ | | Icc | Active Mode Current in Reset (8XC196KC) | | 65 | 75 | mA | XTAL1 = 16 MHz<br>$V_{CC} = V_{PP} = V_{REF} = 5.5V$ | | Icc | Active Mode Current in Reset (8XC196KC20) | | 80 | 92 | mΑ | XTAL1 = 20 MHz<br>$V_{CC} = V_{PP} = V_{REF} = 5.5V$ | | I <sub>IDLE</sub> | Idle Mode Current (8XC196KC) | | 17 | 25 | mA | XTAL1 = 16 MHz<br>$V_{CC} = V_{PP} = V_{REF} = 5.5V$ | | IDLE | Idle Mode Current (8XC196KC20) | | 21 | 30 | mA | XTAL1 = 20 MHz<br>$V_{CC} = V_{PP} = V_{REF} = 5.5V$ | | 1 <sub>PD</sub> | Powerdown Mode Current | | 8 | 15 | μΑ | $V_{CC} = V_{PP} = V_{REF} = 5.5V$ | | I <sub>REF</sub> | A/D Converter Reference Current | | 2 | 5 | mA | $V_{CC} = V_{PP} = V_{REF} = 5.5V$ | | R <sub>RST</sub> | Reset Pullup Resistor | 6K | | 65K | Ω | $V_{CC} = 5.5V, V_{IN} = 4.0V$ | | Cs | Pin Capacitance (Any Pin to V <sub>SS</sub> ) | | | 10 | pF | | #### NOTES: - 1. All pins except RESET and XTAL1. - 2. Violating these specifications in Reset may cause the part to enter test modes. - 3. Commercial specifications apply to express parts except where noted. - 4. QBD (Quasi-bidirectional) pins include Port 1, P2.6 and P2.7. 5. Standard Outputs include AD0-15, RD, WR, ALE, BHE, INST, HSO pins, PWM/P2.5, CLKOUT, RESET, Ports 3 and 4, TXD/P2.0 and RXD (in serial mode 0). The V<sub>OH</sub> specification is not valid for RESET. Ports 3 and 4 are open-drain outputs. - 6. Standard Inputs include HSI pins, READY, BUSWIDTH, RXD/P2.1, EXTINT/P2.2, T2CLK/P2.3 and T2RST/P2.4. - 7. Maximum current per pin must be externally limited to the following values if V<sub>OL</sub> is held above 0.45V or V<sub>OH</sub> is held below $V_{CC}\,-\,0.7V$ : - IOL on Output pins: 10 mA - IOH on quasi-bidirectional pins: self limiting - IOH on Standard Output pins: 10 mA - 8. Maximum current per bus pin (data and control) during normal operation is ±3.2 mA. - 9. During normal (non-transient) conditions the following total current limits apply: - I<sub>OL</sub>: 29 mA Port 1, P2.6 IOH is self limiting HSO, P2.0, RXD, RESET P2.5, P2.7, WR, BHE IOL: 29 mA IOH: 26 mA IOL: 13 mA I<sub>OH</sub>: 11 mA I<sub>OH</sub>: 52 mA IOL: 52 mA AD0-AD15 IOH: 13 mA RD, ALE, INST-CLKOUT IOL: 13 mA **4826175 0163704 132** Figure 7. I<sub>CC</sub> and I<sub>IDLE</sub> vs Frequency #### **AC CHARACTERISTICS** For use over specified operating conditions. Test Conditions: Capacitive load on all pins = 100 pF, Rise and fall times = 10 ns, F<sub>OSC</sub> = 16 MHz #### The system must meet these specifications to work with the 80C196KC: | Symbol | Description | Min | Max | Units | Notes | |-------------------|-----------------------------------|-----------------------|-------------------------|-------|----------| | TAVYV | Address Valid to READY Setup | | 2 T <sub>OSC</sub> - 68 | ns | | | T <sub>YLYH</sub> | Non READY Time | No up | per limit | ns | | | T <sub>CLYX</sub> | READY Hold after CLKOUT Low | 0 | T <sub>OSC</sub> - 30 | ns | (Note 1) | | T <sub>LLYX</sub> | READY Hold after ALE Low | T <sub>OSC</sub> - 15 | 2 T <sub>OSC</sub> - 40 | ns | (Note 1) | | T <sub>AVGV</sub> | Address Valid to Buswidth Setup | | 2 T <sub>OSC</sub> - 68 | ns | | | T <sub>CLGX</sub> | Buswidth Hold after CLKOUT Low | 0 | | ns | | | $T_{AVDV}$ | Address Valid to Input Data Valid | | 3 T <sub>OSC</sub> - 55 | ns | (Note 2) | | T <sub>RLDV</sub> | RD Active to Input Data Valid | | T <sub>OSC</sub> - 22 | ns | (Note 2) | | T <sub>CLDV</sub> | CLKOUT Low to Input Data Valid | | T <sub>OSC</sub> - 45 | ns | | | T <sub>RHDZ</sub> | End of RD to Input Data Float | | T <sub>OSC</sub> | ns | | | TRXDX | Data Hold after RD Inactive | 0 | | ns | | #### NOTES - 1. If max is exceeded, additional wait states will occur. - 2. If wait states are used, add 2 $T_{OSC}$ \* N, where N = number of wait states. #### AC CHARACTERISTICS (Continued) For user over specified operating conditions. Test Conditions: Capacitive load on all pins = 100 pF, Rise and fall times = 10 ns, FOSC = 16 MHz #### The 80C196KC will meet these specifications: | Symbol | Description | Min | Max | Units | Notes | |-------------------|-------------------------------------|-----------------------|-----------------------|-------|----------| | F <sub>XTAL</sub> | Frequency on XTAL1 (8XC196KC) | 8 | 16 | MHz | (Note 1) | | F <sub>XTAL</sub> | Frequency on XTAL1 (8XC196KC20) | 8 | 20 | MHz | (Note 1) | | Tosc | I/F <sub>XTAL</sub> (8XC196KC) | 62.5 | 125 | ns | | | Tosc | I/F <sub>XTAL</sub> (8XC196KC20) | 50 | 125 | ns | | | TXHCH | XTAL1 High to CLKOUT High or Low | + 20 | + 110 | ns | | | T <sub>CLCL</sub> | CLKOUT Cycle Time | 2 T <sub>0</sub> | osc | ns | | | T <sub>CHCL</sub> | CLKOUT High Period | T <sub>OSC</sub> - 10 | T <sub>OSC</sub> +15 | ns | | | T <sub>CLLH</sub> | CLKOUT Falling Edge to ALE Rising | -5 | + 15 | ns | | | T <sub>LLCH</sub> | ALE Falling Edge to CLKOUT Rising | -20 | + 15 | ns | | | T <sub>LHLH</sub> | ALE Cycle Time | 4 T <sub>OSC</sub> | | ns | (Note 4) | | TLHLL | ALE High Period | T <sub>OSC</sub> - 10 | T <sub>OSC</sub> +10 | ns | | | T <sub>AVLL</sub> | Address Setup to ALE Falling Edge | T <sub>OSC</sub> - 15 | | | | | T <sub>LLAX</sub> | Address Hold after ALE Falling Edge | T <sub>OSC</sub> - 35 | | ns | | | T <sub>LLRL</sub> | ALE Falling Edge to RD Falling Edge | T <sub>OSC</sub> - 30 | | ns | | | TRLCL | RD Low to CLKOUT Falling Edge | +4 | + 30 | ns | | | TRLRH | RD Low Period | T <sub>OSC</sub> - 5 | | ns | (Note 4) | | TRHLH | RD Rising Edge to ALE Rising Edge | Tosc | T <sub>OSC</sub> + 25 | ns | (Note 2) | | T <sub>RLAZ</sub> | RD Low to Address Float | | +5 | ns | | | T <sub>LLWL</sub> | ALE Falling Edge to WR Falling Edge | T <sub>OSC</sub> - 10 | | ns | | | T <sub>CLWL</sub> | CLKOUT Low to WR Falling Edge | 0 | + 25 | ns | <u> </u> | | T <sub>QVWH</sub> | Data Stable to WR Rising Edge | T <sub>OSC</sub> - 23 | | | (Note 4) | | T <sub>CHWH</sub> | CLKOUT High to WR Rising Edge | -5 | + 15 | ns | | | TWLWH | WR Low Period | T <sub>OSC</sub> - 20 | | ns | (Note 4) | | T <sub>WHQX</sub> | Data Hold after WR Rising Edge | T <sub>OSC</sub> - 25 | | ns | | | T <sub>WHLH</sub> | WR Rising Edge to ALE Rising Edge | T <sub>OSC</sub> - 10 | Tosc + 15 | ns | (Note 2) | | T <sub>WHBX</sub> | BHE, INST after WR Rising Edge | T <sub>OSC</sub> - 10 | | ns | | | TWHAX | AD8-15 HOLD after WR Rising | T <sub>OSC</sub> - 30 | | ns | (Note 3) | | T <sub>RHBX</sub> | BHE, INST after RD Rising Edge | T <sub>OSC</sub> - 10 | | ns | | | T <sub>RHAX</sub> | AD8-15 HOLD after RD Rising | T <sub>OSC</sub> - 25 | | ns | (Note 3) | - 1. Testing performed at 8 MHz. However, the device is static by design and will typically operate below 1 Hz. - 2. Assuming back-to-back bus cycles. - 3. 8-Bit bus only. - 4. If wait states are used, add 2 Tosc \* N, where N = number of wait states. **System Bus Timings** **READY Timings (One Wait State)** # **HOLD/HLDA** Timings | Symbol | Description | Min | Max | Units | Notes | |--------------------|---------------------------------------------|------|------|-------|----------| | T <sub>HVCH</sub> | HOLD Setup | + 55 | | ns | (Note 1) | | T <sub>CLHAL</sub> | CLKOUT Low to HLDA Low | - 15 | + 15 | ns | | | T <sub>CLBRL</sub> | CLKOUT Low to BREQ Low | -15 | +15 | ns | | | THALAZ | HLDA Low to Address Float | | + 15 | ns | | | THALBZ | HLDA Low to BHE, INST, RD, WR Weakly Driven | | + 20 | ns | | | T <sub>CLHAH</sub> | CLKOUT Low to HLDA High | -15 | + 15 | ns | | | T <sub>CLBRH</sub> | CLKOUT Low to BREQ High | -15 | + 15 | ns | | | T <sub>HAHAX</sub> | HLDA High to Address No Longer Float | -15 | | ns | | | T <sub>HAHBV</sub> | HLDA High to BHE, INST, RD, WR Valid | -10 | + 15 | ns | | | T <sub>CLLH</sub> | CLKOUT Low to ALE High | -5 | +15 | ns | | #### NOTE: ## DC SPECIFICATIONS IN HOLD | Description | Min | Max | Units | |------------------------------------------|-----|------|---------------------------------| | Weak Pullups on ADV, RD,<br>WR, WRL, BHE | 50K | 250K | $V_{CC} = 5.5V, V_{IN} = 0.45V$ | | Weak Pulidowns on<br>ALE, INST | 10K | 50K | $V_{CC} = 5.5V, V_{IN} = 2.4$ | <sup>1.</sup> To guarantee recognition at next clock. **Maximum Hold Latency** | Bus Cycle Type | | | |---------------------------|------------|--| | Internal Execution | 1.5 States | | | 16-Bit External Execution | 2.5 States | | | 8-Bit External Execution | 4.5 States | | **EXTERNAL CLOCK DRIVE (8XC196KC)** | Symbol | Parameter | Min | Max | Units | |---------------------|----------------------|------|------|-------| | 1/T <sub>XLXL</sub> | Oscillator Frequency | 8 | 16.0 | MHz | | T <sub>XLXL</sub> | Oscillator Period | 62.5 | 125 | ns | | T <sub>XHXX</sub> | High Time | 20 | | ns | | T <sub>XLXX</sub> | Low Time | 20 | | ns | | TXLXH | Rise Time | | 10 | ns | | T <sub>XHXL</sub> | Fall Time | | 10 | ns | ### **EXTERNAL CLOCK DRIVE (8XC196KC20)** | Symbol | Parameter | Min | Max | Units | |---------------------|----------------------|-----|------|-------| | 1/T <sub>XLXL</sub> | Oscillator Frequency | 8 | 20.0 | MHz | | T <sub>XLXL</sub> | Oscillator Period | 50 | 125 | ns | | $T_{XHXX}$ | High Time | 17 | | ns | | T <sub>XLXX</sub> | Low Time | 17 | | ns | | T <sub>XLXH</sub> | Rise Time | | 8 | ns | | T <sub>XHXL</sub> | Fall Time | | 8 | ns | #### **EXTERNAL CLOCK DRIVE WAVEFORMS** #### **EXTERNAL CRYSTAL CONNECTIONS** #### NOTE: Keep oscillator components close to chip and use short, direct traces to XTAL1, XTAL2 and VSS. When using crystals, C1 = C2 $\approx$ 20 pF. When using ceramic resonators, consult manufacturer for recommended circuitry. #### AC TESTING INPUT, OUTPUT WAVEFORMS #### **EXTERNAL CLOCK CONNECTIONS** #### **FLOAT WAVEFORMS** 150 mV change from Load Voltage Occurs and Begins to Float when a 150 mV change from the Loaded V<sub>OH</sub>/V<sub>OL</sub> Level occurs; I<sub>OL</sub>/I<sub>OH</sub> = ±15 mA. **4**826175 0163711 372 **=** #### **EXPLANATION OF AC SYMBOLS** Each symbol is two pairs of letters prefixed by "T" for time. The characters in a pair indicate a signal and its condition, respectively. Symbols represent the time between the two signal/condition points. | Conditions: | Signals: | L— ALE/ADV | |--------------------|---------------------|---------------| | H— High | A— Address | BR— BREQ | | L— Low | B BHE | R— RD | | V Valid | C— CLKOUT | W— WR/WRH/WRL | | X— No Longer Valid | D— DATA | X— XTAL1 | | Z— Floating | G— Buswidth | Y— READY | | | H HOLD | Q— Data Out | | | HA— <del>HLDA</del> | | #### AC CHARACTERISTICS—SERIAL PORT—SHIFT REGISTER MODE #### SERIAL PORT TIMING-SHIFT REGISTER MODE (MODE 0) | Symbol | Parameter | Min | Max | Units | |-------------------|----------------------------------------------------------------|-------------------------|-------------------------|-------| | T <sub>XLXL</sub> | Serial Port Clock Period (BRR ≥ 8002H) | 6 T <sub>OSC</sub> | | ns | | T <sub>XLXH</sub> | Serial Port Clock Falling Edge<br>to Rising Edge (BRR ≥ 8002H) | 4 T <sub>OSC</sub> -50 | 4 T <sub>OSC</sub> + 50 | ns | | T <sub>XLXL</sub> | Serial Port Clock Period (BRR = 8001H) | 4 T <sub>OSC</sub> | | ns | | T <sub>XLXH</sub> | Serial Port Clock Falling Edge<br>to Rising Edge (BRR = 8001H) | 2 T <sub>OSC</sub> -50 | 2 T <sub>OSC</sub> +50 | ns | | T <sub>QVXH</sub> | Output Data Setup to Clock Rising Edge | 2 T <sub>OSC</sub> - 50 | | ns | | T <sub>XHQX</sub> | Output Data Hold after Clock Rising Edge | 2 T <sub>OSC</sub> - 50 | | ns | | T <sub>XHQV</sub> | Next Output Data Valid after Clock Rising Edge | | 2 T <sub>OSC</sub> + 50 | ns | | T <sub>DVXH</sub> | Input Data Setup to Clock Rising Edge | T <sub>OSC</sub> +50 | | ns | | T <sub>XHDX</sub> | Input Data Hold after Clock Rising Edge | 0 | | ns | | T <sub>XHQZ</sub> | Last Clock Rising to Output Float | | 1 T <sub>OSC</sub> | ns | #### WAVEFORM-SERIAL PORT-SHIFT REGISTER MODE #### SERIAL PORT WAVEFORM—SHIFT REGISTER MODE (MODE 0) 4826175 0163712 209 #### A to D CHARACTERISTICS The A/D converter is ratiometric, so absolute accuracy is dependent on the accuracy and stability of V<sub>RFF</sub>. #### 10-BIT MODE A/D OPERATING CONDITIONS | Symbol | Description | Min | Max | Units | |-------------------|--------------------------------------|------|------|-------------------| | TA | Ambient Temperature Commercial Temp. | 0 | + 70 | °C | | TA | Ambient Temperature Extended Temp. | -40 | +85 | °C | | Vcc | Digital Supply Voltage | 4.50 | 5.50 | ٧ | | V <sub>REF</sub> | Analog Supply Voltage | 4.00 | 5.50 | ٧ | | T <sub>SAM</sub> | Sample Time | 1.0 | | μs <sup>(1)</sup> | | T <sub>CONV</sub> | Conversion Time | 10 | 20 | μs <sup>(1)</sup> | | Fosc | Oscillator Frequency (8XC196KC) | 8.0 | 16.0 | MHz | | Fosc | Oscillator Frequency (8XC196KC20) | 8.0 | 20.0 | MHz | #### NOTE: ANGND and $V_{SS}$ should nominally be at the same potential, 0.00V. 1. The value of AD\_TIME is selected to meet these specifications. #### 10-BIT MODE A/D CHARACTERISTICS (Over Specified Operating Conditions) | Parameter | Typical <sup>(1)</sup> | Minimum | Maximum | Units* | Notes | |---------------------------------------------------------------------------------|-------------------------|-------------|------------------------|----------------------------|-------| | Resolution | | 1024<br>10 | 1024<br>10 | Levels<br>Bits | | | Absolute Error | | 0 | ±3 | LSBs | | | Full Scale Error | 0.25 ± 0.5 | | | LSBs | | | Zero Offset Error | 0.25 ± 0.5 | | | LSBs | | | Non-Linearity | 1.0 ± 2.0 | 0 | ±3 | LSBs | | | Differential Non-Linearity Error | | >-1 | + 2 | LSBs | | | Channel-to-Channel Matching | ± 0.1 | . 0 | ±1 | LSBs | | | Repeatability | ±0.25 | | | LSBs | | | Temperature Coefficients:<br>Offset<br>Full Scale<br>Differential Non-Linearity | 0.009<br>0.009<br>0.009 | | | LSB/°C<br>LSB/°C<br>LSB/°C | | | Off Isolation | | - 60 | | dB | 1, 2 | | Feedthrough | -60 | | | dB | 1 | | V <sub>CC</sub> Power Supply Rejection | -60 | | | dB | . 1 | | Input Series Resistance | | 750 | 1.2K | Ω | 4 | | Voltage on Analog Input Pin | | ANGND - 0.5 | V <sub>REF</sub> + 0.5 | ٧ | 5, 6 | | DC Input Leakage | | 0 | ± 3.0 | μΑ | | | Sampling Capacitor | 3 | | | pF | | #### NOTES: - \*An "LSB" as used here has a value of approximately 5 mV. (See Embedded Microcontrollers and Processors Handbook for A/D glossary of terms). - 1. These values are expected for most parts at 25°C but are not tested or guaranteed. - 2. DC to 100 KHz. - 3. Multiplexer Break-Before-Make is guaranteed. - 4. Resistance from device pin, through internal MUX, to sample capacitor. - 5. These values may be exceeded if the pin current is limited to $\pm 2$ mA. - 6. Applying voltages beyond these specifications will degrade the accuracy of all channels being converted. - 7. All conversions performed with processor in IDLE mode. 3-98 **4**826175 0163713 145 **m** #### 8-BIT MODE A/D OPERATING CONDITIONS | Symbol | Description | Min | Max | Units | |-------------------|--------------------------------------|------|------|-------| | TA | Ambient Temperature Commercial Temp. | 0 | + 70 | °C | | TA | Ambient Temperature Extended Temp. | -40 | + 85 | °C | | Vcc | Digital Supply Voltage | 4.50 | 5.50 | ٧ | | V <sub>REF</sub> | Analog Supply Voltage | 4.00 | 5.50 | ٧ | | TSAM | Sample Time | 1.0 | | μs(1) | | T <sub>CONV</sub> | Conversion Time | 7 | 20 | μs(1) | | Fosc | Oscillator Frequency (8XC196KC) | 8.0 | 16.0 | MHz | | Fosc | Oscillator Frequency (8XC196KC20) | 8.0 | 20.0 | MHz | #### NOTE: ANGND and $V_{SS}$ should nominally be at the same potential, 0.00V. ### 8-BIT MODE A/D CHARACTERISTICS (Over Specified Operating Conditions) | Parameter | Typical | Minimum | Maximum | Units* | Notes | |---------------------------------------------------------------------------------|-------------------------|---------------------|------------------------|----------------------------|-------| | Resolution | | 256<br>8 | 256<br>8 | Levels<br>Bits | | | Absolute Error | | 0 | ±1 | LSBs | | | Full Scale Error | ±0.5 | | | LSBs | | | Zero Offset Error | ±0.5 | | | LSBs | | | Non-Linearity | | 0 | ±1 | LSBs | | | Differential Non-Linearity Error | | >-1 | +1 | LSBs | | | Channel-to-Channel Matching | | | ±1 | LSBs | | | Repeatability | ±0.25 | | | LSBs | | | Temperature Coefficients:<br>Offset<br>Full Scale<br>Differential Non-Linearity | 0.003<br>0.003<br>0.003 | | | LSB/°C<br>LSB/°C<br>LSB/°C | | | Off Isolation | | -60 | | dB | 2, 3 | | Feedthrough | -60 | | | dB | 2 | | V <sub>CC</sub> Power Supply Rejection | -60 | | | dB | 2 | | Input Series Resistance | | 750 | 1.2K | Ωs | 4 | | Voltage on Analog Input Pin | | V <sub>SS</sub> 0.5 | V <sub>REF</sub> + 0.5 | V | 5, 6 | | DC Input Leakage | | 0 | ±3.0 | μΑ | | | Sampling Capacitor | 3 | | | pF | | #### NOTES: - \*An "LSB" as used here has a value of approximately 20 mV. (See Embedded Microcontrollers and Processors Handbook for A/D glossary of terms). - 1. These values are expected for most parts at 25°C but are not tested or guaranteed. - 2. DC to 100 KHz. - 3. Multiplexer Break-Before-Make is guaranteed. - 4. Resistance from device pin, through internal MUX, to sample capacitor. - 5. These values may be exceeded if pin current is limited to $\pm 2$ mA. - 6. Applying voltages beyond these specifications will degrade the accuracy of all channels being converted. - 7. All conversions performed with processor in IDLE mode. **4826175 0163714 081 🖿** <sup>1.</sup> The value of AD\_TIME is selected to meet these specifications. #### **EPROM SPECIFICATIONS** #### **OPERATING CONDITIONS DURING PROGRAMMING** | Symbol | Description | Min | Max | Units | |------------------|----------------------------------------------------------------|-------|-------|-------| | TA | Ambient Temperature During Programming | 20 | 30 | С | | V <sub>CC</sub> | Supply Voltage During Programming | 4.5 | 5.5 | V(1) | | V <sub>REF</sub> | Reference Supply Voltage During Programming | 4.5 | 5.5 | V(1) | | V <sub>PP</sub> | Programming Voltage | 12.25 | 12.75 | V(2) | | VEA | EA Pin Voltage | 12.25 | 12.75 | V(2) | | Fosc | Oscillator Frequency During Auto and Slave<br>Mode Programming | 6.0 | 8.0 | MHz | | Fosc | Oscillator Frequency During Run-Time Programming (8XC196KC) | 6.0 | 16.0 | MHz | | Fosc | Oscillator Frequency During Run-Time Programming (8XC196KC20) | 6.0 | 20.0 | MHz | #### NOTES: - 1. V<sub>CC</sub> and V<sub>REF</sub> should nominally be at the same voltage during programming. - 2. V<sub>PP</sub> and V<sub>EA</sub> must never exceed the maximum specification, or the device may be damaged. - 3. V<sub>SS</sub> and ANGND should nominally be at the same potential (0V). - 4. Load capacitance during Auto and Slave Mode programming = 150 pF. ### **AC EPROM PROGRAMMING CHARACTERISTICS** | Symbol | Description | Min | Max | Units | |-----------------------|------------------------------|------|-----|-------| | T <sub>SHLL</sub> | Reset High to First PALE Low | 1100 | | Tosc | | TLLLH | PALE Pulse Width | 50 | | Tosc | | TAVLL | Address Setup Time | 0 | | Tosc | | T <sub>LLAX</sub> | Address Hold Time | 100 | | Tosc | | T <sub>PLDV</sub> | PROG Low to Word Dump Valid | | 50 | Tosc | | T <sub>PHDX</sub> | Word Dump Data Hold | | 50 | Tosc | | T <sub>DVPL</sub> | Data Setup Time | 0 | | Tosc | | T <sub>PLDX</sub> | Data Hold Time | 400 | | Tosc | | T <sub>PLPH</sub> (1) | PROG Pulse Width | 50 | : | Tosc | | T <sub>PHLL</sub> | PROG High to Next PALE Low | 220 | | Tosc | | T <sub>LHPL</sub> | PALE High to PROG Low | 220 | | Tosc | | T <sub>PHPL</sub> | PROG High to Next PROG Low | 220 | | Tosc | | T <sub>PHIL</sub> | PROG High to AINC Low | 0 | | Tosc | | TILIH | AINC Pulse Width | 240 | | Tosc | | T <sub>ILVH</sub> | PVER Hold after AINC Low | 50 | | Tosc | | T <sub>ILPL</sub> | AINC Low to PROG Low | 170 | | Tosc | | T <sub>PHVL</sub> | PROG High to PVER Valid | | 220 | Tosc | #### NOTE: 1. This specification is for the Word Dump Mode. For programming pulses, use the Modified Quick Pulse Algorithm. See user's manual for further information. 3-100 ■ 4826175 D163715 T18 ■ #### DC EPROM PROGRAMMING CHARACTERISTICS | Symbol | Description | Min | Max | Units | |--------|---------------------------------------------------|-----|-----|-------| | IPP | V <sub>PP</sub> Supply Current (When Programming) | | 100 | mA | #### NOTE: Do not apply V<sub>PP</sub> until V<sub>CC</sub> is stable and within specifications and the oscillator/clock has stabilized or the device may be damaged. #### **EPROM PROGRAMMING WAVEFORMS** #### SLAVE PROGRAMMING MODE DATA PROGRAM MODE WITH SINGLE PROGRAM PULSE #### SLAVE PROGRAMMING MODE IN WORD DUMP WITH AUTO INCREMENT **4826175 0163716 954** # SLAVE PROGRAMMING MODE TIMING IN DATA PROGRAM WITH REPEATED PROG PULSE AND AUTO INCREMENT # 8XC196KB TO 8XC196KC DESIGN CONSIDERATIONS - Memory Map. The 8XC196KC has 512 bytes of RAM/SFRs and an optional 16K of ROM/OTPROM. The extra 256 bytes of RAM will reside in locations 100H-1FFH and the extra 8K of ROM/OTPROM will reside in locations 4000H-5FFFH. These locations are external memory on the 8XC196KB. - 2. The CDE pin on the KB has become a $V_{SS}$ pin on the KC to support 16/20 MHz operation. - EPROM programming. The 8XC196KC has a different programming algorithm to support 16K of on-board memory. When performing Run-Time Programming, use the section of code in the 8XC196KC User's Guide. - 4. ONCE Mode Entry. The ONCE mode is entered on the 8XC196KC by driving the TXD pin low on the rising edge of RESET. The TXD pin is held high by a pullup that is specified by I<sub>OH1</sub>. This Pullup must not be overridden or the 8XC196KC will enter the ONCE mode. - During the bus HOLD state, the 8XC196KC weakly holds RD, WR, ALE, BHE and INST in their inactive states. The 8XC196KB only holds ALE in its inactive state. - A RESET pulse from the 8XC196KC is 16 states rather than 4 states as on the 8XC196KB (i.e., a watchdog timer overflow). This provides a longer RESET pulse for other devices in the system. #### **8XC196KC ERRATA** 1. Missed EXTINT on P0.7. The 80C196KC20 could possibly miss an EXTINT on P0.7. See techbit MC0893. - HSI\_MODE divide-by-eight. See Faxback #2192. - IPD hump. See Faxback #2311. #### **DATA SHEET REVISION HISTORY** This data sheet is valid for devices with a "H", "L" or "M" at the end of the topside tracking number. The topside tracking number consists of nine characters and is the second line on the top side of the device. Data sheets are changed as new device information becomes available. Verify with your local Intel sales office that you have the latest version before finalizing a design or ordering devices. The following are differences between the 270942-004 and 270942-005 datasheets: - 1. Removed "Word Addressable Only" from Port 3 and 4 in Table 2. - 2. Renamed PVAL to CPVER. - 3. Removed T<sub>LLYV</sub> and T<sub>LLGV</sub> from the waveform diagrams. - 4. Added HSI\_MODE divide-by-eight and IPD hump to 8XC196KC errata. The following are important differences between the 270942-002 and 270942-004 data sheets: - NMI during PTS, QBD port glitch and Divide HOLD/READY erratas were fixed and have been removed from the data sheet. The HSI errata is also removed as this is now considered normal operation. - 2. Combined 16 and 20 MHz data sheets. Data sheet 270924-001 (20 MHz) is now obsolete. - 3. Added 80-lead SQFP package pinout. - 4. Added documentation for CLKOUT disable bit. - 5. $\theta_{JA}$ for QFP package was changed to 55°C/W from 42°C/W. - θ<sub>JC</sub> for QFP package was changed to 16°C/W from TBD°C/W. - 7. T<sub>SAM</sub> (MIN) in 10-bit mode was changed to 1.0 µs from 3.0 µs. - 8. $T_{SAM}$ (MIN) in 8-bit mode was changed to 1.0 $\mu$ s from 2.0 $\mu$ s. - 9. I<sub>IL1</sub> specification for port 2.0 was renamed I<sub>IL2</sub>. - 10. IIL2 (MAX) is changed to TBD from 6 mA. - 11. $I_{\text{IH1}}$ (MAX) is changed to $+200 \,\mu\text{A}$ from $+100 \,\mu\text{A}$ . - 12. $I_{IH1}$ test condition changes to $V_{IN} = 2.4V$ from $V_{IN} = 5.5V$ . - V<sub>HYS</sub> is changed to 300 mV from 150 mV. - 14. I<sub>CC</sub> (TYP) at 16 MHz is changed to 65 mA from 50 mA. - 15. I<sub>CC</sub> (MAX) at 16 MHz is changed to 75 mA from 70 mA. - 16. I<sub>CC</sub> (TYP) at 20 MHz is changed to 80 mA from 60 mA. - 17. $I_{CC}$ (MAX) at 20 MHz is changed to 92 mA from 86 mA. - 18. IIDLE (TYP) at 16 MHz is changed to 17 mA from 15 mA. - 19. I<sub>IDLE</sub> (MAX) at 16 MHz is changed to 25 mA from 30 mA. - 20. I<sub>IDLE</sub> (TYP) at 20 MHz is changed to 21 mA from 15 mA. - 21. I<sub>IDLE</sub> (MAX) at 20 MHz is changed to 30 mA from 35 mA. - 22. IPD (TYP) at 16 MHz is changed to 8 μA from 15 μA. - 23. $I_{PD}$ (MAX) at 16 MHz is changed to 15 $\mu$ A from TBD. - 24. I<sub>PD</sub> (TYP) at 20 MHz is changed to 8 $\mu$ A from 18 $\mu$ A. - 25. I<sub>PD</sub> (MAX) at 20 MHz is changed to 15 $\mu$ A from TBD. - 26. T<sub>CLDV</sub> (MAX) is changed to T<sub>OSC</sub> 45 ns from T<sub>OSC</sub> 50 ns. - 27. $T_{LLAX}$ (MIN) is changed to $T_{OSC}$ -35 ns from $T_{OSC}$ 40 ns. - 28. $T_{CHWH}$ (MIN) is changed to -5 ns from -10 ns. - 29. T<sub>RHAX</sub> (MIN) is changed to T<sub>OSC</sub> 25 ns from T<sub>OSC</sub> 30 ns. - 30. THALAZ (MAX) is changed to +15 ns from +10 ns. - 31. $T_{HALBZ}$ (MAX) is changed to +20 ns from +15 ns. 4826175 0163718 727 #### 8XC196KC/8XC196KC20 - 32. THAHBY (MAX) is now specified at + 15 ns, was formerly unspecified. - The T<sub>LLYV</sub> and T<sub>LLGV</sub> specifications were removed. These specifications are not required in high-speed systems designs. - 34. Added EXTINT, P0.7 errata to Errata section. The following are the important differences between the -001 and -002 versions of data sheet 270942. - Express and Commercial devices are combined into one data sheet. The Express only data sheet 270794-001 is obsolete. - 2. Removed KB/KC feature set differences, pin definition table, and SFR locations and bitmaps. - 3. Added programming pin function to package drawings and pin descriptions. - 4. Changed absolute maximum temperature under bias from $0^{\circ}$ C to $+70^{\circ}$ C to $-55^{\circ}$ C to $+125^{\circ}$ C. - 5. Replaced V<sub>OH2</sub> specification with I<sub>OH1</sub> and I<sub>IL1</sub> specifications. - 6. Added IiH1 specification for NMI pulldown resistors. - 7. Added maximum hold latency table. - 8. Added external oscillator and external clock circuit drawings. - 9. Changed Clock Drive TXHXX and TXLXX Min spec to 20 ns. - 10. Fixed Serial Port TXLXH specification. - 11. Added 8- and 10-bit mode A/D operating conditions tables. - 12. Specified operating range for sample and convert times. - 13. Added specification for voltage on analog input pin. - 14. Put operating conditions for EPROM programming into tabular format.