

## MH88437-P

## **Data Access Arrangement**

## SEMICONDUCTOR

#### Features

- FAX and Modem interface (V.34/V.34+)
- Designed to work at data rates up to 56kbits
- External programmable line and network balance impedances
- Programmable DC termination characteristics
- IEC950 recognised component
- Transformerless 2-4 Wire conversion
- Integral Loop Switch
- Dial Pulse and DTMF operation
- Accommodates parallel phone detection
- Line state detection outputs: -loop current/ringing voltage/line voltage
- +5V operation, low on-hook power (25mW)
- Full duplex voice and data transmission
- On-Hook reception from the line
- Meets French current limit requirements
- Conforms to German dial pulse standards
- Approvable to UL 1950
- Industrial Temperature Range Available

#### Applications

Interface to Central Office or PABX line for:

- FAX/Modem
- Electronic Point of Sale
- Security System
- Telemetry
- Set Top Boxes

## Advance Information

February 2000

Package Information MH88437AD-P 28 Pin DIL Package MH88437AS-P 28 Pin SM Package 0°C to +70°C

**ISSUE 5** 

MH88437AD-PI Ind. Temp. DIL Variant -40°C to +85°C

MH88437AS-PI Ind. Temp. SM Variant -40°C to + 85°C

MH88437AF-P Size Reduced SM Variant 0°C to +70°C

#### Description

DS5060

The Mitel MH88437 Data Access Arrangement (D.A.A.) provides a complete interface between audio or data transmission equipment and a telephone line. All functions are integrated into a single thick film hybrid module which provides high voltage isolation, very high reliability and optimum circuit design, needing a minimum of external components.

The impedance and network balance are externally programmable, as are the DC termination characteristics, making the device suitable for most countries worldwide.



| NB1 [1     | 28 TIP    |
|------------|-----------|
| NB2 2      | 27 🗌 RING |
| VR+ 🔲 3    | 26 🗌 C1   |
| VR- 🗌 4    | 25 VLOOP1 |
| VX 🗖 5     | 24 VLOOP2 |
| LC 🗖 6     | 23 🗌 C2   |
| ZA 🗌 7     | 22 🗆 SC   |
| AGND 🗌 8   | 21 🗆 SC   |
| VCC 🗍 9    | 20 🗌 IC   |
| VBIAS 🗌 10 | 19 🗌 NP   |
| LOOP 11    | 18 🗌 NP   |
| IC 🗌 12    |           |
| RS 🗌 13    | 16 🗌 RV   |
| IC 🗌 14    | 15 🗌 LCD  |
|            |           |

#### Figure 2 - Pin Connections

## **Pin Description**

| Pin #     | Name            | Description                                                                                                                                                                                    |
|-----------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1         | NB1             | <b>Network Balance 1.</b> External passive components must be connected between this pin and NB2.                                                                                              |
| 2         | NB2             | <b>Network Balance 2.</b> External passive components must be connected between this pin and NB1.                                                                                              |
| 3         | VR+             | Differential Receive (Input). Analog input from modem/fax chip set.                                                                                                                            |
| 4         | VR-             | Differential Receive (Input). Analog input from modem/fax chip set.                                                                                                                            |
| 5         | VX              | <b>Transmit (Output).</b> Ground referenced (AGND) output to modem/fax chip set, biased at +2.0V.                                                                                              |
| 6         | LC              | <b>Loop Control (Input).</b> A logic 1 applied to this pin activates internal circuitry which provides a DC termination across Tip and Ring. This pin is also used for dial pulse application. |
| 7         | ZA              | <b>Line Impedance.</b> Connect impedance matching components from this pin to Ground (AGND).                                                                                                   |
| 8         | AGND            | Analog Ground. 4-Wire 0V reference connect to mains earth (ground).                                                                                                                            |
| 9         | V <sub>CC</sub> | Positive Supply Voltage. +5V.                                                                                                                                                                  |
| 10        | VBIAS           | <b>Internal Reference Voltage.</b> +2.0V reference voltage. This pin should be decoupled externally to AGND, typically with a $10\mu$ F 6.3V capacitor.                                        |
| 11        | LOOP            | <b>Loop (Output).</b> The output voltage on this pin is proportional to the line voltage across Tip - Ring, scaled down by a factor of 50.                                                     |
| 12,<br>14 | IC              | Internal Connection. No connection should be made to this pin externally.                                                                                                                      |
| 13        | RS              | <b>Ringing Sensitivity.</b> Connecting a link or resistor between this pin and LOOP (pin 11) will vary the ringing detection sensitivity of the module.                                        |
| 15        | LCD             | Loop Condition Detect (Output). Indicates the status of loop current.                                                                                                                          |
| 16        | RV              | <b>Ringing Voltage Detect (Output).</b> The RV output indicates the presence of a ringing voltage applied across the Tip and Ring leads.                                                       |
| 17        | CL              | <b>Current Limit.</b> A logic 0 applied to this pin activates internal circuitry which limits the loop current.                                                                                |
| 18        | NP              | No Pin. Isolation Barrier, fitted, no pin fitted in this position.                                                                                                                             |
| 19        | NP              | No Pin. Isolation barrier, no pin fitted in this position                                                                                                                                      |

#### Pin Description (continued)

| Pin # | Name   | Description                                                                           |  |  |  |  |  |  |  |
|-------|--------|---------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| 20    | IC     | Internal Connection. No connection should be made to this pin externally.             |  |  |  |  |  |  |  |
| 21,22 | SC     | Short Circuit. These two pins should be connected to each other via a $0\Omega$ link. |  |  |  |  |  |  |  |
| 24    | VLOOP2 | Loop Voltage Control Node 2. Used to set DC termination characteristics.              |  |  |  |  |  |  |  |
| 25    | VLOOP1 | Loop Voltage Control Node 1. Used to set DC termination characteristics.              |  |  |  |  |  |  |  |
| 27    | RING   | Ring Lead. Connects to the "Ring" lead of the telephone line.                         |  |  |  |  |  |  |  |
| 28    | TIP    | Tip Lead. Connects to the "Tip" lead of the telephone line.                           |  |  |  |  |  |  |  |
| 26,23 | C1, C2 | Cap. Fit a 22nF Cap between these two pins.                                           |  |  |  |  |  |  |  |

#### **Functional Description**

The device is a Data Access Arrangement (D.A.A.). It is used to correctly terminate a 2-Wire telephone line. It provides a signalling link and a 2-4 Wire line interface between an analog loop and subscriber data transmission equipment, such as Modems, Facsimiles (Fax's), Remote Meters, Electronic Point of Sale equipment and Set Top Boxes.

#### **Isolation Barrier**

The device provides an isolation barrier capable of meeting the supplementary barrier requirements of the international standard IEC 950 and the national variants of this scheme such as EN 60950 for European applications and UL 1950 for North American applications.

#### **External Protection Circuit**

An External Protection Circuit assists in preventing damage to the device and the subscriber equipment, due to over-voltage conditions. See Application Note MSAN-154 for recommendations.

#### **Suitable Markets**

The MH88437 has features such as programmable line and network balance impedance, programmable DC termination and a supplementary isolation barrier. For countries that do not need to meet the French and German requirements there is a pin for pin compatible device the MH88435.

There are, however, a small number of countries with a  $100M\Omega$  leakage requirement that this device does not meet. These are Belgium, Greece, Italy, Luxembourg, Spain and Poland.

CTR21 is generally accepted within Europe, and this route should be selected for those countries. This should be attempted with the consultation of a local approvals house.

Approval specifications are regularly changing and the relevant specification should always be consulted before commencing design.

#### **Line Termination**

When Loop Control (LC) is at a logic 1, a line termination is applied across Tip and Ring. The device can be considered off-hook and DC loop current will flow. The line termination consists of both a DC line termination and an AC input impedance. It is used to terminate an incoming call, seize the line for an outgoing call, or if it is applied and disconnected at the required rate, can be used to generate dial pulses.

The DC termination resembles approximately  $300\Omega$  resistance, which is loop current dependent. Furthermore, it can be programmed to meet different national requirements. For normal operation VLOOP3 should be open circuit and a resistor (R2) should be fitted between VLOOP1 and VLOOP2, as shown in Figure 4.

The approval specification will give a DC mask characteristic that the equipment will need to comply to. The DC mask specifies the amount of current the DAA can sink for a given voltage across tip and ring. Graph 1 shows how the voltage across tip and ring varies with different resistors (R2) for a given loop current.

#### Network Balance

The network balance impedance of the device can be programmed by adding external components By applying a logic 0 to Pin 17,  $\overline{CL}$ , the loop current will



Figure 3 - DC Programming Capabilit

be limited to below 60mA as required in France and the European TBR21 specification. For all other countries where current limiting is not required,  $\overline{CL}$  should be set to 1.

The AC input impedance should be set by the user to match the line impedance.

#### Input Impedance

The MH88437 has a programmable input impedance set by fitting external components between the ZA pin and AGND.

For complex impedances the configuration shown in Figure 4 (below) is most commonly found.



Figure 4 - Complex Impedances

To find the external programming components for configuration 4, the following formula should be used:

Zext = [(10 x R1)-1k3]+[(10 x R2)//(C1/10)]

e.g. If the required input impedance =  $220\Omega + (820\Omega)/(115nF)$ , the external network to be connected to ZA will be:

 $ZA = 900\Omega + (8k2\Omega//12nF)$ 

Where the input impedance (Z) = 600R the equation can be simplified to:

 $ZA = (10 \text{ x } Z) - 1k3\Omega$ 

 $ZA = 4k7\Omega$ 

Note: A table of commonly used impedances can be found in the DAA Application's document MSAN-154.

Where Zext = external network connected between ZA and AGND and Zint =  $1.3k\Omega$  (internal resistance) between NB1 and NB2. For countries where the balance impedance matches the line impedance, a  $16k\Omega$  resistor should be added between NB1 and NB2.

#### **Ringing Voltage Detection**

The sensitivity of the ringing voltage detection circuitry can be adjusted by applying an external resistor (R7, Figure 5) between the RS and LOOP pins. With a short circuit, the threshold sensitivity is ~10Vrms, therefore R7 =  $30k\Omega \times (Desired threshold voltage - 10Vrms)$ .

Example: 300k $\Omega$  gives ~20Vrms and 600k $\Omega$  gives ~30Vrms.

An AC ringing voltage across Tip and Ring will cause RV to output TTL pulses at the ringing frequency, with an envelope determined by the ringing cadence.

#### Parallel Phone and Dummy Ringer

An external parallel phone or dummy ringer circuit can be connected across Tip and Ring as shown in Figure 5. A Dummy Ringer is an AC load which represents a telephone's mechanical ringer.

In normal circumstances when a telephone is On-Hook and connected to the PSTN, its AC (Ringer) load is permanently presented to the network. This condition is used by many PTT's to test line continuity, by placing a small AC current onto the line and measuring the voltage across tip (A) and ring (B).

Today's telecom equipment may not have an AC load present across tip and ring (e.g. modems), therefore any testing carried out by the PTT will see an open circuit across tip and ring. In this instance the PTT assumes that the line continuity has been damaged.

To overcome this problem many PTT's specify that a "Dummy Ringer" is presented to the network at all times. Ideally its impedance should be low in the audio band and high at the ringing frequencies (e.g. 25Hz). Note that the requirement for the "Dummy Ringer" is country specific.

Parallel phone detection is used mostly in set-top box applications. This is when a modem call will need to be disconnected from the central office by the equipment when the parallel phone is in the offhook state. This is to allow the subscriber to make emergency calls.

To detect this state, additional circuitry will be required. Refer to Application Note MSAN-154.

#### 2-4 Wire Conversion

The device converts the balanced 2-Wire input, presented by the line at Tip and Ring, to a ground referenced signal at VX, biased at 2.0V. This simplifies the interface to a modem chip set.

Conversely, the device converts the differential signal input at VR+ and VR- to a balanced 2-Wire signal at Tip and Ring. The device can also be used in a single ended mode at the receive input, by leaving VR+ open circuit and connecting the input signal to VR- only. Both inputs are biased at 2.0V.

During full duplex transmission, the signal at Tip and Ring consists of both the signal from the device to the line and the signal from the line to the device. The signal input at VR+ and VR- being sent to the line, must not appear at the output VX. In order to prevent this, the device has an internal cancellation circuit, the measure of this attenuation is Transhybrid Loss (THL).

The MH88437 has the ability to transmit analog signals from Tip and Ring through to VX when on-hook. This can be used when receiving caller line identification information.

#### Transmit Gain

The Transmit Gain of the MH88437 is the gain from the differential signal across Tip and Ring to the ground referenced signal at VX. The internal Transmit Gain of the device is fixed as shown in the AC Electrical Characteristics table. For the correct gain, the Input Impedance of the MH88437, must match the specified line impedance.

By adding an external potential divider to VX, it is possible to reduce the overall gain in the application. The output impedance of VX is approximately  $10\Omega$ and the minimum resistance from VX to ground should be  $2k\Omega$ .

Example: If  $R3 = R4 = 2k\Omega$ , in Figure 5, the overall gain would reduce by 6.0dB.

#### **Receive Gain**

The Receive Gain of the MH88437 is the gain from the differential signal at VR+ and VR- to the differential signal across Tip and Ring. The internal Receive Gain of the device is fixed as shown in the AC Electrical Characteristics table. For the correct gain, the Input Impedance of the MH88437 must match the specified line impedance.

With an internal series input resistance of  $47k\Omega$  at the VR+ and VR- pins, external series resistors can be used to reduce the overall gain.

Overall Receive Gain = 0dB+20log (47k $\Omega$ / (47k $\Omega$ +R5)).

For differential applications R6 must be equal to R5 in Figure 5.

Example: If R5 = R6 = 47k in Figure 3, the overall gain would reduce by 6.0dB.

#### **Supervisory Features**

The device is capable of monitoring the line conditions across Tip and Ring, this is shown in Figure 5. The Loop Condition Detect pin (LCD), indicates the status of the line. The LCD output is at logic 1 when loop current flows, indicating that the MH88437 is in an off hook state. LCD will also go high if a parallel phone goes off-hook. Therefore, line conditions can be determined with the LC and the LCD pins.

The LOOP pin output voltage VLOOP is proportional to the line voltage across Tip and Ring scaled down by a factor of 50 and offset by 2.0V(t-r). With the aid of a simple external detector the LC, LCD and LOOP pins can be used to generate the signals necessary for parallel phone operation, e.g. with a Set Top Box. See MSAN-154 for further details.

When the device is generating dial pulses, the LCD pin outputs TTL pulses at the same rate. The LCD output will also pulse if a parallel phone is used to dial and when ringing voltage is present at Tip and Ring.

#### **Mechanical Data**

See Figures 12, 13 and 14 for details of the mechanical specification.



Figure 5 - Typical Application Circuit

#### Absolute Maximum Ratings\* - All voltages are with respect to AGND unless otherwise specified.

|   | Parameter              | Sym               | Min  | Max      | Units    | Comments                                                                |
|---|------------------------|-------------------|------|----------|----------|-------------------------------------------------------------------------|
| 1 | DC Supply Voltage      | V <sub>CC</sub>   | -0.3 | 6        | V        |                                                                         |
| 2 | Storage Temperature    | Τ <sub>S</sub>    | -55  | +125     | °C       |                                                                         |
| 3 | DC Loop Voltage        | V <sub>TR</sub>   | -110 | +110     | V        |                                                                         |
| 4 | Transient loop voltage | V <sub>TR</sub>   |      | 300      | V        | 1ms On hook                                                             |
| 5 | Ringing Voltage        | V <sub>R</sub>    |      | 150      | Vrms     | VBAT = -56V                                                             |
| 6 | Loop Current           | I <sub>LOOP</sub> |      | 60<br>90 | mA<br>mA | $\frac{\overline{CL}=0}{\overline{CL}=1} V_{\text{TIP-RING}} \leq 40 V$ |
| 7 | Ring Trip Current      | I <sub>TRIP</sub> |      | 180      | mArms    | 250ms 10% duty cycle or 500ms single shot                               |

\*Exceeding these values may cause permanent damage. Functional operation under these conditions is not implied.

#### **Recommended Operating Conditions**

|   | Parameter                                        | Sym             | Min      | Тур <sup>‡</sup> | Max       | Units | Test Conditions |
|---|--------------------------------------------------|-----------------|----------|------------------|-----------|-------|-----------------|
| 1 | DC Supply Voltages                               | V <sub>CC</sub> | 4.75     | 5.0              | 5.25      | V     |                 |
| 2 | Operating Temperatures<br>Industrial Temperature | T <sub>OP</sub> | 0<br>-40 | 25               | 70<br>+85 | °C    |                 |
| 3 | Ringing Voltage                                  | V <sub>R</sub>  |          | 75               | 90        | Vrms  | VBat = -48V     |

‡ Typical figures are at 25°C with nominal +5V supply and are for design aid only

#### Loop Electrical Characteristics <sup>†</sup>

|   | Characteristics                             | Sym | Min    | Typ‡     | Max               | Units        | Test Conditions                                                                                                           |
|---|---------------------------------------------|-----|--------|----------|-------------------|--------------|---------------------------------------------------------------------------------------------------------------------------|
| 1 | Ringing Voltage<br>No Detect<br>Detect      | VR  | 14     |          | 7                 | Vrms<br>Vrms | Externally Adjustable                                                                                                     |
| 2 | Ringing Frequency                           |     | 15     |          | 68                | Hz           |                                                                                                                           |
| 3 | Operating Loop Current                      |     | 15     |          | 60<br>80          | mA<br>mA     | <u>CL</u> =0 V <sub>TIP-RING</sub> ≤40V<br>CL=1 (see Note 1)                                                              |
| 4 | Off-Hook DC Voltage                         |     |        |          | 6.0<br>6.0<br>7.8 | V<br>V<br>V  | Externally Adjustable<br>$I_{LOOP}=15$ mA)<br>$I_{LOOP}=20$ mA) (Note 3)<br>$I_{LOOP}=26$ mA)<br>where R2 = 110k $\Omega$ |
| 5 | Leakage Current<br>(Tip or Ring to AGND)    |     |        |          | 10<br>7           | μA<br>mA     | 100V DC (see Note 2)<br>1000V AC                                                                                          |
| 6 | Leakage Current on-hook<br>(Tip to Ring)    |     |        | 9<br>18  | 10<br>20          | μΑ           | V <sub>BAT</sub> (= -50V)<br>V <sub>BAT</sub> (= -100V)                                                                   |
| 7 | Dial Pulse Detection ON OFF                 |     | 0<br>0 | +1<br>+1 | +2<br>+2          | ms<br>ms     | Dial pulse delay                                                                                                          |
| 8 | Loop Condition Detect Threshold<br>Off-Hook |     | 5      |          | 16                | V            | Voltage across tip and ring                                                                                               |

<sup>†</sup> Electrical Characteristics are over Recommended Operating Conditions unless otherwise stated. <sup>‡</sup> Typical figures are at 25°C with nominal + 5V supplies and are for design aid only. Note 1: Low Loop current operation depends on value of resistor connected between V<sub>Loop</sub> 1 and V<sub>Loop</sub> 2. Note 2: This is equivalent to 10MΩ leakage Tip/Ring to Ground. Note 3. Refer to EIA/TIA 464 Section 4.1.1.4.4

# Variations from Standard Loop Electrical Characteristics (MH88437AD-PI/MH88437AS-PI) (+70°C to +85°C)

|   | Characteristics        | Sym | Min | Тур | Max      | Units    | Test Conditions |
|---|------------------------|-----|-----|-----|----------|----------|-----------------|
| 1 | Operating Loop Current |     | 16  |     | 60<br>80 | mA<br>mA | CL\=0<br>CL\=1  |

#### **DC Electrical Characteristics**<sup>†</sup>

|   |            | Characteristics                                                                                            | Sym                                                                      | Min | Тур‡     | Max              | Units              | Test Conditions                                              |
|---|------------|------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|-----|----------|------------------|--------------------|--------------------------------------------------------------|
| 1 |            | Supply Current                                                                                             | I <sub>CC</sub>                                                          |     | 5        |                  | mA                 | V <sub>DD</sub> (= 5.0V, On-hook)                            |
| 2 | RV,<br>LCD | Low Level Output Voltage<br>High Level Output Voltage                                                      | V <sub>OL</sub><br>V <sub>OH</sub>                                       | 2.4 |          | 0.4              | V<br>V             | I <sub>OL</sub> = 4mA<br>I <sub>OH</sub> = 0.4mA             |
| 3 | LC         | Low Level Input Voltage<br>High Level Input Voltage<br>Low Level Input Current<br>High Level Input Current | V <sub>IL</sub><br>V <sub>IH</sub><br>I <sub>IL</sub><br>I <sub>IH</sub> | 2.0 | 0<br>350 | 0.8<br>60<br>400 | V<br>V<br>μΑ<br>μΑ | V <sub>IL</sub> = 0.0V<br>V <sub>IH</sub> = 5.0V             |
| 4 | VR+<br>VR- | DC common mode                                                                                             | VCM                                                                      | 0   | 2        | VCC              | VDC                | Use coupling caps for<br>higher voltages and single<br>ended |

‡ Electrical Characteristics are over Recommended Operating Conditions unless otherwise stated.
‡ Typical figures are at 25°C with nominal + 5V supplies and are for design aid only.

## AC Electrical Characteristics <sup>†</sup>

|   | Characteristics                                      | Sym   | Min      | Typ <sup>‡</sup> | Мах | Units      | Test Conditions                                                   |
|---|------------------------------------------------------|-------|----------|------------------|-----|------------|-------------------------------------------------------------------|
| 1 | Input Impedance<br>VR-                               |       |          | 47k<br>94k       |     | Ω<br>Ω     |                                                                   |
|   | VR+                                                  |       |          |                  |     |            |                                                                   |
| 2 | Output Impedance at VX                               |       |          | 10               |     | Ω          |                                                                   |
| 3 | Receive Gain (VR to 2-Wire)                          |       | -1       | 0                | 1   | dB         | Test circuit (Figure 8)<br>Input 0.5V at 1kHz                     |
| 4 | Frequency Response Gain<br>(relative to Gain @ 1kHz) |       | -0.5     | 0                | 0.5 | dB         | ILOOP = 15-60mA<br>300Hz to 3400 Hz                               |
| 5 | Signal Output Overload Level<br>at 2-Wire<br>at VX   |       |          | 0<br>0           |     | dBm<br>dBm | THD <u>≤</u> 5% @ 1kHz<br>I <sub>LOOP</sub> = 25-60mA<br>VCC = 5V |
| 6 | Signal/Noise & Distortion<br>at 2-Wire<br>at VX      | SINAD |          | 70<br>70         |     | dB<br>dB   | Input 0.5V at 1kHz<br>I <sub>LOOP</sub> = 25-60mA<br>300-3400Hz   |
| 7 | Power Supply Rejection Ratio<br>at 2-Wire<br>at VX   | PSRR  | 25<br>25 | 40<br>40         |     | dB<br>dB   | Ripple 0.1Vrms 1kHz on<br>V <sub>DD</sub>                         |
| 8 | Transhybrid Loss                                     | THL   | 16       | 25               |     | dB         | Test circuit (Figure 8)<br>300-3400Hz at V <sub>R</sub>           |
| 9 | 2-Wire Input Impedance                               | Zin   |          | Note 3           |     | Ω          | @ 1kHz                                                            |

#### AC Electrical Characteristics <sup>†</sup> (continued)

|    | Characteristics                                                        | Sym | Min                  | Тур <sup>‡</sup>       | Max        | Units                        | Test Conditions                                                                                                |
|----|------------------------------------------------------------------------|-----|----------------------|------------------------|------------|------------------------------|----------------------------------------------------------------------------------------------------------------|
| 10 | Return Loss at 2-Wire<br>(Reference 600Ω)                              | RL  | 14<br>20<br>18       | 24<br>24<br>24         |            | dB<br>dB<br>dB               | Test circuit(Figure 9)<br>200-500Hz<br>500-2500Hz<br>2500-3400Hz                                               |
| 11 | Longitudinal to Metallic Balance<br>Metallic to Longitudinal Balance   | Nc  | 46<br>46<br>60<br>40 | 58<br>53               |            | dB<br>dB<br>dB<br>dB         | Test circuit (Figure 10)<br>300-1000Hz<br>1000-3400Hz<br>Test circuit (Figure 11)<br>200-1000Hz<br>1000-4000Hz |
| 12 | Idle Channel Noise<br>at 2-Wire<br>at VX<br>at 2-Wire<br>at VX         |     |                      | 15<br>15<br>-65<br>-65 | 20<br>20   | dBrnC<br>dBrnC<br>dBm<br>dBm | Cmess filter<br>300-3400Hz filter                                                                              |
| 13 | Transmit Gain (2-Wire to VX)<br>Off-Hook<br>On-Hook                    |     | -1                   | 0                      | +1         | dB<br>dB                     | Test circuit (Figure 7)<br>Input 0.5V @ 1kHz<br>LC = 0V                                                        |
| 14 | Frequency Response Gain<br>(relative to Gain @ 1kHz)                   |     | -0.5<br>-0.5         | 0                      | 0.5<br>0.5 | dB<br>dB                     | 300Hz<br>3400Hz                                                                                                |
| 15 | Intermodulation Distortion products at VX and 2W                       | IMD |                      | 75                     |            | dB                           | $I_{LOOP} = 25-60mA$<br>F1 = 1kHz at -6dBm<br>F2 = 800Hz at -6dBm<br>Total signal power =<br>-3dBm             |
| 16 | Distortion at VX due to near end<br>echo<br>(300Hz - 3400Hz bandwidth) |     |                      | 75                     |            | dB                           | $I_{LOOP} = 25-60mA$<br>F1 = 1kHz at -6dBm<br>F2 = 800Hz at -6dBm<br>Total signal power =<br>-3dBm             |
| 17 | Common Mode Rejection at VX                                            | CMR |                      | 50                     |            | dB                           | Test circuit (Figure 10)<br>1-100Hz Note 4                                                                     |
| 18 | Common Mode overload                                                   | CML |                      | 100V                   |            | V <sub>pk-pk</sub>           | Test circuit (Figure 10)<br>1-100Hz Note 4                                                                     |

‡ Electrical Characteristics are over Recommended Operating Conditions unless otherwise stated.
‡ Typical figures are at 25°C with nominal + 5V supplies and are for design aid only.

#### Variations from Standard AC Electrical Characteristics (MH88437AD-PI/MH88437AS-PI) (-40°C to 0°C)

|   | Characteristics                                   | Sym | Min | Тур        | Max | Units | Test Conditions                                |
|---|---------------------------------------------------|-----|-----|------------|-----|-------|------------------------------------------------|
| 1 | Receive Gain (VR to 2-Wire)                       |     |     | -1.1       |     | dB    | Test circuit (Figure 8)<br>Input 0.5V at 1kHz  |
| 2 | Frequency Response Gain (Relative to Gain @ 1kHz) |     |     | -1.2       |     | dB    | I <sub>LOOP</sub> = 16-60mA<br>300Hz to 3400Hz |
| 3 | Transhybrid Loss                                  | THL |     | -12<br>-15 |     | dB    | 300Hz to 1kHz<br>1kHz to 3400Hz                |



Figure 6 - Test Circuit 1



Figure 7 - Test Circuit 2



Figure 8 - Test Circuit 3



Figure 9 - Test Circuit 4



Figure 10 - Test Circuit 5



Figure 11 - Test Circuit 6



Figure 12 - Mechanical Data for 28 Pin DIL Hybrid



Figure 13 - Mechanical Data for 28 Pin Surface Mount Hybrid



Figure 14 - Recommended Footprint for 28 Pin Surface Mount Hybrid



Figure 15 - Recommended Footprint for AF-P Package Device



http://www.mitelsemi.com

World Headquarters - Canada

Tel: +1 (613) 592 2122 Fax: +1 (613) 592 6909

North America Tel: +1 (770) 486 0194 Fax: +1 (770) 631 8213 Asia/Pacific

Tel: +65 333 6193 Fax: +65 333 6192 Europe, Middle East, and Africa (EMEA) Tel: +44 (0) 1793 518528 Fax: +44 (0) 1793 518581

Preliminary and Advance Data: Some data sheets carry the designation "Preliminary" or "Advance". Preliminary Information represents the design objective for a device type in development and may be revised without notice before the device reaches production. Advance Information is intended for design guidance purposes and refers to a device type in early production where device characterization is ongoing and information is still subject to change without notice. Current information on the status of Preliminary or Advance programs may be obtained from Mitel Sales Offices, Representatives or Distributors.

Information relating to products and circuits ("Product") furnished herein by Mitel Corporation or its subsidiaries ('Mitel") is believed to be reliable. However, Mitel assumes no liability for errors that may appear in this document, or for liability otherwise arising from the application or use of any such information or Product or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use. Neither the supply of such information or the purchase of Product conveys any license, either expressed or implied, under patents or other intellectual property rights owned by Mitel or licensed from third parties by Mitel, whatsoever. Purchasers of Product are also hereby notified that the use of Product in certain ways or in combination with Mitel or non-Mitel furnished goods or services may infringe patents or other intellectual property rights owned by Mitel. The Products, their specifications and the information appearing in the document are subject to change by Mitel without notice.

M Mitel (design) and ST-BUS are registered trademarks of MITEL Corporation Mitel Semiconductor is an ISO 9001 Registered Company Copyright 1998 MITEL Corporation All Rights Reserved Printed in CANADA

Publication No. DS5060 Issue No. 5 February 2000 TECHNICAL DOCUMENTATION - NOT FOR RESALE