

# T7504 and T5504 Quad PCM Codecs with Filters

### **Features**

- 5 V only
- Low-power, latch-up-free CMOS technology
   37 mW/channel typical operating power

agere

- dissipation — 1 mW/channel typical powerdown dissipation
- Automatic master clock frequency selection — 2.048 MHz or 4.096 MHz
- On-chip sample and hold, autozero, and precision voltage reference
- Differential architecture for high noise immunity and power supply rejection
- Flexible time-slotted PCM interface
   2.048 MHz or 4.096 MHz data rate
- Meets or exceeds ITU-T G.711—G.712 requirements and VF characteristics of D3/D4 (as per Agere Systems Inc.'s PUB43801)
- Operating temperature range: -40 °C to +85 °C
- µ-law/A-law companding selectable

## Description

The T7504 and T5504 devices are single-chip, fourchannel  $\mu$ -law/A-law PCM codecs with filters. These integrated circuits provide analog-to-digital and digital-to-analog conversion. They provide the transmit and receive filtering necessary to interface a voice telephone circuit to a time-division multiplexed system. These devices are available in 28-pin PLCCs. The T7504 is also available in a 44-pin MQFP.

The T5504 differs from the T7504 in its timing mode. The T5504 operates in the nondelay timing mode (digital data valid when frame sync goes high), and the T7504 operates in the delayed timing mode (digital data is valid one clock cycle after frame sync goes high) (see Figures 6—9).



Figure 1. Block Diagram For 28-Pin DIP and 28-Pin PLCC

# **Functional Description**

Four channels of PCM data input and output are passed through only two ports, Dx and DR, so some type of time-slot assignment is necessary. The scheme used here is to utilize timing modes of 32 or 64 time slots corresponding to master clock frequencies of either 2.048 MHz or 4.096 MHz, respectively. Each device has four transmit frame sync (FSx) inputs. one for each channel. During a single 125 µs frame, each transmit frame sync input is supplied a single pulse. The timing of the pulse indicates the beginning of the time slot during which the data for that channel is clocked out of the device. During a frame, transmit frame sync pulses must be separated from each other by one or more time slots. A channel is placed in a standby (low-power) mode if its FSx input has been low for 500 µs.

There is a single frame sync separation input (FSEP). The number of negative clock edges minus one that occurs while FSEP is high is the delay (in clock periods) that is placed between the rising edge of a transmit frame sign bit and the falling edge used by the receiver to sample the sign bit. There must always be a pulse on the FSEP input since this input provides the 8 kHz signal required to maintain internal timing. If the FSEP pulse is one clock period or less, the device makes the transmit edges and receive sampling edges one half clock period apart. The entire device is placed in a powerdown mode if FSEP remains low for 500 µs.

Time slot zero is defined as starting on the first rising MCLK edge after FSEP = 1 is detected by a negative MCLK edge. In the T7504, MCLK negative-going edges that detect the start of FSEP and FSxN must be integer multiples of eight MCLK periods apart (zero multiples are allowed). Since FSEP is assumed to define time slot 0, the number of multiples separating FSxN and FSEP is the time-slot number. In the T5504, FSxN for time slot 0 nominally starts on the MCLK positive edge following the negative edge which detects FSEP. The frequency of the master clock must be either 2.048 MHz or 4.096 MHz. Internal circuitry determines the master clock frequency during the powerup reset interval.

Powerdown is not guaranteed if MCLK is lost unless the device is already in the powerdown mode due to FSEP low for at least 500 µs.

The analog input section in Figure 2 includes an onchip op amp that is used in conjunction with external, user-supplied resistors to vary encoder passband gain. The feedback resistance (RF) should range from 10 k<sup>3</sup>/<sub>4</sub> to 200 k<sup>3</sup>/<sub>4</sub> and capacitance from GSx to ground should be kept to less than 50 pF. The input signal at VFxIN should be ac coupled. For best performance, the maximum gain of this op amp should be limited to 20 dB or less.



5-3786 (F)



### **Pin Information**



5-3580 (F).b

Figure 3. 28-Pin PLCC Pin Diagram



5-4770 (F)

Figure 4. 44-Pin MQFP Pin Diagram

# Pin Information (continued)

#### Table 1. Pin Descriptions

| 0 mm h a l                                | Р                         | in                         | <b>T</b> | New of Example a                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------------------------------------------|---------------------------|----------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol                                    | PLCC                      | MQFP                       | Туре*    | Name/Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| VFxIN3<br>VFxIN2<br>VFxIN1<br>VFxIN0      | 14<br>8<br>16<br>22       | 15<br>8<br>19<br>26        | Ι        | <b>Voice Frequency Transmitter Input.</b> Analog inverting input to the uncommitted operational amplifier at the transmit filter input. Connect the signal to be digitized to this pin through a resistor RI (see Figure 2).                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| GSx3<br>GSx2<br>GSx1<br>GSx0              | 13<br>9<br>17<br>21       | 14<br>9<br>20<br>25        | 0        | <b>Gain Set for Transmitter.</b> Output of the transmit uncommitted operational amplifier. The pin is the input to the transmit differential filters. Connect the pin to its corresponding VFxIN through a resistor RF (see Figure 2).                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| VFRO3<br>VFRO2<br>VFRO1<br>VFRO0          | 12<br>10<br>18<br>20      | 13<br>10<br>21<br>24       | 0        | Voice Frequency Receiver Output. This pin can drive 2000 ¾ (or greater) loads.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Vdd [1:0]<br>Vdda [1:0]                   | 7, 24                     | 3, 31<br>4, 30             |          | <b>5 V Digital and Analog Power Supplies</b> . All pins must be connected on the circuit board. Each pin should be bypassed to ground with at least 0.1 $\mu$ F of capacitance as close to the device as possible. For the DIP and PLCC packages, VDD serves both analog and digital internal circuits.                                                                                                                                                                                                                                                                                                                                                                                         |
| GNDA4<br>GNDA3<br>GNDA2<br>GNDA1<br>GNDA0 | —<br>15<br>11<br>19<br>23 | 18<br>16<br>11<br>23<br>27 | _        | Analog Grounds. All ground pins must be connected on the circuit board.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Dr                                        | 4                         | 44                         | Ι        | <b>Receive PCM Data Input</b> . The data on this pin is shifted into the device on the fall-<br>ing edges of MCLK. Data is only entered for valid time slots as defined by the rela-<br>tionship of the pulses on the FSx inputs and the pulse on the FSEP input.                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Dx                                        | 3                         | 43                         | 0        | <b>Transmit PCM Data Output</b> . This pin remains in the high-impedance state except during active transmit time slots. An active transmit time slot is defined as one in which a pulse is present on one of the FSx inputs. Data is shifted out on the rising edge of MCLK.                                                                                                                                                                                                                                                                                                                                                                                                                   |
| MCLK                                      | 5                         | 1                          | Ι        | <b>Master Clock Input</b> . The frequency must be 2.048 MHz or 4.096 MHz. This clock serves as the bit clock for all PCM data transfer. A 40% to 60% duty cycle is required.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| GNDD                                      | 2                         | 41                         |          | <b>Digital Ground</b> . Ground connection for the digital circuitry. All ground pins must be connected on the circuit board.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| FSx3<br>FSx2<br>FSx1<br>FSx0              | 28<br>27<br>26<br>25      | 36<br>35<br>34<br>33       | Iq       | <b>Transmit Frame Sync</b> . This signal is an edge trigger and must be high for a min-<br>imum of one MCLK cycle. This signal must be derived from MCLK. The division ra-<br>tio is 1:256 or 1:512 (FSX:MCLK). Each FSX input must have a pulse present at the<br>start of the desired active output time slot. Pulses on the various FSX inputs must<br>be separated by one or more integer multiples of time slots. An internal pull-down<br>device is included on each FSX.                                                                                                                                                                                                                 |
| ASEL                                      | 6                         | 2                          | lq       | <b>A-Law/µ-Law Select</b> . A logic low selects µ-law coding. A logic high selects A-law coding. A pull-down device is included.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| FSEP                                      | 1                         | 37                         | I        | <b>Frame Sync Separation</b> . The pulse width of this 8 kHz signal defines the timing offset between the transmit and receive frames. Internally generated receive frame sync pulses are delayed from the corresponding transmit frame sync pulse rising edge by one less than the FSEP pulse width in negative MCLK edges. If the pulse width is one MCLK period or less, the transmit and receive frame syncs are made coincident. Loss of FSEP causes the device to powerdown. If the master clock frequency is 2.048 MHz or 4.096 MHz, delays of 255 or 511 clock pulses are not allowed, respectively. Timing relationships between FSEP, FSxN, and time slot 0 are given in Figures 6–9. |

 $^{\ast}$  I  $^{d}$  Indicates a pull-down device is included on this lead.

# **Absolute Maximum Ratings**

Stresses in excess of the absolute maximum ratings can cause permanent damage to the device. These are absolute stress ratings only. Functional operation of the device is not implied at these or any other conditions in excess of those given in the operational sections of this data sheet. Exposure to absolute maximum ratings for extended periods can adversely affect device reliability.

| Parameter                                 | Symbol | Min  | Max       | Unit |
|-------------------------------------------|--------|------|-----------|------|
| Storage Temperature Range                 | Tstg   | -55  | 150       | °C   |
| Power Supply Voltage                      | Vdd    | —    | 6.5       | V    |
| Voltage on Any Pin with Respect to Ground | —      | -0.5 | 0.5 + Vdd | V    |
| Maximum Power Dissipation (package limit) | PD     | —    | 600       | mW   |

### **Handling Precautions**

Although protection circuitry has been designed into this device, proper precautions should be taken to avoid exposure to electrostatic discharge (ESD) during handling and mounting. Agere employs a human-body model (HBM) and a charged-device model (CDM) for ESD susceptibility testing and protection design evaluation. ESD voltage thresholds are dependent on the circuit parameters used to define the model. No industry-wide standard has been adopted for CDM. However, a standard HBM (resistance = 1500 <sup>3</sup>/<sub>4</sub>, capacitance = 100 pF) is widely used and, therefore, can be used for comparison purposes. The HBM ESD threshold presented here was obtained by using these circuit parameters:

| HBM ESD Threshold Voltage |         |  |  |  |  |  |
|---------------------------|---------|--|--|--|--|--|
| Device Rating             |         |  |  |  |  |  |
| T7504                     | >2000 V |  |  |  |  |  |
| T5504                     | >2000 V |  |  |  |  |  |

# **Electrical Characteristics**

Specifications apply for TA = -40 °C to +85 °C, VDD = 5 V ± 5%, MCLK = either 2.048 MHz or 4.096 MHz, and GND = 0 V, unless otherwise noted.

### dc Characteristics

#### Table 2. Digital Interface

| Parameter                              | Symbol | Test Conditions                      | Min | Тур | Max | Unit |
|----------------------------------------|--------|--------------------------------------|-----|-----|-----|------|
| Input Low Voltage                      | VIL    | All digital inputs                   | _   | _   | 0.8 | V    |
| Input High Voltage                     | Vih    | All digital inputs                   | 2.0 | _   | -   | V    |
| Output Low Voltage                     | Vol    | Dx, IL = 3.2 mA                      | _   | _   | 0.4 | V    |
| Output High Voltage                    | Voн    | Dx, IL = -3.2 mA                     | 2.4 | _   | —   | V    |
|                                        |        | Dx, IL = –320 μA                     | 3.5 | _   | -   | V    |
| Input Current, Pins without Pull-down  | lı     | Any digital input GND < VIN <<br>VDD | -10 | _   | 10  | μA   |
| Input Current, Pins with Pull-down     | lı     | Any digital input GND < VIN <<br>VDD |     |     | 150 | μA   |
| Output Current in High-impedance State | loz    | Dx                                   | -30 |     | 30  | μA   |
| Input Capacitance                      | Сі     | _                                    | _   |     | 5   | pF   |

## Electrical Characteristics (continued)

#### Table 3. Power Dissipation

Power measurements are made at MCLK = 4.096 MHz, outputs unloaded.

| Parameter         | Symbol | Test Conditions                              |   | Тур | Max | Unit |
|-------------------|--------|----------------------------------------------|---|-----|-----|------|
| Powerdown Current | IDD0   | MCLK present, FSx[3:0] = 0.4 V, FSEP = 0.4 V | _ | 0.2 | 1   | mA   |
| Powerup Current   | IDD1   | MCLK, FSx[3:0], FSEP present                 | _ | 30  | 40  | mA   |
| Standby Current   | IDDS   | MCLK, FSEP present; FSx[3:0] = 0.4 V         |   | 6   | 10  | mA   |

# **Transmission Characteristics**

#### Table 4. Analog Interface

| Parameter                                    | Symbol         | Test Conditions                                     | Min  | Тур  | Max   | Unit |
|----------------------------------------------|----------------|-----------------------------------------------------|------|------|-------|------|
| Input Resistance, VFxIN                      | Rvfxi          | 0.25 V < VFxI < 4.75 V                              | 1.0  |      | —     | M¾   |
| Input Leakage Current, VFxIN                 | <b>I</b> BVFXI | 0.25 V < VFxI < 4.75 V                              |      |      | 2.4   | μA   |
| dc Open-loop Voltage Gain, GSx               | Avol           | _                                                   | 5000 | _    | —     | _    |
| Open-loop Unity Gain Bandwidth, GSx          | fO             | _                                                   | 1    | 3    | —     | MHz  |
| Load Capacitance, GSx                        | CLX1           | _                                                   |      | _    | 50    | pF   |
| Load Resistance, GSx                         | RLx1           | _                                                   | 10   | _    | —     | k¾   |
| Input Voltage, VFxIN                         | Vix            | Relative to ground                                  | 2.25 | 2.35 | 2.5   | V    |
| Load Resistance, VFRO                        | RLVFrO         | _                                                   | 2000 | _    | —     | 3⁄4  |
| Load Capacitance, VFRO                       | CLVFRO         | _                                                   | —    | _    | 100   | pF   |
| Output Resistance, VFRO                      | ROVFrO         | 0 dBm0, 1020 Hz PCM code<br>applied to DR           | —    | _    | 20    | 3⁄4  |
|                                              |                | Partial powerdown FSx = 0 for<br>channel under test | 3000 |      | 10000 | 3⁄4  |
| Output Voltage, VFRO                         | VOR            | Alternating ± zero μ-law PCM<br>code applied to DR  | 2.25 | 2.35 | 2.5   | V    |
| Output Voltage, VFRO, Standby                | VORPD          | FSx[3:0] = 0.4 V, FSEP = active,<br>no load         | 2.15 | 2.4  | 2.65  | V    |
| Output Leakage Current, VFRO, Pow-<br>erdown | IOVFrO         | FSEP = 0.4 V                                        | -30  |      | 30    | μA   |
| Output Voltage Swing, VFRO                   | Vswr           | RL = 2000 ¾                                         | 3.2  | _    | —     | Vp-p |

### ac Transmission Characteristics

Unless otherwise noted, the analog input is a 0 dBm0, 1020 Hz sine wave; the input amplifier is set for unity gain. The digital input is a PCM bit stream equivalent to that obtained by passing a 0 dBm0, 1020 Hz sine wave through an ideal encoder. The output level is sin(x)/x-corrected.

#### Table 5. Absolute Gain

| Parameter                                                    | Symbol | Test Conditions                                                                                  | Min   | Тур | Max  | Unit |
|--------------------------------------------------------------|--------|--------------------------------------------------------------------------------------------------|-------|-----|------|------|
| Encoder Milliwatt<br>Response (transmit gain toler-<br>ance) | EmW    | Signal input of 0.775 Vrms,<br>µ-law or A-law                                                    | -0.25 | _   | 0.25 | dBm0 |
| Decoder Milliwatt<br>Response (receive gain toler-<br>ance)  | DmW    | Measured relative to 0.775 Vrms,<br>μ-law or A-law,<br>PCM input of 0 dBm0 1020 Hz<br>RL = 10 k¾ | -0.25 |     | 0.25 | dBm0 |

#### Table 6. Gain Tracking

| Parameter                                                    | Symbol | Test Conditions                             | Min            | Тур | Max          | Unit     |
|--------------------------------------------------------------|--------|---------------------------------------------|----------------|-----|--------------|----------|
| Transmit Gain Tracking Error<br>Sinusoidal Input μ-Law/A-Law | GTx    | +3 dBm0 to –37 dBm0<br>–37 dBm0 to –50 dBm0 | -0.25<br>-0.50 | _   | 0.25<br>0.50 | dB<br>dB |
| Receive Gain Tracking Error<br>Sinusoidal Input µ-Law/A-Law  | GTr    | +3 dBm0 to -37 dBm0<br>-37 dBm0 to -50 dBm0 | -0.25<br>-0.50 | _   | 0.25<br>0.50 | dB<br>dB |

#### Table 7. Distortion

| Parameter                                | Symbol | Test Conditions                                                                               | Min      | Тур | Max | Unit     |
|------------------------------------------|--------|-----------------------------------------------------------------------------------------------|----------|-----|-----|----------|
| Transmit Signal to Distortion            | SDx    | $\mu$ -law 3 dBm0 $\leq$ VFxI $\leq$ -30 dBm0<br>A-law 3 dBm0 $\leq$ VFxI $\leq$ -30 dBm0     | 36<br>35 |     |     | dB<br>dB |
|                                          |        | $\mu$ -law –30 dBm0 $\leq$ VFxI $\leq$ –40 dBm0<br>A-law –30 dBm0 $\leq$ VFxI $\leq$ –40 dBm0 | 30<br>29 |     |     | dB<br>dB |
|                                          |        | $\mu$ -law –40 dBm0 $\leq$ VFxI $\leq$ –45 dBm0<br>A-law –40 dBm0 $\leq$ VFxI $\leq$ –45 dBm0 | 25<br>25 |     |     | dB<br>dB |
| Receive Signal to Distortion             | SDR    | $\mu$ -law 3 dBm0 $\leq$ VFrO $\leq$ -30 dBm0<br>A-law 3 dBm0 $\leq$ VFrO $\leq$ -30 dBm0     | 36<br>35 |     |     | dB<br>dB |
|                                          |        | $\mu$ -law -30 dBm0 $\leq$ VFrO $\leq$ -40 dBm0<br>A-law -30 dBm0 $\leq$ VFrO $\leq$ -40 dBm0 | 30<br>29 |     |     | dB<br>dB |
|                                          |        | $\mu$ -law –40 dBm0 $\leq$ VFRO $\leq$ –45 dBm0<br>A-law –40 dBm0 $\leq$ VFRO $\leq$ –45 dBm0 | 25<br>25 |     |     | dB<br>dB |
| Single Frequency Distortion,<br>Transmit | SFDx   | 200 Hz—3400 Hz, 0 dBm0 input,<br>output any other single<br>frequency ≤ 3400 Hz               |          |     | -38 | dBm0     |
| Single Frequency Distortion,<br>Receive  | SFDR   | 200 Hz—3400 Hz, 0 dBm0 input,<br>output any other single<br>frequency ≤ 3400 Hz               | _        | _   | -40 | dBm0     |
| Intermodulation Distortion               | IMD    | Transmit or receive, two frequencies<br>in the range (300 Hz—3400 Hz)<br>at –6 dBm0           | _        | _   | -42 | dBm0     |

#### Table 8. Envelope Delay Distortion

| Parameter                     | Symbol | Test Conditions                                                  | Min | Тур | Max        | Unit |
|-------------------------------|--------|------------------------------------------------------------------|-----|-----|------------|------|
| Tx Delay, Absolute*           | Dxa    | f = 1600 Hz                                                      | —   | _   | 175 to 425 | μs   |
| Tx Delay, Relative to 1600 Hz | Dxr    | f = 500 Hz—600 Hz                                                | _   | _   | 220        | μs   |
|                               |        | f = 600 Hz—800 Hz                                                | —   | _   | 145        | μs   |
|                               |        | f = 800 Hz—1000 Hz                                               | —   | _   | 75         | μs   |
|                               |        | f = 1000 Hz—1600 Hz                                              | —   | _   | 40         | μs   |
|                               |        | f = 1600 Hz—2600 Hz                                              | —   | —   | 75         | μs   |
|                               |        | f = 2600 Hz—2800 Hz                                              | —   | —   | 105        | μs   |
|                               |        | f = 2800 Hz—3000 Hz                                              | —   | —   | 155        | μs   |
| Rx Delay, Absolute*           | Dra    | f = 1600 Hz                                                      | —   | _   | 150 to 405 | μs   |
| Rx Delay, Relative to 1600 Hz | Drr    | f = 500 Hz—1000 Hz                                               | -40 |     |            | μs   |
|                               |        | f = 1000 Hz—1600 Hz                                              | -30 | —   | —          | μs   |
|                               |        | f = 1600 Hz—2600 Hz                                              | —   | —   | 90         | μs   |
|                               |        | f = 2600 Hz—2800 Hz                                              | —   | _   | 125        | μs   |
|                               |        | f = 2800 Hz—3000 Hz                                              | —   | —   | 175        | μs   |
| Round Trip Delay, Absolute*   | Drta   | Any time slot/channel to<br>any time slot/channel<br>f = 1600 Hz |     |     | 325 to 650 | μs   |

\* Varies as a function of time slots chosen.

#### **Overload Compression**

Figure 5 shows the region of operation for encoder signal levels above the reference input power (0 dBm0).



5-3586 (F)

Figure 5. Overload Compression

#### Table 9. Noise

| Parameter                                                 | Symbol | Test Conditions                                                                                                           | Min            | Тур | Max               | Unit           |
|-----------------------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------|----------------|-----|-------------------|----------------|
| Transmit Noise                                            | Nxc    | xc —                                                                                                                      |                |     | 18                | dBrnC0         |
| μ-Law                                                     |        | Input amplifier gain = 20 dB                                                                                              |                |     | 19                | dBrnC0         |
| Transmit Noise<br>A-Law                                   | Nxp    | _                                                                                                                         | —              |     | -68               | dBm0p          |
| Receive Noise<br>µ-Law                                    | NRC    | PCM code is alternating positive<br>and negative zero                                                                     | _              | _   | 13                | dBrnC0         |
| Receive Noise<br>A-Law                                    | Nrp    | PCM code is A-law positive one                                                                                            | —              | _   | -75               | dBm0p          |
| Noise, Single Frequency<br>f = 0 kHz—100 kHz              | Nrs    | VFxIN = 0 Vrms, measurement at<br>VFRO, DR = DX                                                                           | —              |     | -53               | dBm0           |
| Power Supply Rejection Transmit                           | PSRx   | VDD = 5.0 Vdc + 100 mVrms:<br>f = 0 kHz—4 kHz<br>f = 4 kHz—50 kHz                                                         | 36<br>30       |     | _                 | dB<br>dB       |
| Power Supply Rejection Receive                            | PSRx   | PCM code is positive one LSB<br>VDD = 5.0 Vdc + 100 mVrms:<br>f = 0  kHz—4 kHz<br>f = 4  kHz—25 kHz<br>f = 25  kHz—50 kHz | 36<br>40<br>30 |     |                   | dB<br>dB<br>dB |
| Spurious Out-of-Band Signals at<br>VFRO Relative to Input | SOS    | 0 dBm0, 300 Hz—3400 Hz input<br>PCM code applied:<br>4600 Hz—7600 Hz<br>7600 Hz—8400 Hz<br>8400 Hz—50 kHz                 |                |     | -30<br>-40<br>-30 | dB<br>dB<br>dB |

#### Table 10. Receive Gain Relative to Gain at 1.02 kHz

| Frequency (Hz) | Min    | Тур   | Max   | Unit |
|----------------|--------|-------|-------|------|
| Below 3000     | -0.150 | ±0.04 | 0.150 | dB   |
| 3140           | -0.570 | ±0.04 | 0.150 | dB   |
| 3380           | -0.885 | -0.58 | 0.010 | dB   |
| 3860           | _      | -10.7 | -9.4  | dB   |
| 4600 and above | —      | —     | -28   | dB   |

#### Table 11. Transmit Gain Relative to Gain at 1.02 kHz

| Frequency (Hz) | Min    | Тур   | Max   | Unit |
|----------------|--------|-------|-------|------|
| 16.67          | _      | -50   | -30   | dB   |
| 40             | _      | -34   | -26   | dB   |
| 50             | _      | -36   | -30   | dB   |
| 60             | _      | -50   | -30   | dB   |
| 200            | -1.8   | -0.5  | 0     | dB   |
| 300 to 3000    | -0.150 | ±0.04 | 0.150 | dB   |
| 3140           | -0.570 | ±0.04 | 0.150 | dB   |
| 3380           | -0.885 | -0.58 | 0.010 | dB   |
| 3860           | —      | -10.7 | -9.4  | dB   |
| 4600 and above | _      | —     | -32   | dB   |

#### Table 12. Interchannel Crosstalk (Between Channels) $RF = \le 200 \text{ k}^3/4$ (See note below.)

| Parameter                                                        | Symbol  | Test Conditions                                                                                                            | Min | Тур | Max | Unit |
|------------------------------------------------------------------|---------|----------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Transmit to Receive<br>Crosstalk 0 dBm0<br>Transmit Levels       | CTxx-ry | f = 300 Hz—3400 Hz<br>idle PCM code for channel under test;<br>0 dBm0 into any other single channel VF×IN                  | —   | -95 | -75 | dB   |
| Receive to Transmit<br>Crosstalk 0 dBm0<br>Receive Levels        | CTRX-XY | f = 300 Hz—3400 Hz<br>VFxIN = 0 Vrms for channel under test;<br>0 dBm0 code level on any other single channel DR           | _   | -92 | -75 | dB   |
| Transmit to Trans-<br>mit Crosstalk<br>0 dBm0 Transmit<br>Levels | CTxx-xy | f = 300 Hz—3400 Hz<br>0 dBm0 applied to any single channel<br>VFxIN except channel under test,<br>which has VFxIN = 0 Vrms |     | -90 | -75 | dB   |
| Receive to Receive<br>Crosstalk 0 dBm0<br>Receive Levels         | CTRX-RY | f = 300 Hz—3400 Hz<br>0 dBm0 code level on any single channel DR except<br>channel under test, which has idle code applied | _   | -95 | -75 | dB   |

#### Table 13. Intrachannel Crosstalk (Within Channels) RF = ≤ 200 k<sup>3</sup>/<sub>4</sub> (See Note below.)

| Parameter                                                  | Symbol  | Test Conditions                                                                         | Min | Тур | Max | Unit |
|------------------------------------------------------------|---------|-----------------------------------------------------------------------------------------|-----|-----|-----|------|
| Transmit to Receive<br>Crosstalk 0 dBm0<br>Transmit Levels | CTxx-rx | f = 300 Hz—3400 Hz<br>idle PCM code for channel under test;<br>0 dBm0 into VFxIN        | _   | -95 | -65 | dB   |
| Receive to Transmit<br>Crosstalk 0 dBm0<br>Receive Levels  | CTrx-xx | f = 300 Hz—3400 Hz<br>VFxIN = 0 Vrms for channel under test;<br>0 dBm0 code level on DR |     | -73 | -65 | dB   |

**Note:** For Tables 11 and 12, crosstalk into the transmit channels (VFxIN) can be significantly affected by parasitic capacitive feeds from GSx and VFRO outputs. PWB layouts should be arranged to keep these parasitics low. The resistor value of RF (from GSx to VFxIN) should also be kept as low as possible (while maintaining the load on GSx above 10 k<sup>3</sup>/<sub>4</sub> per Table 4) to minimize crosstalk.

# **Timing Characteristics**

| Symbol                 | Parameter                   | Test Conditions | Min | Тур | Max | Unit |
|------------------------|-----------------------------|-----------------|-----|-----|-----|------|
| tMCHMCL1               | Clock Pulse Width           | —               | 97  | —   |     | ns   |
| tCDC                   | Duty Cycle, MC              | —               | 40  | —   | 60  | %    |
| tMCH1MCH2<br>tMCL2MCL1 | Clock Rise and<br>Fall Time | —               | 0   | —   | 15  | ns   |

Table 14. Clock Section (See Figures 6, 7, 8, and 9.)

### Table 15. T7504 Transmit Section (See Figure 6.)

| Symbol  | Parameter                | Test Conditions    | Min | Тур | Max           | Unit |
|---------|--------------------------|--------------------|-----|-----|---------------|------|
| tMCHDV  | Data Enabled on TS Entry | 0 < Cload < 100 pF | 0   |     | 60            | ns   |
| tMCHDV1 | Data Delay from MC       | 0 < CLOAD < 100 pF | 0   | _   | 60            | ns   |
| tMCLDZ* | Data Float on TS Exit    | CLOAD = 0          | 15  |     | 100           | ns   |
| tFSHMCL | Frame-sync Hold Time     | —                  | 50  |     | —             | ns   |
| tMCLFSH | Frame-sync High Setup    | —                  | 50  | _   | —             | ns   |
| tFSLMCL | Frame-sync Low Setup     | —                  | 50  |     | —             | ns   |
| tFSHFSL | Frame-sync Pulse Width   |                    | 0.1 | _   | 125 – tMCHMCH | μs   |

\* Timing parameter tMCLDZ is referenced to a high-impedance state.

#### Table 16. T5504 Transmit Section (See Figure 8.)

| Symbol  | Parameter                | Test Conditions    | Min | Тур | Max           | Unit |
|---------|--------------------------|--------------------|-----|-----|---------------|------|
| tFSHDV  | Data Enabled on TS Entry | 0 < Cload < 100 pF | 0   | —   | 80            | ns   |
| tMCHDV1 | Data Delay from FSx      | 0 < CLOAD < 100 pF | 0   | —   | 60            | ns   |
| tMCHDZ* | Data Float on TS Exit    | CLOAD = 0          | 0   | —   | 30            | ns   |
| tFSHMCL | Frame-sync Hold Time     | —                  | 50  | —   | —             | ns   |
| tMCLFSH | Frame-sync High Setup    | _                  | 50  | —   | —             | ns   |
| tFSLMCL | Frame-sync Low Setup     | _                  | 50  | —   | —             | ns   |
| tFSHFSL | Frame-sync Pulse Width   | _                  | 0.1 | —   | 125 – tMCHMCH | μs   |

\* Timing parameter tMCHDZ is referenced to a high-impedance state.

### Timing Characteristics (continued)

| Symbol  | Parameter                   | Test Conditions | Min | Тур | Max | Unit |
|---------|-----------------------------|-----------------|-----|-----|-----|------|
| tDVMCL  | Receive Data Setup          | _               | 30  | _   | _   | ns   |
| tMCLDV  | Receive Data Hold           | —               | 15  | _   | _   | ns   |
| tSPHMCL | Frame Separation Hold Time  |                 | 50  |     |     | ns   |
| tMCLSPH | Frame Separation High Setup | —               | 50  | _   | _   | ns   |
| tSPLMCL | Frame Separation Low Setup  | _               | 50  |     |     | ns   |

#### Table 17. T7504 and T5504 Receive Section (See Figures 6, 7, 8, and 9.)



Figure 6. T7504 Transmit and Receive Timing, FSEP = 1 MCLK



5-3582 (C)

Figure 7. T7504 Receive Timing, FSEP > 1 MCLK



### Timing Characteristics (continued)

Figure 8. T5504 Transmit and Receive Timing, FSEP = 1 MCLK



Figure 9. T5504 Receive Timing, FSEP > 1 MCLK

### Timing Characteristics (continued)



Figure 10. Typical Frame Sync Timing (2 MHz Operation)

### **Applications**



5-3584 (F)

Figure 11. Typical T7504 and T5504/SLIC Interconnection

# **Outline Diagrams**

## 28-Pin PLCC

Controlling dimensions are in inches.





5-2608 (F).r5

### Outline Diagrams (continued)

### 44-Pin MQFP

Controlling dimensions are in inches.



5-2111 (F).r12

# **Ordering Information**

| Device Code    | Package                       | Temperature      | Timing Mode | Comcode   |
|----------------|-------------------------------|------------------|-------------|-----------|
| T - 7504 ML    | 28-Pin, PLCC                  | –40 °C to +85 °C | Delayed     | 107203184 |
| T - 7504 JL-DB | 44-Pin, MQFP<br>Dry Pack Tray | –40 °C to +85 °C | Delayed     | 107740466 |
| T - 7504 ML-TR | 28-Pin, PLCC<br>Tape and Reel | −40 °C to +85 °C | Delayed     | 107231680 |
| T - 5504 ML    | 28-Pin, PLCC                  | –40 °C to +85 °C | Nondelayed  | 107364044 |
| T - 5504 ML-TR | 28-Pin, PLCC<br>Tape and Reel | –40 °C to +85 °C | Nondelayed  | 107364051 |

 For additional information, contact your Agere Systems Account Manager or the following:

 INTERNET:
 http://www.agere.com

 E-MAIL:
 docmaster@agere.com

 N. AMERICA:
 Agere Systems Inc., 555 Union Boulevard, Room 30L-15P-BA, Allentown, PA 18109-3286

 1-800-372-2447, FAX 610-712-4106 (In CANADA: 1-800-553-2448, FAX 610-712-4106)

 ASIA:
 Agere Systems Hong Kong Ltd., Suites 3201 & 3210-12, 32/F, Tower 2, The Gateway, Harbour City, Kowloon

 Tel. (852) 3129-2000, FAX (852) 3129-2020

 CHINA: (86) 21-5047-1212 (Shanghai), (86) 10-6522-5566 (Beijing), (86) 755-695-7224 (Shenzhen)

 JAPAN: (81) 3-5421-1600 (Tokyo), KOREA: (82) 2-767-1850 (Seoul), SINGAPORE: (65) 778-8833, TAIWAN: (886) 2-2725-5858 (Taipei)

 EUROPE:
 Tel. (44) 7000 624624, FAX (44) 1344 488 045

agere

Agere Systems Inc. reserves the right to make changes to the product(s) or information contained herein without notice. No liability is assumed as a result of their use or application.

Copyright © 2002 Agere Systems Inc. All Rights Reserved