

Vishay Siliconix

COMPLIANT

## **Power MOSFET**

| PRODUCT SUMMARY                 |                              |  |  |  |  |
|---------------------------------|------------------------------|--|--|--|--|
| V <sub>DS</sub> (V)             | 60                           |  |  |  |  |
| $R_{DS(on)}\left(\Omega\right)$ | V <sub>GS</sub> = 5.0 V 0.10 |  |  |  |  |
| Q <sub>g</sub> (Max.) (nC)      | 18                           |  |  |  |  |
| Q <sub>gs</sub> (nC)            | 4.5                          |  |  |  |  |
| Q <sub>gd</sub> (nC)            | 12                           |  |  |  |  |
| Configuration                   | Single                       |  |  |  |  |



### **FEATURES**

- · Dynamic dV/dt Rating
- Surface Mount (IRLR024/SiHLR024)
- Straight Lead (IRLU024/SiHLU024)
- · Available in Tape and Reel
- · Logic-Level Gate Drive
- R<sub>DS(on)</sub> Specified at V<sub>GS</sub> = 4 V and 5 V
- · Fast Switching
- Lead (Pb)-free Available

### **DESCRIPTION**

Third generation Power MOSFETs from Vishay provide the designer with the best combination of fast switching, ruggedized device design, low on-resistance and cost-effectiveness.

The DPAK is designed for surface mounting using vapor phase, infrared, or wave soldering techniques. The straight lead version (IRLU/SiHLU series) is for through-hole mounting applications. Power dissipation levels up to 1.5 W are possible in typical surface mount applications.

| ORDERING INFORMATION |               |                        |               |  |  |
|----------------------|---------------|------------------------|---------------|--|--|
| Package              | DPAK (TO-252) | DPAK (TO-252)          | IPAK (TO-251) |  |  |
| Lead (Pb)-free       | IRLR024PbF    | IRLR024TRPbFa          | IRLU024PbF    |  |  |
|                      | SiHLR024-E3   | SiHLR024T-E3a          | SiHLU024-E3   |  |  |
| SnPb                 | IRLR024       | IRLR024TR <sup>a</sup> | IRLU024       |  |  |
| SIIFD                | SiHLR024      | SiHLR024Ta             | SiHLU024      |  |  |

### Note

a. See device orientation.

| PARAMETER                                                                 |                          |                                                                       | SYMBOL                            | LIMIT            | UNIT   |  |
|---------------------------------------------------------------------------|--------------------------|-----------------------------------------------------------------------|-----------------------------------|------------------|--------|--|
| Drain-Source Voltage                                                      |                          |                                                                       | $V_{DS}$                          | 60               |        |  |
| Gate-Source Voltage                                                       |                          |                                                                       | V <sub>GS</sub>                   | ± 10             | V      |  |
| Continuous Drain Current                                                  | V <sub>GS</sub> at 5.0 V | $T_{\rm C} = 25 ^{\circ}{\rm C}$<br>$T_{\rm C} = 100 ^{\circ}{\rm C}$ | I-                                | 14               |        |  |
| Continuous Diain Current                                                  | V <sub>GS</sub> at 5.0 V | T <sub>C</sub> = 100 °C                                               | ID                                | 9.2              | Α      |  |
| Pulsed Drain Current <sup>a</sup>                                         | I <sub>DM</sub>          | 56                                                                    |                                   |                  |        |  |
| Linear Derating Factor                                                    |                          |                                                                       |                                   | 0.33             | - W/°C |  |
| Linear Derating Factor (PCB Mount)e                                       |                          | 0.020                                                                 | ] W//C                            |                  |        |  |
| Single Pulse Avalanche Energy <sup>b</sup>                                |                          |                                                                       | E <sub>AS</sub>                   | 91               | mJ     |  |
| Maximum Power Dissipation $T_C = 25  ^{\circ}C$                           |                          |                                                                       | В                                 | 42               | W      |  |
| Maximum Power Dissipation (PCB Mount) <sup>e</sup> T <sub>A</sub> = 25 °C |                          |                                                                       | P <sub>D</sub>                    | 2.5              |        |  |
| Peak Diode Recovery dV/dt <sup>c</sup>                                    |                          |                                                                       | dV/dt                             | 4.5              | V/ns   |  |
| Operating Junction and Storage Temperature Range                          |                          |                                                                       | T <sub>J</sub> , T <sub>stg</sub> | - 55 to + 150    | °C     |  |
| Soldering Recommendations (Peak Temperature)                              | for                      | 10 s                                                                  |                                   | 260 <sup>d</sup> |        |  |

- a. Repetitive rating; pulse width limited by maximum junction temperature (see fig. 11).
- b.  $V_{DD}=25$  V, starting  $T_J=25$  °C, L=541  $\mu H,~R_G=25$   $\Omega,~I_{AS}=14$  A (see fig. 12). c.  $I_{SD}\leq 17$  A,  $dI/dt\leq 140$  A/ $\mu s,~V_{DD}\leq V_{DS},~T_J\leq 150$  °C.
- d. 1.6 mm from case.
- e. When mounted on 1" square PCB (FR-4 or G-10 material).
- \* Pb containing terminations are not RoHS compliant, exemptions may apply

# IRLR024, IRLU024, SiHLR024, SiHLU024

# Vishay Siliconix



| THERMAL RESISTANCE RATINGS                           |                   |      |      |      |      |  |  |
|------------------------------------------------------|-------------------|------|------|------|------|--|--|
| PARAMETER                                            | SYMBOL            | MIN. | TYP. | MAX. | UNIT |  |  |
| Maximum Junction-to-Ambient                          | R <sub>thJA</sub> | -    | -    | 110  |      |  |  |
| Maximum Junction-to-Ambient (PCB Mount) <sup>a</sup> | R <sub>thJA</sub> | -    | -    | 50   | °C/W |  |  |
| Maximum Junction-to-Case (Drain)                     | R <sub>thJC</sub> | -    | -    | 3.0  |      |  |  |

### Note

a. When mounted on 1" square PCB (FR-4 or G-10 material).

| PARAMETER                                 | SYMBOL                | TES                                                                                                  | MIN.                                             | TYP. | MAX.  | UNIT  |      |  |
|-------------------------------------------|-----------------------|------------------------------------------------------------------------------------------------------|--------------------------------------------------|------|-------|-------|------|--|
| Static                                    |                       |                                                                                                      |                                                  |      |       |       |      |  |
| Drain-Source Breakdown Voltage            | V <sub>DS</sub>       | $V_{GS} = 0 \text{ V}, I_D = 250 \mu\text{A}$                                                        |                                                  | 60   | -     | -     | V    |  |
| V <sub>DS</sub> Temperature Coefficient   | $\Delta V_{DS}/T_{J}$ | Reference                                                                                            | e to 25 °C, I <sub>D</sub> = 1 mA                | -    | 0.068 | -     | V/°C |  |
| Gate-Source Threshold Voltage             | V <sub>GS(th)</sub>   | V <sub>DS</sub> =                                                                                    | · V <sub>GS</sub> , I <sub>D</sub> = 250 μA      | 1.0  | -     | 2.0   | V    |  |
| Gate-Source Leakage                       | I <sub>GSS</sub>      | ,                                                                                                    | V <sub>GS</sub> = ± 10 V                         | -    | -     | ± 100 | nA   |  |
| Zana Oata Wallana Busin Oamani            |                       | V <sub>DS</sub> =                                                                                    | V <sub>DS</sub> = 60 V, V <sub>GS</sub> = 0 V    |      | -     | 25    |      |  |
| Zero Gate Voltage Drain Current           | I <sub>DSS</sub>      | V <sub>DS</sub> = 48 V,                                                                              | V <sub>GS</sub> = 0 V, T <sub>J</sub> = 125 °C   | -    | -     | 250   | μΑ   |  |
| Durin Course On Olate Besisters           | -                     | V <sub>GS</sub> = 5.0 V                                                                              | $I_D = 8.4 A^b$                                  | -    | -     | 0.10  |      |  |
| Drain-Source On-State Resistance          | $R_{DS(on)}$          | V <sub>GS</sub> = 4.0 V                                                                              | $I_D = 7.0 \text{ A}^b$                          | -    | -     | 0.14  | Ω    |  |
| Forward Transconductance                  | 9 <sub>fs</sub>       | V <sub>DS</sub> =                                                                                    | 25 V, I <sub>D</sub> = 8.4 A <sup>b</sup>        | 7.3  | -     | -     | S    |  |
| Dynamic                                   |                       |                                                                                                      |                                                  |      |       |       | •    |  |
| Input Capacitance                         | C <sub>iss</sub>      | $V_{GS} = 0 \text{ V},$ $V_{DS} = 25 \text{ V},$ $f = 1.0 \text{ MHz}, \text{ see fig. } 5$          |                                                  | -    | 870   | -     | pF   |  |
| Output Capacitance                        | C <sub>oss</sub>      |                                                                                                      |                                                  | -    | 360   | -     |      |  |
| Reverse Transfer Capacitance              | C <sub>rss</sub>      |                                                                                                      |                                                  | -    | 53    | -     |      |  |
| Total Gate Charge                         | Qg                    | $V_{GS} = 5.0 \text{ V}$ $I_D = 17 \text{ A}, V_{DS} = 48 \text{ V},$ see fig. 6 and 13 <sup>b</sup> |                                                  | -    | -     | 18    | nC   |  |
| Gate-Source Charge                        | Q <sub>gs</sub>       |                                                                                                      |                                                  | -    | -     | 4.5   |      |  |
| Gate-Drain Charge                         | Q <sub>gd</sub>       |                                                                                                      |                                                  | -    | -     | 12    |      |  |
| Turn-On Delay Time                        | t <sub>d(on)</sub>    |                                                                                                      |                                                  | -    | 11    | -     |      |  |
| Rise Time                                 | t <sub>r</sub>        | $V_{DD} = 30 \text{ V}, I_D = 17 \text{ A},$                                                         |                                                  | -    | 110   | -     | ns   |  |
| Turn-Off Delay Time                       | t <sub>d(off)</sub>   | $R_G = 9.0 \Omega$ , $R_D = 1.7 \Omega$ , see fig. $10^b$                                            |                                                  | -    | 23    | -     |      |  |
| Fall Time                                 | t <sub>f</sub>        | ]                                                                                                    |                                                  | -    | 41    | -     |      |  |
| Internal Drain Inductance                 | L <sub>D</sub>        | Between lead,<br>6 mm (0.25") from                                                                   |                                                  | -    | 4.5   | -     | nU   |  |
| Internal Source Inductance                | L <sub>S</sub>        | package and center of die contact <sup>c</sup>                                                       |                                                  | -    | 7.5   | -     | - nH |  |
| Drain-Source Body Diode Characteristic    | s                     |                                                                                                      |                                                  |      | •     | •     |      |  |
| Continuous Source-Drain Diode Current     | I <sub>S</sub>        | MOSFET symbol showing the integral reverse p - n junction diode                                      |                                                  | -    | -     | 14    | _    |  |
| Pulsed Diode Forward Current <sup>a</sup> | I <sub>SM</sub>       |                                                                                                      |                                                  | -    | -     | 56    | A    |  |
| Body Diode Voltage                        | $V_{SD}$              | T <sub>J</sub> = 25 °C                                                                               | $I_{S} = 14 \text{ A}, V_{GS} = 0 \text{ V}^{b}$ | -    | -     | 1.5   | V    |  |
| Body Diode Reverse Recovery Time          | t <sub>rr</sub>       | T 05 00 1                                                                                            | 47 A dl/d+ 400 A/ h                              | -    | 130   | 260   | ns   |  |
| Body Diode Reverse Recovery Charge        | Q <sub>rr</sub>       | $T_J = 25 ^{\circ}\text{C}, I_F = 17 \text{A}, dI/dt = 100 \text{A/}\mu\text{s}^b$                   |                                                  | -    | 0.75  | 1.5   | μC   |  |
| Forward Turn-On Time                      | t <sub>on</sub>       | Intrinsic tu                                                                                         | urn-on is dominated by L <sub>S</sub> and L      |      |       | _D)   |      |  |

### Notes

- a. Repetitive rating; pulse width limited by maximum junction temperature (see fig. 11).
- b. Pulse width  $\leq$  300  $\mu$ s; duty cycle  $\leq$  2 %.



### TYPICAL CHARACTERISTICS 25 °C, unless otherwise noted



Fig. 1 - Typical Output Characteristics, T<sub>C</sub> = 25 °C



Fig. 2 - Typical Output Characteristics, T<sub>C</sub> = 150 °C



Fig. 3 - Typical Transfer Characteristics



Fig. 4 - Normalized On-Resistance vs. Temperature

# IRLR024, IRLU024, SiHLR024, SiHLU024

# Vishay Siliconix





Fig. 5 - Typical Capacitance vs. Drain-to-Source Voltage



Fig. 7 - Typical Source-Drain Diode Forward Voltage



Fig. 6 - Typical Gate Charge vs. Gate-to-Source Voltage



Fig. 8 - Maximum Safe Operating Area







Fig. 9 - Maximum Drain Current vs. Case Temperature



Fig. 10a - Switching Time Test Circuit



Fig. 10b - Switching Time Waveforms



Fig. 11 - Maximum Effective Transient Thermal Impedance, Junction-to-Case

# Vishay Siliconix





Fig. 12a - Unclamped Inductive Test Circuit



Fig. 12b - Unclamped Inductive Waveforms



Fig. 12c - Maximum Avalanche Energy vs. Drain Current



Fig. 13a - Basic Gate Charge Waveform



Fig. 13b - Gate Charge Test Circuit



### Peak Diode Recovery dV/dt Test Circuit





 $^*$  V<sub>GS</sub> = 5 V for logic level and 3 V drive devices

Fig. 14 - For N-Channel

Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see <a href="https://www.vishay.com/ppg?91322">www.vishay.com/ppg?91322</a>.



### **TO-252AA (HIGH VOLTAGE)**



| MILLIMETERS |      | INC   | HES       |       |
|-------------|------|-------|-----------|-------|
| DIM.        | MIN. | MAX.  | MIN.      | MAX.  |
| Е           | 6.40 | 6.73  | 0.252     | 0.265 |
| L           | 1.40 | 1.77  | 0.055     | 0.070 |
| L1          | 2.74 | 3 REF | 0.108     | REF   |
| L2          | 0.50 | 8 BSC | 0.020     | ) BSC |
| L3          | 0.89 | 1.27  | 0.035     | 0.050 |
| L4          | 0.64 | 1.01  | 0.025     | 0.040 |
| D           | 6.00 | 6.22  | 0.236     | 0.245 |
| Н           | 9.40 | 10.40 | 0.370     | 0.409 |
| b           | 0.64 | 0.88  | 0.025     | 0.035 |
| b2          | 0.77 | 1.14  | 0.030     | 0.045 |
| b3          | 5.21 | 5.46  | 0.205     | 0.215 |
| е           | 2.28 | 6 BSC | 0.090 BSC |       |
| Α           | 2.20 | 2.38  | 0.087     | 0.094 |
| A1          | 0.00 | 0.13  | 0.000     | 0.005 |
| С           | 0.45 | 0.60  | 0.018     | 0.024 |
| c2          | 0.45 | 0.58  | 0.018     | 0.023 |
| D1          | 5.30 | -     | 0.209     | -     |
| E1          | 4.40 | -     | 0.173     | -     |
| θ           | 0'   | 10'   | 0'        | 10'   |

ECN: S-81965-Rev. A, 15-Sep-08

DWG: 5973

#### Notes

- 1. Package body sizes exclude mold flash, protrusion or gate burrs. Mold flash, protrusion or gate burrs shall not exceed 0.10 mm per side.
- 2. Package body sizes determined at the outermost extremes of the plastic body exclusive of mold flash, gate burrs and interlead flash, but including any mismatch between the top and bottom of the plastic body.
- 3. The package top may be smaller than the package bottom.
- 4. Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall be 0.10 mm total in excess of "b" dimension at maximum material condition. The dambar cannot be located on the lower radius of the foot.

Document Number: 91344 www.vishay.com Revision: 15-Sep-08



### **TO-251AA (HIGH VOLTAGE)**



Section B - B and C - C

|      | MILLIN | METERS | INC   | HES   |
|------|--------|--------|-------|-------|
| DIM. | MIN.   | MAX.   | MIN.  | MAX.  |
| Α    | 2.18   | 2.39   | 0.086 | 0.094 |
| A1   | 0.89   | 1.14   | 0.035 | 0.045 |
| b    | 0.64   | 0.89   | 0.025 | 0.035 |
| b1   | 0.65   | 0.79   | 0.026 | 0.031 |
| b2   | 0.76   | 1.14   | 0.030 | 0.045 |
| b3   | 0.76   | 1.04   | 0.030 | 0.041 |
| b4   | 4.95   | 5.46   | 0.195 | 0.215 |
| С    | 0.46   | 0.61   | 0.018 | 0.024 |
| c1   | 0.41   | 0.56   | 0.016 | 0.022 |
| c2   | 0.46   | 0.86   | 0.018 | 0.034 |
| D    | 5.97   | 6.22   | 0.235 | 0.245 |

|      | MILLIN | IETERS            | INC   | HES   |
|------|--------|-------------------|-------|-------|
| DIM. | MIN.   | MAX.              | MIN.  | MAX.  |
| D1   | 5.21   | -                 | 0.205 | -     |
| Е    | 6.35   | 6.73              | 0.250 | 0.265 |
| E1   | 4.32   | -                 | 0.170 | -     |
| е    | 2.29   | 2.29 BSC 2.29 BSC |       | BSC   |
| L    | 8.89   | 9.65              | 0.350 | 0.380 |
| L1   | 1.91   | 2.29              | 0.075 | 0.090 |
| L2   | 0.89   | 1.27              | 0.035 | 0.050 |
| L3   | 1.14   | 1.52              | 0.045 | 0.060 |
| θ1   | 0'     | 15'               | 0'    | 15'   |
| θ2   | 25'    | 35'               | 25'   | 35'   |
|      |        |                   |       |       |

ECN: S-82111-Rev. A, 15-Sep-08

DWG: 5968

#### Notes

- 1. Dimensioning and tolerancing per ASME Y14.5M-1994.
- 2. Dimension are shown in inches and millimeters.
- 3. Dimension D and E do not include mold flash. Mold flash shall not exceed 0.13 mm (0.005") per side. These dimensions are measured at the outermost extremes of the plastic body.
- 4. Thermal pad contour optional with dimensions b4, L2, E1 and D1.
- 5. Lead dimension uncontrolled in L3.
- 6. Dimension b1, b3 and c1 apply to base metal only.
- 7. Outline conforms to JEDEC outline TO-251AA.

Document Number: 91362 Revision: 15-Sep-08





Vishay

# **Disclaimer**

ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product.

Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability.

Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and/or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein.

Except as expressly indicated in writing, Vishay products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the Vishay product could result in personal injury or death. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk and agree to fully indemnify and hold Vishay and its distributors harmless from and against any and all claims, liabilities, expenses and damages arising or resulting in connection with such use or sale, including attorneys fees, even if such claim alleges that Vishay or its distributor was negligent regarding the design or manufacture of the part. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.

Document Number: 91000 www.vishay.com Revision: 11-Mar-11