# ORCA OR3Cxx (5 V) and OR3Txxx (3.3 V) Series Field-Programmable Gate Arrays #### **Features** - High-performance, cost-effective, 0.35 μm 4-level metal technology, with a migration plan to 0.25 μm technology (4- or 5-input look-up table delay of 1.7 ns with -5 speed grade in 0.35 μm). - Up to 186,000 usable gates in 0.35 μm, expanding to 320,000 usable gates in 0.25 μm. - Up to 452 user I/Os in 0.35 μm. (OR3Txxx I/Os are 5 V tolerant to allow interconnection to both 3.3 V and 5 V devices, selectable on a per-pin basis.) - New twin-quad Programmable Function Unit (PFU) architecture with eight 16-bit Look-Up Tables (LUTs) per PFU, organized in two nibbles for use in nibble- or byte-wide functions. Allows for mixed arithmetic and logic functions in a single PFU. - Nine user registers per PFU, one following each LUT, plus one extra. All have programmable clock enable and local set/reset, plus a global set/reset that can be disabled per PFU. - New Flexible Input Structure (FINS) of the PFUs provides a routability enhancement for LUTs with shared inputs and the logic flexibility of LUTs with independent inputs. - Fast-carry logic and routing to adjacent PFUs for nibble-, byte-wide, or longer arithmetic functions, with the new option to register the PFU carry-out. - New soft-wired LUTs (SWL) allow fast cascading of up to three levels of LUT logic in a single PFU for up to 40% speed improvement (-5 speed grade). - New Supplemental Logic and Interconnect Cell (SLIC) provides 3-statable buffers, up to 10-bit decoder, and PAL-like AND-OR with optional INVERT in each Programmable Logic Cell (PLC). - Abundant hierarchical routing resources based on routing two data nibbles and two control lines per set provide for faster place and route implementations and less routing delay. - TTL or CMOS input levels programmable per pin for the OR3Cxx (5.0 V) devices. - Individually programmable drive capability: 12 mA sink/6 mA source or 6 mA sink/3 mA source. - Built-in boundary scan (IEEE1149.1 JTAG) and 3-state all I/O pins (TS ALL) testability functions. - Enhanced system clock routing for low skew, highspeed clocks originating on-chip or at any I/O. - Up to four new ExpressCLK inputs allow extremely fast clocking of signals on- and off-chip plus access to internal general clock routing. - New StopCLK feature to glitchlessly stop/start ExpressCLKs independently by user command. - New Programmable I/O (PIO) has: - Fast-capture input latch and input flip-flop (FF)/ latch for reduced input setup time and zero hold time - Capability to (de)multiplex I/O signals - Fast access to SLIC for decodes and PAL-like functions - Output FF and two-signal function generator to reduce CLK to output propagation delay - Fast open-drain drive capability Table 1. ORCA OR3C/Txxx Series FPGAs | Device | Usable Gates <sup>‡</sup> | Registers | Max User<br>RAM Bits | User I/Os | Array Size | |----------|---------------------------|-----------|----------------------|-----------|------------| | OR3C/T55 | 40K-80K | 3492 | 41K | 292 | 18 x 18 | | OR3C/T80 | 58K—116K | 5060 | 62K | 356 | 22 x 22 | | OR3T125 | 92K186K | 7952 | 100K | 452 | 28 x 28 | <sup>‡</sup> The usable gate counts range from a logic-only gate count to a gate count assuming 30% of the PFUs/SLICs being used as RAMs. The logic-only gate count includes each PFU/SLIC (counted as 108 gates per PFU/SLIC), including 12 gates per LUT/FF pair (eight per PFU), and 12 gates per SLIC/FF pair (one per PFU). Each of the four PIOs per PIC is counted as 16 gates (two FFs, fast capture latch, output logic, CLK drivers, and I/O buffers). PFUs used as RAM are counted at four gates per bit, with each PFU capable of implementing a 32 x 4 RAM (or 512 gates) per PFU. ### **Table of Contents** | Contents | Page | Contents | Page | |--------------------------------------------------------|------|--------------------------------------------------------------------------|-------| | Features | 2-5 | FPGA States of Operation | 2-85 | | System-Level Features | 2-7 | Initialization | 2-85 | | Description | | Configuration | 2-86 | | FPGA Overview | 2-8 | Start-Up | 2-87 | | PLC Logic | 2-8 | Reconfiguration | | | PIC Logic | 2-9 | Partial Reconfiguration | 2-88 | | System Features | 2-9 | Other Configuration Options | 2-88 | | Routing | 2-9 | Configuration Data Format | 2-89 | | Configuration | | Using ORCA Foundry to Generate | | | ORCA Foundry Development System | | Configuration RAM Data | 2-89 | | Architecture | | Configuration Data Frame | | | Programmable Logic Cells | | Bit Stream Error Checking | | | Programmable Function Unit | | FPGA Configuration Modes | | | Look-Up Table Operating Modes | | Master Parallel Mode | | | Supplemental Logic and Interconnect | | Master Serial Mode | | | Cell (SLIC) | 2-22 | Asynchronous Peripheral Mode | | | PLC Latches/Flip-Flops | | Microprocessor Interface (MPI) Mode | 2-94 | | PLC Routing Resources | | Slave Serial Mode | | | PLC Architectural Description | | Slave Parallel Mode | | | Programmable Input/Output Cells | | Daisy-Chaining | | | 5 V Tolerant I/O | | Absolute Maximum Ratings | | | Inputs | | Recommended Operating Conditions | 2 00 | | Outputs | | Electrical Characteristics | 2 100 | | PIC Routing Resources | | Timing Characteristics | | | PIC Architectural Description | | Description | 2 102 | | High-Level Routing Resources | | PFU Timing | | | Interquad Routing | | PLC Timing | | | Programmable Corner Cell Routing | | SLIC Timing | | | | | PIO Timing | | | PIC Interquad (MID) Routing Clock Distribution Network | | Special Function Blocks Timing | | | PFU Clock Sources | | Clock Timing | | | Clock Distribution in the PLC Array | | Configuration Timing | | | Clock Courses to the DLC Array | 2.52 | Readback Timing | | | Clock Sources to the PLC Array | 2-53 | | | | | | Input/Output Buffer Measurement Conditions Output Buffer Characteristics | | | ExpressCLK Inputs | | OR3Cxx | | | Selecting Clock Input Pins | | | | | Special Function Blocks | | OR3Txxx | | | Single Function Blocks | | Estimating Power DissipationOR3Cxx | | | Boundary Scan | | | | | Microprocessor Interface (MPI) | 2-65 | OR3Txxx | | | PowerPC System | | PCM Power Dissipation | | | i960 System | | Pin Information | | | MPI Interface to FPGA | | Pin Descriptions | | | MPI Setup and Control | | Package Compatibility | 2-150 | | Programmable Clock Manager (PCM) | | Compatibility with OR2C/TxxA Series | 2-151 | | PCM Registers | | Ordering Information | | | Delay-Locked Loop (DLL) Mode | | Index | 2-199 | | Phase-Locked Loop (PLL) Mode | | | | | PCM/FPGA Internal Interface | | | | | PCM Operation | | | | | PCM Detailed Programming | | | | | PCM Applications | | | | | PCM Cautions | 2-84 | | | ### 2 ### **System-Level Features** System-level features reduce glue logic requirements and make a system on a chip possible. These features in the *ORCA* OR3C/Txxx include: - Full PCI Local Bus compliance - New dual-use Microprocessor Interface (MPI) can be used for configuration, readback, device control, and device status, as well as for a general-purpose interface to the FPGA. Glueless interface to i960 and PowerPC processors with user-configurable address space provided. - New parallel readback of configuration data capability with the built-in microprocessor interface - New Programmable Clock Manager (PCM) adjusts clock phase and duty cycle for input clock rates from 5 MHz to 80 MHz. The PCM may be combined with FPGA logic to create complex functions, such as digital phase-locked loops (DPLL), frequency counters, and frequency synthesizers or clock doublers. Two PCMs are provided per device. - True, internal, 3-state, bidirectional buses with simple control provided by the new SLIC. - 32 x 4 RAM per PFU, configurable as single- or dualport at >125 MHz. Create large, fast RAM/ROM blocks (128 x 8 in only eight PFUs) using the new SLIC decoders as bank drivers. Table 2. ORCA OR3C/Txxx System Performance | Danamatan | # DEU- | | | I India | | |-------------------------------------------|--------|-------|-------|---------|------| | Parameter | # PFUs | -4 | -5 | -6 | Unit | | 16-bit Loadable Up/Down Counter | 2 | 68 | 90 | 121 | MHz | | 16-bit Accumulator | 2 | 68 | 90 | 121 | MHz | | 8 x 8 Parallel Multiplier: | | | | | 1 | | Multiplier Mode, Unpipelined <sup>1</sup> | 11.5 | 23 | 31 | 41 | MHz | | ROM Mode, Unpipelined <sup>2</sup> | 8 | 58 | 76 | 104 | MHz | | Multiplier Mode, Pipelined <sup>3</sup> | 15 | 85 | 119 | 163 | MHz | | 32 x 16 RAM (synchronous): | | | | | | | Single-port, 3-state Bus <sup>4</sup> | 4 | 128 | 174 | 235 | MHz | | Dual-port <sup>5</sup> | 4 | 157 | 209 | 283 | MHz | | 128 x 8 RAM (synchronous): | | | | | | | Single-port, 3-state Bus <sup>4</sup> | 8 | 113 | 153 | 208 | MHz | | Dual-port <sup>5</sup> | 8 | 113 | 153 | 208 | MHz | | 8-bit Address Decode (internal): | | | | | | | Using Soft-wired LUTs | 0.25 | 4.87 | 3.66 | 2.69 | ns | | Using SLICs <sup>6</sup> | 0 | 2.35 | 1.82 | 1.36 | ns | | 32-bit Address Decode (internal): | | | | | | | Using Soft-wired LUTs | 2 | 15.05 | 11.20 | 8.01 | ns | | Using SLICs <sup>7</sup> | 0 | 5.90 | 4.53 | 3.41 | ns | | 36-bit Parity Check (internal) | 2 | 15.05 | 11.20 | 8.01 | ns | <sup>1.</sup> Implemented using 8 x 1 multiplier mode (unpipelined), register-to-register, two 8-bit inputs, one 16-bit output. Note: Shaded values are advance information and are valid for OR3Txxx devices only. <sup>2.</sup> Implemented using two 32 x 12 ROMs and one 12-bit adder, one 8-bit input, one fixed operand, one 16-bit output. <sup>3.</sup> Implemented using 8 x 1 multiplier mode (fully pipelined), two 8-bit inputs, one 16-bit output (7 of 15 PFUs contain only pipelining registers). <sup>4.</sup> Implemented using 32 x 4 RAM mode with read data on 3-state buffer to bidirectional read/write bus. <sup>5.</sup> Implemented using 32 x 4 dual-port RAM mode. <sup>6.</sup> Implemented in one partially occupied SLIC with decoded output set up to CE in same PLC. <sup>7.</sup> Implemented in five partially occupied SLICs. ### Description #### **FPGA Overview** The ORCA OR3C/Txxx FPGAs are a new generation of SRAM-based FPGAs built on the successful OR2C/TxxA FPGA Series from Lucent Technologies Microelectronics Group, with enhancements and innovations geared toward today's high-speed designs and tomorrow's systems on a single chip. Designed from the start to be synthesis friendly and to reduce place and route times while maintaining the complete routability of the ORCA 2C/2T devices, the OR3C/Txxx Series more than doubles the logic available in each logic block and incorporates system-level features that can further reduce logic requirements and increase system speed. ORCA OR3C/Txxx devices contain many new patented enhancements and are offered in a variety of packages, speed grades, and temperature ranges. The ORCA OR3C/Txxx Series FPGAs consists of three basic elements: Programmable Logic Cells (PLCs), Programmable Input/output Cells (PICs), and system-level features. An array of PLCs is surrounded by PICs. Each PLC contains a programmable function unit (PFU), a Supplemental Logic and Interconnect Cell (SLIC), local routing resources, and configuration RAM. Most of the FPGA logic is performed in the PFU, but decoders, PAL-like functions, and 3-state buffering can be performed in the SLIC. The PICs provide device inputs and outputs and can be used to register signals and to perform input demultiplexing, output multiplexing, and other functions on two output signals. Some of the system-level functions include the new Microprocessor Interface (MPI) and the Programmable Clock Manager (PCM). ### **PLC Logic** Each PFU within a PLC contains eight 4-input (16-bit) look-up tables (LUTs), eight latches/flip-flops (FFs), and one additional flip-flop that may be used independently or with arithmetic functions. The PFU is organized in a twin-quad fashion: two sets of four LUTs and FFs that can be controlled independently. LUTs may also be combined for use in arithmetic functions using fast-carry chain logic in either 4-bit or 8-bit modes. The carry-out of either mode may be registered in the ninth FF for pipelining. Each PFU may also be configured as a synchronous 32 x 4 single- or dual-port RAM or ROM. The FFs (or latches) may obtain input from LUT outputs or directly from invertible PFU inputs, or they can be tied high or tied low. The FFs also have programmable clock polarity, clock enables, and local set/reset. The SLIC is connected to PLC routing resources and to the outputs of the PFU. It contains 3-state, bidirectional buffers and logic to perform up to a 10-bit AND function for decoding, or an AND-OR with optional INVERT (AOI) to perform *PAL*-like functions. The 3-state drivers in the SLIC and their direct connections to the PFU outputs make fast, true 3-state buses possible within the FPGA, reducing required routing and allowing for real-world system performance. ## 2 ### **Description** (continued) ### **PIC Logic** The OR3C/Txxx PIC addresses the demand for everincreasing system clock speeds. Each PIC contains four programmable inputs/outputs (PIOs) and routing resources. On the input side, each PIO contains a fast capture latch that is clocked by an *ExpressCLK*. This latch is followed by a latch/FF that is clocked by a system clock from the internal general clock routing. The combination provides for very low setup requirements and zero hold times for signals coming on-chip. It may also be used to demultiplex an input signal, such as a multiplexed address/data signal, and register the signals without explicitly building a demultiplexer. Two input signals are available to the PLC array from each PIO, and the *ORCA* 2C/2T capability to use any input pin as a clock or other global input is maintained. On the output side of each PIO, two outputs from the PLC array can be routed to each output flip-flop, and logic can be associated with each I/O pad. The output logic associated with each pad allows for multiplexing of output signals and other functions of two output signals. The output FF in combination with output signal multiplexing, is particularly useful for registering address signals to be multiplexed with data, allowing a full clock cycle for the data to propagate to the output. The I/O buffer associated with each pad is very similar to the ORCA 2C/2T Series buffer with a new, fast, open-drain option for ease of use on system buses. ### **System Features** The OR3C/Txxx Series also provides system-level functionality by means of its dual-use microprocessor interface and its innovative programmable clock manager. These functional blocks allow for easy glueless system interfacing and the capability to adjust to varying conditions in today's high-speed systems. ### Routing The abundant routing resources of the *ORCA* 3C/3T FPGAs are organized to route signals individually or as buses with related control signals. Clocks are routed on a low-skew, high-speed distribution network and may be sourced from PLC logic, externally from any I/O pad, or from the very fast *ExpressCLK* pins. Express-CLKs may be glitchlessly and independently enabled and disabled with a programmable control signal using the new *StopCLK* feature. The improved PIC routing resources are now similar to the patented intra-PLC routing resources and provide great flexibility in moving signals to and from the PIOs. This flexibility translates into an improved capability to route designs at the required speeds when the I/O signals have been locked to specific pins. ### Configuration The FPGA's functionality is determined by internal configuration RAM. The FPGA's internal initialization/ configuration circuitry loads the configuration data at powerup or under system control. The RAM is loaded by using one of several configuration modes. The configuration data resides externally in an EEPROM or any other storage media. Serial EEPROMs provide a simple, low pin count method for configuring FPGAs. A new, easy method for configuring the devices is through the microprocessor interface. ### **Description** (continued) ### **ORCA** Foundry Development System The ORCA Foundry Development System is used to process a design from a netlist to a configured FPGA. This system is used to map a design onto the ORCA architecture and then place and route it using ORCA Foundry's timing-driven tools. The development system also includes interfaces to, and libraries for, other popular CAE tools for design entry, synthesis, simulation, and timing analysis. The ORCA Foundry Development System interfaces to front-end design entry tools and provides the tools to produce a configured FPGA. In the design flow, the user defines the functionality of the FPGA at two points in the design flow: at design entry and at the bit stream generation stage. Following design entry, the development system's map, place, and route tools translate the netlist into a routed FPGA. A static timing analysis tool is provided to determine device speed and a back-annotated netlist can be created to allow simulation. Timing and simulation output files from *ORCA* Foundry are also compatible with many third-party analysis tools. Its bit stream generator is then used to generate the configuration data which is loaded into the FPGA's internal configuration RAM. When using the bit stream generator, the user selects options that affect the functionality of the FPGA. Combined with the front-end tools, *ORCA* Foundry produces configuration data that implements the various logic and routing options discussed in this data sheet. #### **Architecture** The ORCA 3C/3T Series FPGA comprises three basic elements: PLCs, PICs, and system-level functions. Figure 1 shows an array of programmable logic cells (PLCs) surrounded by programmable input/output cells (PICs). Also shown are the interquad routing blocks (hIQ, vIQ) present in the OR3C/3Txxx Series. System-level functions (located in the corners of the array) and the routing resources and configuration RAM are not shown in Figure 1. The OR3C/T55 array in Figure 1 has PLCs arranged in an array of 18 rows and 18 columns. The location of a PLC is indicated by its row and column so that a PLC in the second row and the third column is R2C3. PlCs are located on all four sides of the FPGA between the PLCs and the device edge. PlCs are indicated using PT and PB to designate PlCs on the top and bottom sides of the array, respectively, and PL and PR to designate PlCs along the left and right sides of the array, respectively. The position of a PlC on an edge of the array is indicated by a number, counting from left to right for PT and PB and top to bottom for PL and PR PlCs. Each PIC contains routing resources and four programmable I/Os (PIOs). Each PIO contains the necessary I/O buffers to interface to bond pads. PIOs in the OR3C/Txxx FPGAs also contain input and output FFs, fast open-drain capability on output buffers, special output logic functions, and signal multiplexing/demultiplexing capabilities. PLCs comprise a programmable function unit (PFU), a supplemental logic and interconnect cell (SLIC), and routing resources. The PFU is the main logic element of the PLC, containing elements for both combinatorial and sequential logic. Combinatorial logic is done in look-up tables (LUTs) located in the PFU. The PFU can be used in different modes to meet different logic requirements. The LUT's twin-quad architecture provides a configurable medium-/large-grain architecture that can be used to implement from one to eight independent combinatorial logic functions or a large number of complex logic functions using multiple LUTs. The flexibility of the LUT to handle wide input functions as well as multiple smaller input functions maximizes the gate count per PFU while increasing system speed. The LUTs can be programmed to operate in one of three modes: combinatorial, ripple, or memory. In combinatorial mode, the LUTs can realize any 4- or 5-input logic function and many multilevel logic functions using *ORCA*'s soft-wired LUT (*SWL*) connections. In ripple mode, the high-speed carry logic is used for arithmetic functions, comparator functions, or enhanced data path functions. In memory mode, the LUTs can be used as a 32 x 4 synchronous read/write or read-only memory, in either single- or dual-port mode. ### Architecture (continued) | • | <u> </u> | | | | | | | - | | i | | | | | | | | | عصب | i | |-----------------------------------------|----------|-------|-------|-------|-------|-------|-------|-------|-------|------|----------|--------|--------|--------|--------|--------------|--------|--------|----------|--------| | ٦ | PT1 | PT2 | РТЗ | PT4 | PT5 | PT6 | P17 | PT8 | PT9 | TMID | PT10 | PT11 | PT12 | PT13 | PT14 | PT15 | PT16 | PT17 | PT18 | Т | | P.1 | R1C1 | R1C2 | RIC3 | R1C4 | R1C5 | R1C6 | R1C7 | R1C8 | R1C9 | | R1C10 | R1C11 | F1C12 | R1C13 | R1C14 | R1C15 | F1C16 | R1C17 | R1C18 | | | Pi.2 | R2C1 | R2C2 | R2C3 | R2C4 | R2C5 | R2C6 | R2C7 | R2C8 | R2C9 | VIQ | R2C10 | R2C11 | R2C12 | R2C13 | R2C14 | <b>92C15</b> | R2C16 | R2C17 | R2C18 | | | PL3 | R3C1 | R3C2 | FI3C3 | R3C4 | R3C5 | R3C6 | R3C7 | R3C8 | R3C9 | | R3C10 | R3C11 | R3C12 | R3C13 | R3C14 | R3C15 | A13C16 | R3C17 | R3C18 | | | Pf.4 | FI4C1 | R4C2 | R4C3 | R4C4 | R4C5 | R4C6 | R4C7 | R4C8 | R4C9 | | R4C10 | R4C11 | R4C12 | R4C13 | R4C14 | R4C15 | R4C16 | R4C17 | R4C18 | | | PLS | R5C1 | R5C2 | R5C3 | R5C4 | R5C5 | R5C6 | R5C7 | R5C8 | R5C9 | | R5C10 | R5C11 | R5C12 | R5C13 | R5C14 | R5C15 | R5C16 | R5C17 | R5C18 | | | Pie | R6C1 | R6C2 | R6C3 | R6C4 | R6C5 | R6C6 | R6C7 | R6C8 | R6C9 | | R6C10 | R6C11 | R6C12 | R6C13 | R6C14 | R6015 | R6C16 | R6C17 | R6C18 | | | PL7 | R7C1 | R7C2 | A7C3 | R7C4 | R7C5 | R7C6 | R7C7 | R7C8 | R7C9 | | R7C10 | R7C11 | R7C12 | R7C13 | R7C14 | R7C15 | R7C16 | R7C17 | R7C18 | | | PL8 | R8C1 | R8C2 | R8C3 | R8C4 | R8C5 | R8C6 | R8C7 | R8C8 | R8C9 | | R8C10 | R8C11 | R8C12 | R8C13 | R8C14 | R8C15 | R8C16 | R8C17 | RBC18 | | | 6.9 | R8C1 | R9C2 | R9C3 | R9C4 | R9C5 | R9C6 | R9C7 | R9C8 | R9C9 | | R9C10 | R9C11 | R9C12 | R9C13 | R9C14 | R9C15 | R9C16 | R9C17 | R9C18 | $\int$ | | CMID | | hIQ | | | | | | | | | | | | | | | | | - | | | P1.10 | R10C1 | R10C2 | R10C3 | R10C4 | R10C5 | R10C6 | R10C7 | R10C8 | R10C9 | | R10C10 | R10C11 | R10C12 | R10C13 | R10C14 | F(10C15 | R10C16 | R10C17 | R10C18 | 4 | | ======================================= | R11C1 | R11C2 | R11C3 | R11C4 | R11C5 | R11C6 | R11C7 | R11C8 | R11C9 | | R11C10 | R11C11 | R11C12 | R11C13 | R11C14 | R11C15 | R11C+6 | R11C17 | R11C18 | 4 | | PL12 | R12C1 | R12C2 | R12C3 | R12C4 | R12C5 | R12C6 | R12C7 | R12C8 | R12C9 | | R12C10 | R12C11 | R12C12 | R12C13 | R12C14 | R12C15 | R12C16 | R12C17 | R12C18 | 4 | | P.13 | R13C1 | F13C2 | R13C3 | R13C4 | R13C5 | R13C6 | R13C7 | R13C8 | R13C9 | | R13C10 | R13C11 | R13C12 | R13C13 | R13C14 | R13C15 | R13C16 | R13C17 | F13C18 | 4 | | P. 14 | R14C1 | R14C2 | R14C3 | R14C4 | R14C5 | R14C6 | R14C7 | R14C8 | R14C9 | | R14C10 | R14C11 | R14C12 | R14C13 | R14C14 | R14C15 | R14C16 | R14C17 | F14C18 | 4 | | PL15 | R15C1 | R15C2 | R15C3 | R15C4 | R15C5 | R15C6 | R15C7 | R15C8 | R15C9 | | R15C10 | R15C11 | R15C12 | R15C13 | R15C14 | R15C15 | R15016 | R15C17 | R15C18 | 3 | | PL16 | R16C1 | R16C2 | R16C3 | R16C4 | R16C5 | R16C6 | R16C7 | R16C8 | R1609 | | R16C10 | R16C11 | R16C12 | R16C13 | R16C14 | R16C15 | R16C+6 | R16C17 | F16C18 | 4 | | P.17 | R17C1 | R17G2 | R17C3 | R17C4 | R17C5 | R17C6 | R17C7 | R17C8 | R17C9 | | R17C10 | R17C11 | R17C12 | R17C13 | R17C14 | R17C15 | R17C16 | R17C17 | R17C18 | + | | PL18 | R18C1 | R18C2 | R18C3 | R18C4 | R18C5 | R18C6 | R18C7 | R18C8 | R18C9 | | <u> </u> | ļ | | | | | | R18C17 | <b> </b> | | | | PB1 | PB2 | PB3 | P84 | PB5 | PB6 | PB7 | PB8 | PB9 | BMID | PB10 | PB11 | PB12 | PB13 | PB14 | PB15 | PB16 | PB17 | PB18 | 1 | 5-4489(C).a Figure 1. OR3C/T55 Array ### **Programmable Logic Cells** The programmable logic cell (PLC) consists of a programmable function unit (PFU), a supplemental logic and interconnect cell (SLIC), and routing resources. All PLCs in the array are functionally identical with only minor differences in routing connectivity for improved routability. The PFU, which contains eight, 4-input LUTs, eight latches/FFs, and one FF for logic implementation, is discussed in the next section, followed by discussions of the SLIC and PLC routing resources. ### **Programmable Function Unit** The PFUs are used for logic. Each PFU has 50 external inputs and 18 outputs and can operate in several modes. The functionality of the inputs and outputs depends on the operating mode. The PFU uses 36 data input lines for the LUTs, eight data input lines for the latches/FFs, five control inputs (ASWE, CLK, CE, LSR, SEL), and a carry input (CIN) for fast arithmetic functions and general-purpose data input for the ninth FF. There are eight combinatorial data outputs (one from each LUT), eight latched/registered outputs (one from each latch/FF), a carry-out (COUT), and a registered carry-out (REGCOUT) that comes from the ninth FF. The carry-out signals are used principally for fast arithmetic functions. Figure 2 and Figure 3 show high-level and detailed views of the ports in the PFU, respectively. The eight sets of LUT inputs are labeled as Ko through K7 with each of the four inputs to each LUT having a suffix of \_x, where x is a number from 0 to 3. There are four F5 inputs labeled A through D. These inputs are used for a fifth LUT input for 5-input LUTs or as a selector for multiplexing two 4-input LUTs. The eight direct data inputs to the latches/FFs are labeled as DIN[7:0]. Registered LUT outputs are shown as Q[7:0], and combinatorial LUT outputs are labeled as F[7:0]. The PFU implements combinatorial logic in the LUTs and sequential logic in the latches/FFs. The LUTs are static random access memory (SRAM) and can be used for read/write or read-only memory. Each latch/FF can accept data from its associated LUT. Alternatively, the latches/FFs can accept direct data from DIN[7:0], eliminating the LUT delay if no combinatorial function is needed. Additionally, the CIN input can be used as a direct data source for the ninth FF. The LUT outputs can bypass the latches/FFs, which reduces the delay out of the PFU. It is possible to use the LUTs and latches/FFs more or less independently, allowing, for instance, a comparator function in the LUTs simultaneously with a shift register in the FFs. Figure 2. PFU Ports The PFU can be configured to operate in four modes: logic mode, half-logic mode, ripple mode, and memory (RAM/ROM) mode. In addition, ripple mode has four submodes and RAM mode can be used in either a single- or dual-port memory fashion. These submodes of operation are discussed in the following sections. 5-5743(F) Note: All multiplexers without select inputs are configuration selector multiplexers. Figure 3. Simplified PFU Diagram ### **Look-Up Table Operating Modes** The operating mode affects the functionality of the PFU input and output ports and internal PFU routing. For example, in some operating modes, the DIN[7:0] inputs are direct data inputs to the PFU latches/FFs. In memory mode, the same DIN[7:0] inputs are used as a 4-bit write data input bus and a 4-bit write address input bus into LUT memory. Table 3 lists the basic operating modes of the LUT. Figures 4 through 10 show block diagrams of the LUT operating modes. The accompanying descriptions demonstrate each mode's use for generating logic. #### **Table 3. Look-Up Table Operating Modes** | Mode | Function | |----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Logic | 4- and 5-input LUTs; soft-wired LUTs; latches/FFs with direct input or LUT input; CIN as direct input to ninth FF or as pass-through to COUT. | | Half Logic/<br>Half Ripple | Upper four LUTs and latches/FFs in logic mode; lower four LUTs and latches/FFs in ripple mode; CIN and ninth FF for logic or ripple functions. | | Ripple | All LUTs combined to perform ripple-through data functions. Eight LUT registers available for direct-in use or to register ripple output. Ninth FF dedicated to ripple out, if used. The submodes of ripple mode are adder/subtractor, counter, multiplier, and comparator. | | Memory | All LUTs and latches/FFs used to create a 32 x 4 synchronous dual-port RAM. Can be used as single-port or as ROM. | #### **PFU Control Inputs** Each PFU has five routable control inputs and an active-low, asynchronous global set/reset (GSRN) signal that affects all latches and FFs in the device. The five control inputs are CLK, LSR, CE, ASWE, and SEL, and their functionality for each logic mode of the PFU (discussed subsequently) is shown in Table 4. The clock signal to the PFU is CLK, CE stands for clock enable, which is its primary function. LSR is the local set/reset signal that can be configured as synchronous or asynchronous. The selection of set or reset is made for each latch/FF and is not a function of the signal itself. ASWE stands for add-subtract/write enable, which are its functions, along with being an optional clock enable, and SEL is used to dynamically select between direct PFU input and LUT output data as the input to the latches/FFs. All of the control signals can be disabled and/or inverted via the configuration logic. A disabled clock enable indicates that the clock is always enabled. A disabled LSR indicates that the latch/FF never sets/resets (except from GSRN). A disabled SEL input indicates that DIN[7:0] PFU inputs are routed to the latches/FFs. For logic and ripple modes of the PFU, the LSR, CE, and ASWE (as a clock enable) inputs can be disabled individually for each nibble (latch/FF[3:0], latch/FF[7:4]), and for the ninth FF. **Table 4. Control Input Functionality** | Mode | CLK | LSR | CE | ASWE | SEL | |----------------------------|----------------------------|-----------------------------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------|-----------------------------------------------------------------| | Logic | CLK to all latches/<br>FFs | LSR to all latches/FFs,<br>enabled per nibble<br>and for 9th FF | CE to all latches/FFs,<br>selectable per nibble<br>and for 9th FF | CE to all latches/FFs,<br>selectable per nibble<br>and for 9th FF | Select between LUT input and direct input for eight latches/FFs | | Half Logic/<br>Half Ripple | CLK to all latches/<br>FFs | LSR to all latches/FF,<br>enabled per nibble<br>and for 9th FF | CE to all latches/FFs,<br>selectable per nibble<br>and for 9th FF | Ripple logic control input | Select between LUT input and direct input for eight latches/FFs | | Ripple | CLK to all latches/<br>FFs | LSR to all latches/FFs,<br>enabled per nibble<br>and for 9th FF | CE to all latches/FFs,<br>selectable per nibble<br>and for 9th FF | Ripple logic control input | Select between LUT input and direct input for eight latches/FFs | | Memory<br>(RAM) | CLK to RAM | Port enable 2 | Port enable 1 | Write enable | Not used | | Memory<br>(ROM) | Optional for sync. outputs | Not used | Not used | Not used | Not used | #### **Logic Mode** The PFU diagram of Figure 3 represents the logic mode of operation. In logic mode, the eight LUTs are used individually or in flexible groups to implement user logic functions. The latches/FFs may be used in conjunction with the LUTs or separately with the direct PFU data inputs. There are three basic submodes of LUT operation in PFU logic mode: F4 mode, F5 mode, and soft-wired LUT (SWL) mode. Combinations of these submodes are possible in each PFU. F4 mode, shown simplified in Figure 4, illustrates the uses of the basic 4-input LUTs in the PFU. The output of an F4 LUT can be passed out of the PFU, captured at the LUTs associated latch/FF, or multiplexed with the adjacent F4 LUT output using one of the F5[A:D] inputs to the PFU. Only adjacent LUT pairs (K0 and K1, K2 and K3, K4 and K5, K6 and K7) can be multiplexed, and the output always goes to the even-numbered output of the pair. The F5 submode of the LUT operation, shown simplified in Figure 4, indicates the use of 5-input LUTs to implement logic. 5-input LUTs are created from two 4-input LUTs and a multiplexer. The F5 LUT is the same as the multiplexing of two F4 LUTs described previously with the constraint that the inputs to the F4 LUTs be the same. The F5[A:D] input is then used as the fifth LUT input. The equations for the two F4 LUTs will differ by the assumed value for the F5[A:D] input, one F4 LUT assuming that the F5[A:D] input is zero, and the other assuming it is a one. The selection of the appropriate F4 LUT output in the F5 MUX by the F5[A:D] signal creates a 5-input LUT. Any combination of F4 and F5 LUTs is allowed per PFU using the eight 16-bit LUTs, Examples are eight F4 LUTs, four F5 LUTs, and a combination of four F4 plus two F5 LUTs. Figure 4. Simplified F4 and F5 Logic Modes #### **Logic Mode** The PFU diagram of Figure 3 represents the logic mode of operation. In logic mode, the eight LUTs are used individually or in flexible groups to implement user logic functions. The latches/FFs may be used in conjunction with the LUTs or separately with the direct PFU data inputs. There are three basic submodes of LUT operation in PFU logic mode: F4 mode, F5 mode, and soft-wired LUT (SWL) mode. Combinations of these submodes are possible in each PFU. F4 mode, shown simplified in Figure 4, illustrates the uses of the basic 4-input LUTs in the PFU. The output of an F4 LUT can be passed out of the PFU, captured at the LUTs associated latch/FF, or multiplexed with the adjacent F4 LUT output using one of the F5[A:D] inputs to the PFU. Only adjacent LUT pairs (K0 and K1, K2 and K3, K4 and K5, K6 and K7) can be multiplexed, and the output always goes to the even-numbered output of the pair. The F5 submode of the LUT operation, shown simplified in Figure 4, indicates the use of 5-input LUTs to implement logic, 5-input LUTs are created from two 4-input LUTs and a multiplexer. The F5 LUT is the same as the multiplexing of two F4 LUTs described previously with the constraint that the inputs to the F4 LUTs be the same. The F5[A:D] input is then used as the fifth LUT input. The equations for the two F4 LUTs will differ by the assumed value for the F5[A:D] input, one F4 LUT assuming that the F5[A:D] input is zero, and the other assuming it is a one. The selection of the appropriate F4 LUT output in the F5 MUX by the F5[A:D] signal creates a 5-input LUT. Any combination of F4 and F5 LUTs is allowed per PFU using the eight 16-bit LUTs. Examples are eight F4 LUTs, four F5 LUTs, and a combination of four F4 plus two F5 LUTs. Figure 4. Simplified F4 and F5 Logic Modes #### Half-Logic Mode The OR3C/Txxx series of FPGAs is based upon a twinquad architecture in the PFUs. The byte-wide nature (eight LUTs, eight latches/FFs) may just as easily be viewed as two nibbles (two sets of four LUTs, four latches/FFs). The two nibbles of the PFU are organized so that any nibble-wide feature (excluding some softwired LUT topologies) can be swapped with any other nibble-wide feature in another PFU. This provides for very flexible use of logic and for extremely flexible routing. The half-logic mode of the PFU takes advantage of the twin-quad architecture and allows half of a PFU. K[7:4] and associated latches/FFs, to be used in logic mode while the other half of the PFU, K[3:0] and associated latches/FFs, is used in ripple mode. In half-logic mode, the ninth FF may be used as a general purpose FF or as a register in the ripple mode carry chain. #### Ripple Mode The PFU LUTs can be combined to do byte-wide ripple functions with high-speed carry logic. Each LUT has a dedicated carry-out net to route the carry to/from any adjacent LUT. Using the internal carry circuits, fast arithmetic, counter, and comparison functions can be implemented in one PFU. Similarly, each PFU has carry-in (CIN, FCIN) and carry-out (COUT, FCOUT) ports for fast-carry routing between adjacent PFUs. The ripple mode is generally used in operations on two data buses. A single PFU can support an 8-bit ripple function. Data buses of 4 bits and less can use the nibble-wide ripple chain that is available in half-logic mode. This nibble-wide ripple chain is also useful for longer ripple chains where the length modulo 8 is four or less. For example, a 12-bit adder (12 modulo 8 = 4) can be implemented in one PFU in ripple mode (8 bits) and one PFU in half-logic mode (4 bits), freeing half of a PFU for general logic mode functions. Each LUT has two operands and a ripple (generally carry) input, and provides a result and ripple (generally carry) output. A single bit is rippled from the previous LUT and is used as input into the current LUT. For LUT Ko, the ripple input is from the PFU CIN or FCIN port. The CIN/FCIN data can come from either the fast-carry routing (FCIN) or the PFU input (CIN), or it can be tied to logic 1 or logic 0. In the following discussions, the notations LUT K7/K3 and F[7:0]/F[3:0] are used to denote the LUT that provides the carry-out and the data outputs for full PFU ripple operation (K7, F[7:0]) and half-logic ripple operation (K3, F[3:0]), respectively. The ripple mode diagram in Figure 6 shows full PFU ripple operation, with half-logic ripple connections shown as dashed lines. The result output and ripple output are calculated by using generate/propagate circuitry. In ripple mode, the two operands are input into KZ[1] and KZ[0] of each LUT. The result bits, one per LUT, are F[7:0]/F[3:0] (see Figure 6). The ripple output from LUT K7/K3 can be routed on dedicated carry circuitry into any of four adjacent PLCs, and it can be placed on the PFU COUT/FCOUT outputs. This allows the PLCs to be cascaded in the ripple mode so that nibble-wide ripple functions can be expanded easily to any length. Result outputs and the carry-out may optionally be registered within the PFU. The capability to register the ripple results, including the carry output, provides for improved counter performance and simplified pipelining in arithmetic functions. Figure 6. Ripple Mode The ripple mode can be used in one of four submodes. The first of these is **adder-subtractor submode**. In this submode, each LUT generates three separate outputs. One of the three outputs selects whether the carry-in is to be propagated to the carry-out of the current LUT or if the carry-out needs to be generated. If the carry-out needs to be generated, this is provided by the second LUT output. The result of this selection is placed on the carry-out signal, which is connected to the next LUT carry-in or the COUT/FCOUT signal, if it is the last LUT (K7/K3). Both of these outputs can be any equation created from Kz[1] and Kz[0], but in this case have been set to the propagate and generate functions. The third LUT output creates the result bit for each LUT output connected to F[7:0]/F[3:0]. If an adder/subtractor is needed, the control signal to select addition or subtraction is input on ASWE, with a logic 0 indicating subtraction and a logic 1 indicating addition. The result bit is created in one-half of the LUT from a single bit from each input bus Kz[1:0], along with the ripple input bit. The second submode is the **counter submode** (see Figure 7). The present count, which may be initialized via the PFU DIN inputs to the latches/FFs, is supplied to input KZ[0], and then output F[7:0]/F[3:0] will either be incremented by one for an up counter or decremented by one for a down counter. If an up/down counter is needed, the control signal to select the direction (up or down) is input on ASWE with a logic 1 indicating an up counter and a logic 0 indicating a down counter. Generally, the latches/FFs in the same PFU are used to hold the present count value. Figure 7. Counter Submode In the third submode, multiplier submode, a single PFU can effect an 8 x 1 bit (4 x 1 for half-ripple mode) multiply and sum with a partial product (see Figure 8). The multiplier bit is input at ASWE, and the multiplicand bits are input at Kz[1], where K7[1] is the most significant bit (MSB). Kz[0] contains the partial product (or other input to be summed) from a previous stage. If ASWE is logical 1, the multiplicand is added to the partial product. If ASWE is logical 0, 0 is added to the partial product, which is the same as passing the partial product. CIN/FCIN can bring the carry-in from the less significant PFUs if the multiplicand is wider than 8 bits. and COUT/FCOUT holds any carry-out from the multiplication, which may then be used as part of the product or routed to another PFU in multiplier mode for multiplicand width expansion. Ripple mode's fourth submode features **equality comparators.** The functions that are explicitly available are $A \ge B$ , $A \ne B$ , and $A \le B$ where the value for A is input on Kz[0], and the value for B is input on Kz[1]. A value of 1 on the carry-out signals valid argument. For example, a carry-out equal to 1 in $A \ge B$ submode indicates that the value on Kz[0] is greater than or equal to the value on Kz[1]. Conversely, the functions A < B, A + B, and A > B are available using the same functions but with a 0 output expected. For example, $A \ge B$ with a 0 output indicates A < B. Table 5 shows each function and the output expected. If larger than 8 bits, the carry-out signal can be cascaded using fast-carry logic to the carry-in of any adjacent PFU. The use of this submode could be shown using Figure 6, except that the CIN/FCIN input for the least significant PFU is controlled via configuration. Table 5. Ripple Mode Equality Comparator Functions and Outputs | Equality<br>Function | ORCA Foundry<br>Submode | True, if<br>Carry-Out Is: | |----------------------|-------------------------|---------------------------| | A≥B | A≥B | 1 | | A ≤ B | A ≤ B | 1 | | A≠B | A≠B | 1 | | A < B | A≥B | 0 | | A > B | A ≤ B | 0 | | A = B | A ≠ B | 0 | Figure 8. Multiplier Submode #### **Memory Mode** The OR3C/Txxx PFU can be used to implement a 32 x 4 (128-bit) synchronous, dual-port random access memory (RAM). A block diagram of a PFU in memory mode is shown in Figure 9. This RAM can also be configured to work as a single-port memory and because initial values can be loaded into the RAM during configuration, it can also be used as a read-only memory (ROM). Figure 9. Memory Mode The PFU memory mode uses all LUTs and latches/FFs including the ninth FF in its implementation as shown in Figure 9. The read address is input at the KZ[3:0] and F5[A:D] inputs where KZ[0] is the LSB and F5[A:D] is the MSB, and the write address is input on CIN (MSB) and DIN[7, 5, 3, 1], with DIN[1] being the LSB. Write data is input on DIN[6, 4, 2, 0], where DIN[6] is the MSB, and read data is available combinatorially on F[6, 4, 2, 0] and registered on Q[6, 4, 2, 0] with F[6] and Q[6] being the MSB. The write enable signal is input at ASWE and two write port enables are input on CE and LSR. The PFU CLK signal is used to synchronously write the data. The polarities of the clock, write enable, and port enables are all programmable. Write-port enables may be disabled if they are not to be used. 5-5969(F) Data is written to the write data, write address, and write enable registers on the active edge of the clock, but data is not written into the RAM until the next clock edge one-half cycle later. The read port is actually asynchronous, providing the user with read data very quickly after setting the read address, but timing is also provided so that the read port may be treated as fully synchronous for write then read applications. If the read and write address lines are tied together (maintaining MSB to MSB, etc.) then the dual-port RAM operates as a synchronous single-port RAM. If the write enable is disabled, and an initial memory contents is provided at configuration time, the memory acts as a ROM (the write data and write address ports and write port enables are not used). Wider memories can be created by operating two or more memory mode PFUs in parallel, all with the same address and control signals, but each with a different nibble of data. To increase memory word depth above 32, two or more PLCs can be used. Figure 10 shows a 128 x 8 dual-port RAM that is implemented in eight PLCs. This figure demonstrates data path width expansion by placing two memories in parallel to achieve an 8-bit data path. Depth expansion is applied to achieve 128 words deep using the 32-word deep PFU memories. In addition to the PFU in each PLC, the SLIC (described in the next section) in each PLC is used for read address decodes and 3-state drivers. The 128 x 8 RAM shown could be made to operate as a single-port RAM by tying (bit-for-bit) the read and write addresses. To achieve depth expansion, one or two of the write address bits (generally the MSBs) are routed to the write port enables as in Figure 10. For 2 bits, the bits select which 32-word bank of RAM of the four available from a decode of two WPE inputs is to be written. Similarly, 2 bits of the read address are decoded in the SLIC and are used to control the 3-state buffers through which the read data passes. The write data bus is common, with separate nibbles for width expansion, across all PLCs, and the read data bus is common (again, with separate nibbles) to all PLCs at the output of the 3-state buffers. Figure 10 also shows a new optional capability to provide a read enable for RAMs/ROMs in the OR3C/Txxx family using the SLIC cell. The read enable will 3-state the read data bus when inactive, allowing the write data and read data buses to be tied together if desired. Figure 10. Memory Mode Expansion Example—128 x 8 RAM # Supplemental Logic and Interconnect Cell (SLIC) Each PLC contains a supplemental logic and interconnect cell (SLIC) embedded within the PLC routing, outside of the PFU. As its name indicates, the SLIC performs both logic and interconnect (routing) functions. Its main features are 3-statable, bidirectional buffers, and a *PAL*-like decoder capability. Figure 11 shows a diagram of a SLIC with all of its features shown. All modes of the SLIC are not available at one time. Each SLIC contains ten bidirectional (BIDI) buffers, each buffer capable of driving left and/or right out of the SLIC. These BIDI buffers are twin-quad in nature and are segregated into two groups of four (nibbles) and a third group of two for control. Each of these groups of BIDIs can drive from the left (BLI[9:0]) to the right (BRO[9:0]), the right (BRO[9:0]), the right (BRO[9:0]), to the left (BLO[9:0]), or from the central input (I[9:0]) to the left and/or right. This central input comes directly from the PFU outputs (O[9:0]). Each of the BIDIs in the nibble-wide groups also has a 3-state buffer capability, but not the third group. There is one 3-state control (TRI) for each SLIC, with the capability to invert or disable the 3-state control for each group of four BIDIs. Separate 3-state control for each nibble-wide group is achievable by using the SLIC's decoder (DEC) output, driven by the group of two BIDIs, to control the 3-state of one BIDI nibble while using the TRI signal to control the 3-state of the other BIDI nibble. Figure 12 and Figure 13 show the SLIC in buffer mode with available 3-state control from the TRI and DEC signals. If the entire SLIC is acting in a buffer capacity, the DEC output may be used to generate a constant logic 1 (VHI) or logic 0 (VLO) signal for general use. The SLIC may also be used to generate *PAL*-like AND-OR with optional INVERT (AOI) functions or a decoder of up to 10 bits. Each group of buffers can feed into an AND gate (4-input AND for the nibble groups and 2-input AND for the other two buffers). These AND gates then feed into a 3-input gate that can be configured as either an AND gate or an OR gate. The output of the 3-input gate is invertible and is output at the DEC output of the SLIC. Figure 16 shows the SLIC in full decoder mode. The functionality of the SLIC is parsed by the two nibble-wide groups and the 2-bit buffer group. Each of these groups may operate independently as BIDI buffers (with or without 3-state capability for the nibble-wide groups) or as a *PAL*/decoder. As discussed in the memory mode section, if the SLIC is placed into one of the modes where it contains both buffers and a decode or AOI function (e.g., BUF\_BUF\_DEC mode), the DEC output can be gated with the 3-state input signal. This allows up to a 6-input decode (e.g., BUF\_DEC\_DEC mode) plus the 3-state input to control the enable/disable of up to four buffers per SLIC. Figure 12 through Figure 16 show several configurations of the SLIC, while Table 6 shows all of the possible modes. **Table 6. SLIC Modes** | Mode<br># | Mode | BUF<br>[7:4] | BUF<br>[3:0] | BUF<br>[9:8] | |-----------|-------------|--------------|--------------|--------------| | 1 | BUFFER | Buffer | Buffer | Buffer | | 2 | BUF_BUF_DEC | Buffer | Buffer | Decoder | | 3 | BUF_DEC_BUF | Buffer | Decoder | Buffer | | 4 | BUF_DEC_DEC | Buffer | Decoder | Decoder | | 5 | DEC_BUF_BUF | Decoder | Buffer | Buffer | | 6 | DEC_BUF_DEC | Decoder | Buffer | Decoder | | 7 | DEC_DEC_BUF | Decoder | Decoder | Buffer | | 8 | DECODER | Decoder | Decoder | Decoder | Figure 11. SLIC All Modes Diagram Figure 12. Buffer Mode Figure 13. Buffer-Buffer-Decoder Mode Figure 14. Buffer-Decoder-Buffer Mode Figure 15. Buffer-Decoder-Decoder Mode Figure 16. Decoder Mode ### **PLC Routing Resources** Generally, the *ORCA* Foundry Development System is used to automatically route interconnections. Interactive routing with the *ORCA* Foundry design editor (EPIC) is also available for design optimization. To use EPIC for interactive layout, an understanding of the routing resources is needed and is provided in this section. The routing resources consist of switching circuitry and metal interconnect segments. Generally, the metal lines which carry the signals are designated as routing segments. The switching circuitry connects the routing segments, providing one or more of three basic functions: signal switching, amplification, and isolation. A net running from a PFU or PIC output (source) to a PLC or PIC input (destination) consists of one or more routing segments, connected by switching circuitry called configurable interconnect points (CIPs). The following sections discuss PLC, PIC, and interquad routing resources. This section discusses the PLC switching circuitry, intra-PLC routing, inter-PLC routing, and clock distribution. #### **Configurable Interconnect Points** The process of connecting routing segments uses three basic types of switching circuits: two types of configurable interconnect points (CIPs) and bidirectional buffers (BIDIs). The basic element in CIPs is one or more pass transistors, each controlled by a configuration RAM bit. The two types of CIPs are the mutually exclusive (or multiplexed) CIP and the independent CIP. A mutually exclusive set of CIPs contains two or more CIPs, only one of which can be on at a time. An independent CIP has no such restrictions and can be on independent of the state of other CIPs. Figure 18 shows an example of both types of CIPs. Key: C = configuration data. 5-5973(C) Figure 18. Configurable Interconnect Point #### 3-Statable Bidirectional Buffers Bidirectional buffers, previously described in the SLIC section of the programmable logic cell discussion, provide isolation as well as amplification for signals routed a long distance. Bidirectional buffers are also used to route signals diagonally in the PLC (described later in the subsection entitled Inter-PLC Routing), and BIDIs can be used to indirectly route signals through the switching routing (xSW) segments. Any number from zero to ten BIDIs can be used in a given PLC. The GSRN signal is only asynchronous, and it sets/ resets all latches/FFs in the FPGA based upon the set/ reset configuration bit for each latch/FF. The set/reset value determines whether GSRN and LSR are set or reset inputs. The set/reset value is independent for each latch/FF. A new option is available to disable the GSRN function per PFU after initial device configuration. The latch/FF can be configured to have a data frontend select. Two data inputs are possible in the frontend select mode, with the SEL signal used to select which data input is used. The data input into each latch/FF is from the output of its associated LUT, F[7:0], or direct from DIN[7:0], bypassing the LUT. In the frontend data select mode, both signals are available to the latches/FFs. If either or both of these inputs is unused or is unavailable, the latch/FF data input can be tied to a logic 0 or logic 1 instead (the default is logic 0). The latches/FFs can be configured in three basic modes: - Local synchronous set/reset: the input into the PFU's LSR port is used to synchronously set or reset each latch/FF. - Local asynchronous set/reset: the input into LSR asynchronously sets or resets each latch/FF. - Latch/FF with front-end select, LSR either synchronous or asynchronous: the data select signal selects the input into the latches/FFs between the LUT output and direct data in. For all three modes, each latch/FF can be independently programmed as either set or reset. Figure 17 provides the logic functionality of the front-end select, global set/reset, and local set/reset operations. The ninth PFU FF, which is generally associated with registering the carry-out signal in ripple mode functions, can be used as a general-purpose FF. It is only a FF and is not capable of being configured as a latch. Because the ninth FF is not associated with a LUT, there is no front-end data select. The data input to the ninth FF is limited to the CIN input, logic 1, logic 0, or the carry-out in ripple and half-logic modes. Key: C = configuration data. Figure 17. Latch/FF Set/Reset Configurations ### **PLC Routing Resources** Generally, the *ORCA* Foundry Development System is used to automatically route interconnections. Interactive routing with the *ORCA* Foundry design editor (EPIC) is also available for design optimization. To use EPIC for interactive layout, an understanding of the routing resources is needed and is provided in this section. The routing resources consist of switching circuitry and metal interconnect segments. Generally, the metal lines which carry the signals are designated as routing segments. The switching circuitry connects the routing segments, providing one or more of three basic functions: signal switching, amplification, and isolation. A net running from a PFU or PIC output (source) to a PLC or PIC input (destination) consists of one or more routing segments, connected by switching circuitry called configurable interconnect points (CIPs). The following sections discuss PLC, PIC, and interquad routing resources. This section discusses the PLC switching circuitry, intra-PLC routing, inter-PLC routing, and clock distribution. #### Configurable Interconnect Points The process of connecting routing segments uses three basic types of switching circuits: two types of configurable interconnect points (CIPs) and bidirectional buffers (BIDIs). The basic element in CIPs is one or more pass transistors, each controlled by a configuration RAM bit. The two types of CIPs are the mutually exclusive (or multiplexed) CIP and the independent CIP. A mutually exclusive set of CIPs contains two or more CIPs, only one of which can be on at a time. An independent CIP has no such restrictions and can be on independent of the state of other CIPs. Figure 18 shows an example of both types of CIPs. Key: C = configuration data. 5-5973(C) Figure 18. Configurable Interconnect Point #### 3-Statable Bidirectional Buffers Bidirectional buffers, previously described in the SLIC section of the programmable logic cell discussion, provide isolation as well as amplification for signals routed a long distance. Bidirectional buffers are also used to route signals diagonally in the PLC (described later in the subsection entitled Inter-PLC Routing), and BIDIs can be used to indirectly route signals through the switching routing (xSW) segments. Any number from zero to ten BIDIs can be used in a given PLC. #### **General Routing Structure** Routing resources in the OR3C/Txxx series FPGA generally consist of routing segments in groups of ten, with varying lengths and connectivity to logic and other routing resources. The varying lengths of routing segments provides a hierarchy of routing capability from chip-length routes to routes within a PLC. The hierarchical nature of the routing provides the ORCA Foundry development tools with the necessary resources to route a design completely and to optimize the routing for system speed while reducing the overall power required by the device. Within each group of ten routing segments there is an equivalency of connectivity between pairs of segments. These pairs are segments: [0, 4] and [1, 5] and [2, 6] and [3, 7] and [8, 9]. The equivalency in connectivity ensures that signals on either segment in a pair have the same capability to get to a given destination. This, in turn, allows for signal distribution from a source to varying destinations without using special routing. It also provides for routing flexibility by ensuring that one segment position will not become so congested as to preclude routing a bus or group of signals and allows easy connectivity from either of the twin quads in a source PFU to either of the twin quads in any destination PFU. Having ten segments in a group is significant in that it provides for routing a byte of data and two control signals or parity. Due to the equivalent pairs of segments, this can also be viewed as routing two nibbles each with a control signal. Figure 19 is an overview of the routing for a single PLC. KEY: CONFIGURABLE SIGNAL-LINE BREAKS: LINE-BY-LINE 2 OF 10 5-5766(F) Figure 19. Single PLC View of Inter-PLC Route Segments #### Intra-PLC Routing The function of the intra-PLC routing resources is to connect the PFU's input and output ports to the routing resources used for entry to and exit from the PLC. This routing provides PFU feedback, corner turning, or switching from one type of routing resource to another. #### Flexible Input Structure (FINS) The flexible input switching structure (*FINS*) in each PLC of the *ORCA* 3C/T provides for the flexibility of a crossbar switch from the routing resources to the PFU inputs while taking advantage of the routability of shared inputs. Connectivity between the PLC routing resources and the PFU inputs is provided in two stages. The primary *FINS* switch has 50 inputs that connect the PLC routing to the 35 inputs on the secondary switch. The outputs of the second switch connect to the 50 PFU inputs. The switches are implemented to provide connectivity for bused signals and individual connections. #### **PFU Output Switching** The PFU outputs are switched onto PLC routing resources via the PFU output multiplexer (OMUX). The PFU output switching segments from the output multiplexer provide ten connections to the PLC routing out of 18 possible PFU outputs (F[7:0], Q[7:0], DOUT, REGCOUT). These output switching segments connect segment for segment to the SUR, SUL, SLR, and SLL switching segments described below (e.g., O4 connects only to SUR4, not SUR5). The output switching segments also feed directly into the SLIC on a segment-by-segment basis. This connectivity is also described below. #### Switching Routing Segments (xSW) There are four sets of switching routing segments in each PLC. Each set consists of ten switching elements: SUL[9:0], SUR[9:0], SLL[9:0], and SLR[9:0], traditionally labeled for the upper-left, upper-right, lower-left, and lower-right sections of the PFUs, respectively. The xSW routing segments connect to the PFU inputs and outputs as well as the BIDI routing segments, to be described later. They also connect to both the horizontal and vertical x1 and x5 routing segments (inter-PLC routing resources, described later) in their specific corner. xSW segments can be used for fast connections between adjacent PLCs or PICs without requiring the use of inter-PLC routing resources. This capability not only increases signal speed on adjacent PLC routing, but also reduces routing congestion on the principal inter-PLC routing resources. The SLL and SUR segments combine to provide connectivity to the PLCs to the left and right of the current PLC; the SLR and SUL segments combine to provide connectivity to the PLCs above and below the current PLC. Fast routes on switching segments to diagonally adjacent PLCs/PICs are possible using the BIDI routing segments (discussed below) and the SLL and SLR switching segments. The BR BIDI routing segments combine with the SUL switching segments of the PLC below and to the right of the current PLC to connect to that PLC. The BL BIDI routing segments combine with the SLL switching segments of the PLC above and to the right of the current PLC to connect to that PLC. These fast diagonal connections provide a great amount of flexibility in routing congested areas of logic and in shifting data on a per-PLC basis such as performing implicit multiplications/divisions in routing between functional logic elements. Switching routing segments are also the chief means by which signals are transferred between the inter-PLC routing resources and the PFU. Each set of switching segments has connectivity to the x1 routing segments, and there is varying connectivity to the x5, xH, and xL inter-PLC routing segments. Detailed information on switching segment/inter-PLC routing connectivity is provided later in this section in the Inter-PLC Routing Resources subsection. ### 0 ### Programmable Logic Cells (continued) #### **BIDI Routing and SLIC Connectivity** The SLIC is connected to the rest of the PLC by the bidirectional (BIDI) routing segments and the PFU output switching seaments coming from the PFU output multiplexer. The BIDI routing segments (xBID) are labeled as BL for BIDI-left and BR for BIDI-right. Each set of BR and BL xBID segments is composed of ten bidirectional lines (note that these lines are diagramed as ten input lines to the SLIC and ten output lines from the SLIC that can be used in a mutually exclusive fashion). Because the SLIC is connected directly to the outputs of the PFU, it provides great flexibility in routing via the xBID segments. The PFU routing segments, O[9:0], only connect to their respective line in the SLL, SUL, SUR, and SLR switching segment groups. That is, O9 only connects to SLL9, SUL9, SUR9, and SLR9. The BIDI lines provide the capability to connect to the other member of the routing set. That means, for example, that O9 can be routed to BR8 or BL8. This connectivity can be used as a means to distribute or gather signals on intra-PLC routing without disturbing inter-PLC resources. As described in the Switching Routing Segments subsection, the BIDI routing segments are also used for routes to a diagonally adjacent PFU. In addition to the intra-PLC connections, the xBID and output switching segments also have connectivity to the x1, x5 and xL inter-PLC routing resources, providing an alternate routing path rather than using PLC xSW segments. These connections also provide a path to the 3-state buffers in the SLIC without encumbering the xSW segments. In this manner, buffering or 3-state control can be added to inter-PLC routing without disturbing local functionality within a PFU. #### **Control Signal and Fast-Carry Routing** PFU control signal and the fast-carry routing are performed using the FINS structure and several dedicated routing paths. The fast-carry (FC) routing resources consist of a dedicated bidirectional segment between each orthogonal pair of PLCs. This means that a fast-carry can go to or come from each PLC to the right or left, above or below the subject PLC. The FINS structure is used to control the switching of these fast-carry paths between the fast-carry input (FCIN) and fast-carry output (FCOUT) ports of the PFU. The PFU control inputs (CE, SEL, LSR, ASWE) and CIN can be reached via the *FINS* by two special routing segments, E1 and E2. The E1 routing segment provides connectivity between all of the xBID routing segments and the *FINS*. It is unidirectional from the BIDI routing to the *FINS*. E1 also provides connectivity to the PFU clock input via *FINS* for a local clock signal. The E2 segment connects the SLIC DEC output to the *FINS* and to a group of CIPS that provide bidirectional connectivity with all of the BIDI routing segments. This allows the DEC signal to be used in the PFU and/or routed on the BIDI segments. It also allows signals to be routed to the PFU on the xBID segments if the SLIC DEC output is not used. There is also a dedicated routing segment from the *FINS* to the SLIC TRI input used for BIDI buffer 3-state control. #### Inter-PLC Routing Resources The inter-PLC routing is used to route signals between PLCs. The routing segments occur in groups of ten, and differ in the numbers of PLCs spanned. The x1 routing segments span one PLC, the x5 routing segments span one-half the width (height) of the PLC array, and the xL routing segments span the width (height) of the PLC array. All types of routing segments run in both horizontal and vertical directions. Table 8 shows the groups of inter-PLC routing segments in each PLC. In the table, there are two rows/columns for x1 lines. They are differentiated by a T for top, B for bottom, L for left, and R for right. In the *ORCA* Foundry design editor representation, the horizontal x1 routing segments are located above and below the PFU. The two groups of vertical segments are located on the left side of the PFU. The xL and x5 routing segments only run below and to the left of the PFU, while the xH segments only run above and to the right of the PFU. The indexes specify individual routing segments within a group. For example, the vx5[2] segment runs vertically to the left of the PFU, spans five PLCs, and is the third line in the 10-bit wide group. PLCs are arranged like tiles on the *ORCA* device. Breaks in routing occur at the middle of the tile (e.g., x1 lines break in the middle of each PLC) and run across tiles until the next break. **Table 8. Inter-PLC Routing Resources** | Horizontal<br>Routing<br>Segments | Vertical<br>Routing<br>Segments | Distance<br>Spanned | |-----------------------------------|---------------------------------|---------------------| | hx1U[9:0] | vx1R[9:0] | One PLC | | hx1B[9:0] | vx1L[9:0] | One PLC | | hx5[9:0] | vx5[9:0] | Five PLCs | | hx5[9:0] | vx5[9:0] | Five PLCs | | hxL[9:0] | vxL[9:0] | PLC Array | | hxH[9:0] | vxH[9:0] | 1/2 PLC Array | | hCLK | vCLK | PLC Array | Figure 20 provides a global view of inter-PLC routing resources across multiple PLCs. x1 Routing Segments. There are a total of 40 x1 routing segments per PLC: 20 vertical and 20 horizontal. Each of these is subdivided into two, 10-bit wide buses: hx1T[9:0], hx1B[9:0], vx1L[9:0], and vx1R[9:0]. An x1 segment is one PLC long. If a signal net is longer than one PLC, an x1 segment can be lengthened to n times its length by turning on n – 1 CIPs. A signal is routed onto an x1 route segment via the switching routing segments or BIDI routing segments which also allows the x1 route segment to be connected to other inter-PLC segments of different lengths. Corner turning between x1 segments is provided through direct connections, xSW segments, and xBID segments. x5 Routing Segments. There are two sets of 10 x5 routing segments per PLC. One set (vx5[9:0]) runs vertically, and the other (hx5[9:0]) runs horizontally. Each x5 segment traverses five PLCs before it is broken by a CIP. Two x5 segments in each group break in each PLC. The two that break are in an equivalent pair; for example, x5[0] and x5[4]. The x5 segments that break shift by one at the next PLC. For example, if hx5[0] and hx5[4] are broken at the current PLC, hx5[1] and hx5[5] will be broken at the PLC to the right of the current PLC. There are direct connections to the BIDI routing segments in the PLC at which the x5 segments break, on both sides of the break. Signal corner turning is enabled by CIPs in each PLC that allow the broken x5 segments to directly connect to the broken x5 segments that run in the orthogonal direction, x5 corner turning can also be accomplished via the xSW and xBID segments in a PLC. In addition, the x5 segments are connected to the FINS and PFU outputs on a bitby-bit basis by the xSW segments. x5 segments can be connected for signal runs in multiples of five PLCs, or they can be combined with x1 and xH routing segments for runs of varying distances. KEY: CONFIGURABLE SIGNAL-LINE BREAKS: LINE-BY-LINE 2 OF 10 ---- PLC BOUNDARY Figure 20. Multiple PLC View of Inter-PLC Routing xL Routing Lines. The xL routing lines run vertically and horizontally the height and width of the array, respectively. There are a total of 20 xL routing lines per PLC: ten horizontal (hxL[9:0]) and ten vertical (vxL[9:0]). Each of the xL lines connects to the PIC routing at either end. The xL lines are intended primarily for global signals that must travel long distances and require minimum delay and/or skew, such as clocks or 3-state buses. Each xL line (also called a long line) drives a buffer in each PLC that can drive onto the horizontal and vertical local clock routing segments (ICLK) in the PLC. Also, two out of each group of ten xL segments in each PLC can be driven by a buffer attached to a clock spine (described later) allowing local distribution of global clock signals. More general-purpose connections to the long lines can be made through the xBID segments in a PLC. Each long line is connected to an xBID segment on a bit-by-bit basis. These BIDI connections allow corner turning from horizontal to vertical long lines, and connection between long lines and x1 or x5 segments. xH Routing Segments. Ten by-half (xH) routing segments run horizontally (hxH[9:0]) and ten xH routing segments run vertically (vxH[9:0]) in each row and column in the array. These routing segments travel a distance of one-half the PLC array before being broken in the middle of the array in the interquad area (discussed later). They also connect at the periphery of the FPGA to the PICs, like the xL lines. xH routing segments connect to the PLCs only by switching segments. They are intended for fast signal interconnect. Clock (and Global CE and LSR) Routing Segments. For a very fast and low-skew clock (or other global signal tree), clock routing segments run the entire height and width of the PLC array. There are two clock routing segments per PLC: one horizontal (hCLK) and one vertical (vCLK). The source for these clock routing segments can be any of the I/O buffers in the PIC, the OR3C/Txxx ExpressCLK inputs, user logic, or the programmable clock manager (PCM). The horizontal clock routing segments (hCLK) are alternately driven by the left and right PICs. The vertical clock routing segments (vCLK) are alternately driven by the top and bottom PICs. The clock routing segments are designed to be a clock spine. In each PLC, there is a fast connection available from the clock segment to a long-line driver (described earlier). With this connection, one of the clock routing segments in each PLC can be used to drive one of the ten xL routing segments perpendicular to it, which, in turn, creates a clock spine tree. This feature is discussed in detail in the Clock Distribution Network section. Special connectivity is provided in each PLC to connect the clock enable signals (CE and ASWE) and the LSR signal to the clock network for fast global control signal distribution. CE and ASWE have a special connection to the horizontal clock spine, and LSR has a special connection to the vertical clock spine. This allows both signals to be routed globally within the same PLC, if desired; however, this will consume some of the resources available for clock signal routing. If using these spines, the clock enable signal must come from the right or left edge of the device, and the LSR signal must come from the top or bottom of the device due to their horizontal and vertical connectivity (respectively) to the clock network. #### Minimizing Routing Delay The CIP is an active element used to connect two routing segments. As an active element, it adds significantly to the resistance and capacitance of a routing network (net), thus increasing the net's delay. The advantage of the x1 segment over a x5 segment is routing flexibility. A net from one PLC to the next is easily routed by using x1 routing segments. As more CIPs are added to a net, the delay increases. To increase speed, routes that are greater than two PLCs away are routed on the x5 routing segments because a CIP is located only in every fifth PLC. A net that spans eight PLCs requires seven x1 routing segments and six CIPs. Using x5 routing segments, the same net uses two routing segments and one CIP. #### **PLC Architectural Description** Figure 21 is an architectural drawing of the PLC (as seen in *ORCA* Foundry) that reflects the PFU, the routing segments, and the CIPs. A discussion of each of the letters in the drawing follows. - A. These are switching routing segments (xSW) that give the router flexibility. In general switching theory, the more levels of indirection there are in the routing, the more routable the network is. The xSW segments can also connect to the xSW lines in adjacent PLCs. - B. These CIPs connect the x1 routing. These are located in the middle of the PLC to allow the block to connect to either the left end of the horizontal x1 segment from the right or the right end of the horizontal x1 segment from the left, or both. By symmetry, the same principle is used in the vertical direction. - C. This set of CIPs is used to connect the x1 and x5 nets to the xSW segments or to other x1 and x5 nets. The CIPs on the major diagonal allow data to be transmitted on a bit-by-bit basis from x1 nets to the xSW segments and between the x1 and x5 nets. - D. This structure is the supplemental logic and interconnect cell, or SLIC. It contains 3-statable bidirectional buffers and logic for building decoders and AND-OR-Invert type structures. - E. These are the primary and secondary elements of the flexible input structure or FINS. FINS is a switch matrix that provides high connectivity while retaining routing capability. FINS also includes feedback paths for soft-wired LUT implementation. - F. This is the PFU output switch matrix. It is a complex switch network which, like the FINS at the input, provides high connectivity and maintains routability. - G. This set of CIPs allows a xBID segment to transfer a signal to/from xSW segments on each side. The BIDIs can access the PFU through the xSW segments. These CIPs allow data to be routed through the BIDIs for amplification or 3-state control and continue to another PLC. They also provide an alternative routing resource to improve routability. - H. These CIPs are used to transfer data from/to the xBID segments to/from the x1 and xL routing segments. These CIPs have been optimized to allow the BIDI buffers to drive the loads usually seen when using each type of routing segment. - I. Clock input to PFU. - J. These are the ten switched output routing segments from the PFU. They connect to the PLC switching segments and are input to the SLIC. - K. These lines deliver the auxiliary signals clock enable (CE), local set/reset (LSR), front-end select (SEL), add/subtract/write enable (ASWE), as well as the carry signals (CIN and FCIN) to the latches/FFs. - L. This is the local clock buffer. Any of the horizontal and vertical xL lines can drive the clock input of the PLC latches/FFs. The clock routing segments (vCLK and hCLK) and multiplexers/drivers are used to connect to the xL routing segments for low-skew, lowdelay global signals. - M. These routing segments are used to route the fastcarry signal to/from the neighboring four PLCs. The carry-out (COUT) and registered carry-out (REG-COUT) can also be routed out of the PFU. - N. This is the E2 control routing segment. It runs from the SLIC DEC output to the FINS and also provides connectivity to all xBID segments. - O. The xH routing segments run one-half the length (width) of the array before being broken by a CIP. - P. These CIPs connect the xH segments to the xSW segments. - Q. The xBID segments are used to connect the SLIC to the xSW segments, x1 segments, x5 segments, and xL lines, as well as providing for diagonal PLC to PLC connections. - R. These CIPs provide connections from the xBID segments to the E1/E2 routing segments that feed PFU control inputs CE, LSR, CIN, ASWE, SEL, and the clock input. Alternatively, these CIPs connect the BIDI lines to the decoder (DEC) output of the SLIC, for routing the DEC signal. - S. These are clock spines (vCLK and hCLK) with the multiplexers and drivers to connect to the xL routing segments. - These CIPs connect xBID segments to switching segments in diagonally and orthogonally adjacent PFUs. - U. These CIPs connect xSW segments to the PFU output segments. - V. These CIPS connect xSW segments in orthogonally adjacent PFUs. - W. This is the SLIC 3-state control routing segment from the *FINS* to the SLIC 3-state control. - X. This is the E1 control routing segment. It provides a PFU input path from all xBID segments. - Y. These CIPs are used to select which xBID segments are connected to the E1/E2 signal as described in (R). Figure 21. PLC Architecture # . ### Programmable input/Output Cells The programmable input/output cells (PICs) are located along the perimeter of the device. The PIC's name is represented by a two-letter designation to indicate on which side of the device it is located followed by a number to indicate in which row or column it is located. The first letter, P, designates that the cell is a PIC and not a PLC. The second letter indicates the side of the array where the PIC is located. The four sides are left (L), right (R), top (T), and bottom (B). The individual I/O pad is indicated by a single letter (either A, B, C, or D) placed at the end of the PIC name. As an example, PL10A indicates a pad located on the left side of the array in the tenth row. Each PIC interfaces to four bond pads and contains the necessary routing resources to provide an interface between I/O pads and the PLCs. Each PIC is composed of four programmable I/Os (PIOs) and significant routing resources. Each PIO contains input buffers, output buffers, routing resources, latches/FFs, and logic and can be configured as an input, output, or bidirectional I/O. PICs in the OR3C/Txxx series of FPGAs have significant local routing resources, similar to routing in the PLCs. This new routing increases the ability to fix user pinouts prior to placement and routing of a design and still maintain routability. The flexibility provided by the routing also provides for increased signal speed due to a greater variety of signal paths possible. Included in the PIC routing is a fast path from the input pins to the SLICs in each of the three adjacent PLCs (one orthogonal and two diagonal). This feature allows for input signals to be very quickly processed by the SLIC decoder function and used on-chip or sent back off of the FPGA. Also new to the OR3C/Txxx PIOs are latches and FFs and options for using fast, dedicated clocks called *ExpressCLKs*. These features will all be discussed in subsequent sections. A diagram of a single PIO (one of four in a PIC) is shown in Figure 22. Table 9 provides an overview of the programmable functions in an I/O cell. Figure 22. OR3C/Txxx Programmable Input/Output (PIO) Image from ORCA Foundry # **Programmable Input/Output Cells** (continued) #### **Table 9. PIO Options** | Input | Option | |-------------------------|------------------------------------------------------| | Input Level | TTL (OR3Cxx only), CMOS | | Input Speed | Fast, Delayed | | Float Value | Pull-up, Pull-down, None | | Register Mode | Latch, FF, Fast Zero Hold FF,<br>None (direct input) | | Clock Sense | Inverted, Noninverted | | Input Selection | Input 1, Input 2, Clock Input | | Output | Option | | Output Drive<br>Current | 12 mA/6 mA or 6 mA/3 mA | | Output Function | Normal, Fast Open Drain | | Output Speed | Fast, Slewlim, Sinklim | | Output Source | FF Direct-out, General Routing | | Output Sense | Active-high, Active-low | | 3-State Sense | Active-high, Active-low (3-state) | | FF Clocking | ExpressCLK, System Clock | | Clock Sense | Inverted, Noninverted | | Logic Options | See Table 10. | | I/O Controls | Option | | Clock Enable | Active-high, Active-low,<br>Always Enabled | | Set/Reset Level | Active-high, Active-low,<br>No Local Reset | | Set/Reset Type | Synchronous, Asynchronous | | Set/Reset Priority | CE over LSR, LSR over CE | | GSR Control | Enable GSR, Disable GSR | ### 5 V Tolerant I/O The I/O on the OR3Txxx series devices allow interconnection to both 3.3 V and 5 V device (selectable on a per-pin basis). The OR3Txxx devices will drive the pin to the 3.3 V levels when the output buffer is enabled. If the other device being driven by the OR3Txxx device has TTL-compatible inputs, then the device will not dissipate much input buffer power. This is because the OR3Txxx output is being driven to a higher level than the TTL level required. If the other device has a CMOS-compatible input, the amount of input buffer power will also be small. Both of these power values are dependent upon the input buffer characteristics of the other device when driven at the OR3Txxx output buffer voltage levels. The OR3Txxx device has internal programmable pullups on the I/O buffers. These pull-up voltages are always referenced to VDD and are always sufficient to pull the input buffer of the OR3Txxx device to a high state. The pin on the OR3Txxx device will be at a level 1.0 V below VDD (minimum of 2.0 V with a minimum VDD of 3.0 V). This voltage is sufficient to pull the external pin up to a 3.3 V CMOS high input level (1.8 V, min.) or a TTL high input level (2.0 V, min.) in a 5 V tolerant system. Therefore, in a 5 V tolerant system using 5 V CMOS parts, care must be taken to evaluate the use of these pull-ups to pull the pin of the OR3Txxx device to a typical 5 V CMOS high input level (2.2 V, min.). ## 2 # **Programmable Input/Output Cells** (continued) #### Inputs As outlined earlier in Table 9, there are six major options on the PIO inputs that can be selected in the *ORCA* Foundry tools. For OR3Cxx devices, the inputs can be configured as either TTL or CMOS compatible. OR3Txxx devices have 5 V tolerant I/Os as previously explained. Inputs may have a pull-up or pull-down resistor selected on an input for signal stabilization and power management. Input signals in a PIO can be passed to PIC routing on any of three paths, two general signal paths into PIC routing, and/or a fast route into the clock routing system. There is also a programmable delay available on the input. When enabled, this delay affects the IN1 and IN2 signals of each PIO, but not the clock input. The delay allows any signal to have a guaranteed zero hold time when input. This feature is discussed subsequently. Inputs should have transition times of less than 500 ns and should not be left floating. If an input can float, a pull-up or pull-down should be enabled. Floating inputs increase power consumption, produce oscillations, and increase system noise. The OR3Cxx inputs have a typical hysteresis of approximately 280 mV (200 mV for the OR3Txxx) to reduce sensitivity to input noise. The PIC contains input circuitry which provides protection against latch-up and electrostatic discharge. The other features of the PIO inputs relate to the new latch/FF structure in the input path. As shown in Figure 23, the input is optionally passed to a register or fatch/register pair. These structures can operate in the modes listed in Table 9. In latch mode, the input signal is fed to a latch that is clocked by a system clock signal. The clock may be inverted or noninverted from its sense in the PIC routing. There is also a local set/reset signal to the latch from the PIC routing. The senses of these signals are also programmable as well as the capability to enable or disable the global set/reset signal and select the set/reset priority. The same control signals may also be used to control the input latch/FF when it is configured as a FF instead of a latch, with the addition of another control signal used as a clock enable. ### 2 ### Programmable Input/Output Cells (continued) #### Zero-Hold Input There are two options for zero-hold input capture in the PIO. If input delay mode is selected to delay the signal from the input pin, data can be either registered or latched with guaranteed zero hold time in the PIO using a system clock. To guarantee zero hold, the system clock spine structure must be used for clocking, as will be discussed later. The fast zero-hold mode of the PIO input takes advantage of the latch/FF combination and sources the input FF data from a dedicated latch that is clocked by the <code>ExpressCLK</code> from the PIC. The <code>ExpressCLK</code> is a clock from a dedicated input pin designed for fast, low-skew operation at the I/Os and is described more fully in the Clock Distribution Network and PIC Interquad (MID) Routing sections that follow. The combination of <code>ExpressCLK</code> latch and system clock FF guarantees a zero-hold capture of input data in the PIO FF, while at the same time reducing input setup time. Figure 23 shows a schematic of the fast capture latch/FF and a sample timing diagram. Note: CE and LSR signals not shown in timing diagram. Figure 23. Fast Capture Latch and Timing #### Programmable Input/Output Cells (continued) #### Input Demultiplexing The combination of input register capability and the two inputs, IN1 and IN2, from each PIO to the internal routing provides for input signal demultiplexing without any additional resources. Figure 24 shows the input configuration and general timing for demultiplexing a multiplexed address and data signal. The PIO input signal is sent to both the input latch and directly to IN2. The signal is latched on the falling edge of the clock and output to routing at IN1. The address and data are then both available at the rising edge of the system clock. These signals may be registered or otherwise processed in the PLCs at that clock edge. Figure 24 also shows the possible use of the SLIC decoder to perform an address decode to enable which registers are to receive the input data. Although the timing shown is for using the input register as a latch, it may also be used in the same way as a FF. Also note that the signals found in PIO inputs IN1 and IN2 can be interchanged. Figure 24. PIO Input Demultiplexing # Programmable input/Output Cells (continued) #### **Outputs** The PIC's output drivers have programmable drive capability and slew rates. Three propagation delays (fast, slewlim, sinklim) are available on output drivers. The sinklim mode has the longest propagation delay and is used to minimize system noise and minimize power consumption. The fast and slewlim modes allow critical timing to be met. The drive current is 12 mA sink/6 mA source for the slewlim and fast output speed selections and 6 mA sink/3 mA source for the sinklim output. Two adjacent outputs can be interconnected to increase the output sink/source current to 24 mA/12 mA. All outputs that are not speed critical should be configured as sinklim to minimize power and noise. The number of outputs that switch simultaneously in the same direction should be limited to minimize ground bounce. To minimize ground bounce problems, locate heavily loaded output buffers near the ground pads. Ground bounce is generally a function of the driving circuits, traces on the printed circuit board, and loads and is best determined with a circuit simulation. At powerup, the output drivers are in slewlim mode, and the input buffers are configured as TTL-level compatible (CMOS for OR3Txxx) with a pull-up. If an output is not to be driven in the selected configuration mode, it is 3-stated. The output buffer signal can be inverted, and the 3-state control signal can be made active-high, active-low, or always enabled. Additionally, there is a fast, open-drain output option that directly connects the output signal to the 3-state control, allowing the output buffer to either drive to a logic 0 or 3-state, but never to drive to a logic 1. Because there is no explicit route required to create the open-drain output, its response is very fast. Like the input side of the PIO, there are two output connections from PIC routing to the output side of the PIO, OUT1 and OUT2. These connections provide for flexible routing and can be used in data manipulation in the PIO as described in subsequent paragraphs. A FF has been added to the output path of the PIO. The register has a local set/reset and clock enable. The LSR has the option to be synchronous or asynchronous and have priority set as clock enable over LSR or LSR over clock enable. Clocking to the output FF can come from either the system clock or the *ExpressCLK* associated with the PIC. The input to the FF can come from either out1 or out2, or it can be tied to VDD or GND. Additionally, the input to the FF can be inverted. #### **Output Multiplexing** The OR3C/Txxx PIO output FF can be combined with the new PIO logic block to perform output data multiplexing with no PLC resources required. The PIO logic block has three multiplexing modes: OUT1OUTREG, OUT2OUTREG, and OUT1OUT2. OUT1OUTREG and OUT2OUTREG are equivalent except that either OUT1 or OUT2 is MUXed with the FF, where the FF data is output on the clock phase after the active edge. The simplest multiplexing mode is OUT1OUT2. In this mode, the signal at OUT1 is output to the pad while the clock is low, and the signal on OUT2 is output to the pad when the clock is high. Figure 25 shows a simple schematic of a PIO in OUT1OUT2 mode and a general timing diagram for multiplexing an address and data signal. Often an address will be used to generate or read a data sample from memory with the goal of multiplexing the data onto a single line. In this case, the address often precedes the data by one clock cycle. OUT1OUTREG and OUT2OUTREG modes of the PIO logic can be used to address this situation. Because OUT1OUTREG mode is equivalent to OUT2OUTREG, only OUT2OUTREG mode is described here. Figure 26 shows a simple PIO schematic in OUT2OUTREG mode and general timing for multiplexing data with a leading address. The address signal on OUT1 is registered in the PIO FF. This delays the address so that it aligns with the data signal. The PIO logic block then sends the OUTREG signal (address) to the pad when the clock is high and the OUT2 signal (data) to the pad when the clock is low, resulting in an aligned, multiplexed signal. #### 2 5-5799(F) # Programmable Input/Output Cells (continued) Figure 25. PIC Output Multiplexing (OUT1OUT2 Mode) Figure 26. PIC Output Multiplexing (OUT2OUTREG Mode) 5-5797(F) # Programmable Input/Output Cells (continued) ## PIO Logic Function Generator The PIO logic block can also generate logic functions based on the signals on the OUT2 and CLK ports of the PIO. The functions are AND, NAND, OR, NOR, XOR, and XNOR. Table 10 is provided as a summary of the PIO logic options. **Table 10. PIO Logic Options** | Option | Description | |------------|---------------------------------------------------------------------| | OUT1OUTREG | Data at OUT1 output when clock low, data at FF out when clock high. | | OUT2OUTREG | Data at OUT2 output when clock low, data at FF out when clock high. | | OUT1OUT2 | Data at OUT1 output when clock low, data at OUT2 when clock high. | | AND | Output logical AND of signals on OUT2 and clock. | | NAND | Output logical NAND of signals on OUT2 and clock. | | OR | Output logical OR of signals on OUT2 and clock. | | NOR | Output logical NOR of signals on OUT2 and clock. | | XOR | Output logical XOR of signals on OUT2 and clock. | | XNOR | Output logical XNOR of signals on OUT2 and clock. | #### **PIO Register Control Signals** As discussed in the Inputs and Outputs subsections, the PIO latches/FFs have various clock, clock enable (CE), local set/reset (LSR), and global set/reset (GSRN) controls. Table 11 provides a summary of these control signals and their effect on the PIO latches/FFs. Note that all control signals are optionally invertible. **Table 11. PIO Register Control Signals** | Control Signal | Effect/Functionality | |----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ExpressCLK | Clocks input fast-capture latch; optionally clocks output FF. | | System Clock<br>(SCLK) | Clocks input latch/FF; optionally clocks output FF. | | Clock Enable<br>(CE) | Optionally enables/disables input FF (not available for input latch mode); optionally enables/disables output FF; separate CE inversion capability for input and output. | | Local Set/Reset<br>(LSR) | Option to disable; affects both input latch/FF and output FF if enabled. | | Global Set/Reset<br>(GSRN) | Option to enable or disable per PIO after initial configuration. | | Set/Reset Mode | Both the input latch/FF and the output FF are individually set or reset by both the LSR and GSRN inputs. | # Programmable Input/Output Cells (continued) #### **PIC Routing Resources** The PIC routing borrows many of the concepts and constructs from the PLC routing. It is designed to be able to gather an 8-bit bidirectional bus from any eight consecutive I/O pads and route them to either or both of the two adjacent PLCs. The eight I/O bits do not need to start at a PIC boundary; that is, they may start at one of the middle two PIOs in a PIC and span three PICs. Substantial routing has been added to the PIC to offload PLC routing from being used to move signals around the PLC array perimeter. This saves PLC routing for logic purposes and provides greater flexibility for locking design pinouts prior to final placement and routing of the device, or allowing a change in the pinout late in the design cycle. The PIC routing has also been increased substantially to allow routing to the complex PIO cells that now allow multiple inputs and outputs per device pin, along with new sequential control signals, such as clock enable. LSR, and clock. PICs are grouped in pairs for purposes of discussing PIC routing. On the sides of a device, the PICs in a pair are referred to as top and bottom. On the top or bottom of a device, the PICs in a pair are referred to as left or right. For example, on the top edge of the device, the leftmost PIC, PT1, is the left PIC of a pair, and PIC PT2 is the right PIC of that pair. The next PIC to the right, PT3, is the left PIC of the next pair, and so on. The need for PIC pairs stems from the routing of switching segments and PLC half- and long-line drivers. As described below, the connectivity for these types of routing is grouped across pairs of PICs to provide complete and fast routing of I/O signals between a given PIC and the three adjacent PLCs: one orthogonal and two diagonal. PIC routing segments use the same terminology as PLC routing segments, but are prefixed with a $\rho$ to distinguish them as belonging to the PICs. **PIC Switching Segments.** Each PIC has two groups of switching segments (pSW), each group having eight lines with connectivity to the PIOs in groups of four. One set of switching segments connects to the PIC to the left (above), and the other set connects to the switching segments of the PIC to the right (below). This means of connectivity between PICs using staggered connections of groups of switching segments allows a given PIC to route signals to both adjacent PICs and all adjacent PLCs efficiently. This provides single signal routing flexibility and routing of multiple buses on groups of I/Os without tying up global routing resources. px1 Routing Segments. There are five px1 routing segments in each PIC that run parallel to the edge of the chip on which the PIC resides, each broken by a CIP in each PIC. The px1 segments have connectivity to the pSW segments and to the x1 routing segments of the two adjacent PLCs. px2 Routing Segments. There are five px2 routing segments in each PIC that run parallel to the edge of the chip on which the PIC resides. To provide greater routing flexibility, the CIPs that break the px2 segments every two PICs are staggered across the two PICs in a pair. One PIC of the pair has break CIPs on the even numbered px2 segments, and the other has them on the odd numbered px2 segments. The px2 segments have connectivity to the pSW segments and to the x1 routing segments of the two adjacent PLCs. px5 Routing Segments. There are ten px5 routing segments in each PIC that run parallel to the edge of the chip on which the PIC resides. Two of the ten segments are broken in each PIC so that each segment is broken every five PICs. All ten px5 segments break at the corners of the chip, allowing independent px5 routing on each edge of the chip. The px5 routing segments connect to the pSW segments and the x5 and xH routing segments of the two adjacent PLCs. **pxH Routing Segments.** Each PIC contains eight pxH routing segments that run parallel to the edge of the chip on which the PIC resides. The pxH segments have connectivity with the xL, xH and one set of xBID routing segments in the immediately adjacent PLC. pxL Routing Segments. There are ten pxL routing segments in each PIC that run parallel to the edge of the chip on which the PIC resides. Each of the xL lines makes a connection to an xL line from the adjacent PLC. PIC long lines (xL) can be used for global signal distribution just as PLC xL lines can. # Programmable input/Output Cells (continued) #### **PIC Architectural Description** The PIC architecture as seen in *ORCA* Foundry is shown in Figure 27. The figure is the left PIC of a PIC pair on the top edge of an OR3C/Txxx array. Both PICs in a pair are similar, with the differences mainly lying in the connections between the PIC switching segments (pSW), the IN2 connections across PIC boundaries, and the system clock spine driver residing in only one PIC of a pair. - A. This is a programmable input/output (PIO). There are four PIOs per PIC. The PIOs contain the PIC logic and I/O buffers. - B. This is the PIC output switching block. It connects the PIC switching segments and local clock lines to the PIO output and control signals. - C. This is the system clock spine switching block and buffer. There is only one system clock spine per pair of PICs. Its inputs can come from the PIC switching segments or any of the eight PIO inputs in a PIC pair. - D. PIC switching segments (pSW). These routing segments are used to interconnect routing resources within the PIC and to a lesser degree, between PICs. - E. px1 routing segments. The PIC x1 routing segments traverse one PIC and break at a CIP in the middle of each PIC. - F. px2 routing segments. The PICs have routing that traverses two PICs between breaks. The breaks are staggered among the five px2 segments. - G. px5 routing segments. Each of the ten PIC x5 routing segments traverses five PICs in between breaks at a CIP. Two px5 segments break in each PIC. - H. pxH routing segments. The eight PIC xH routing segments traverse half of the array and break at CIPs in the interquad routing region that is in the middle of the array. - I. (Not used intentionally for clarity.) - J. pxL routing segments. The PIC long lines run the entire length of the side of the array. - K. x5 routing segments from the adjacent PLC routing. - L. xL routing segments from the adjacent PLC routing. - M. x1 routing segments from the adjacent PLC routing. - N. Switching segments from the adjacent PLC routing. - O. xH routing segments from the adjacent PLC routing. - P. BIDI routing segments from the adjacent PLC routing. - Q. These are the IN2 routing segments. There is one IN2 line from each PIO, and all eight IN2 lines from each PIC pair are present in both PICs of a pair. - R. These CIPs connect the IN1 and IN2 routing segments from the PIOs to the PIC switching segments. - S. These CIPs break the PIC switching segments at the interface between a PIC pair. - T. These CIPs connect adjacent PLC routing resources to the PIC switching segments. - U. These CIPs connect inter-PIC routing with the PIC switching segments. - V. These CIPs break the px1, px2, and px5 routing at the middle of a PIC. The px2 and px5 CIP placement varies depending on the PLC. - W. These mutually exclusive buffers can drive one long line signal onto a PIC local clock routing segment. - X. These mutually exclusive buffers can select a source from one of the local system clock routes to drive the PIO 3-state control signal. - Y. These are the four local system clock routing segments. Two come from connections within the PIC, one from the other PIC in the pair, and one from the adjacent PLC. - Z. These mutually exclusive buffers allow a signal on the PIC switching segments to be routed to a system clock spine or to a PIO system clock. - AA. ExpressCLK routing line. - AB. System clock spine. - AC. These various groups of CIPs connect routing resources from the adjacent PLC to the inter-PIC routing resources. - AD. These buffers provide connectivity between the PLC xL (xH) lines and the PIC xL (xH) lines or connectivity between one of the IN2 routing segments and the PIC and/or PLC xL (xH) routing segments. - **AE.** These mutually exclusive buffers and CIPs provide connectivity to the PLC xL and xH lines from one of the IN2 input segments. - AF. These buffers allow the IN2 signals to drive onto the BIDI routing of the adjacent PLC, or the BIDI routing of the adjacent PLC, and the PIC switching segments and/or PIC half lines may be connected. # Programmable Input/Output Cells (continued) Figure 27. PIC Architecture # **High-Level Routing Resources** The high-level routing resources in the *ORCA* OR3C/Txxx devices are interquad routing, corner cell routing, and PIC interquad routing. These resources and their related structures are discussed in the following subsections. #### Interquad Routing In the ORCA OR3C/Txxx devices, the PLC array is split into four equal quadrants. In between these quadrants, routing has been added to route signals between the quadrants and distribute clocks. In addition to general routing, there are four specialized clock routing spines. The general routing is discussed below, followed by the special clock routing. One of the main purposes of interquad routing is to distribute internally generated signals, such as clocks and control signals. There are two types of interquad blocks: vertical and horizontal. Vertical interquad blocks (vIQ) run between quadrants on the left and right, while horizontal interquad blocks (hIQ) run between top and bottom quadrants. Interquad lines begin and end in the MID cells that are discussed later. Since hIQ and vIQ blocks have the same logic, only the hIQ block is described below. The interquad routing connects to x5 and xH segments. It does not affect other local routing (xsw, x1, fast carry), so local routing is the same, whether PLC-PLC connections cross quadrants or not. Figure 28 presents a (not to scale) view of interquad routing. Figure 28. Interguad Routing # **High-Level Routing Resources** (continued) Figure 29 shows the connections from the interquad routing to the inter-PLC routing for a block of the horizontal interquad. The vertical interquad has similar connections. The connections shown in Figure 29 are made with PLCs located above and below the routing shown in the figure. The interquad routing segments, prefixed IH for interquad horizontal, are in ten groups of five lines. Any one line from each group can be routed to one of the xH segments from the top of the device (left for vertical interquad), one of the xH segments from the bottom of the device (right for vertical interquad), and one of the x5 segments crossing the interquad. Figure 28 shows four fast middle clock (Fast Clock) signals with the suffixes T (top), B (bottom), R (right), and L (left), respectively. Figure 29 also shows the Fast Clock R and Fast Clock L lines; these are dedicated interguad clock spines. They originate in the CLKCN-TRL special function blocks in the middle of each edge of the device, with the name referencing the edge of origin. For example, Fast Clock R originates in the CLKCNTRL block on the right edge of a device. Fast Clock spines traverse the entire PLC array but do not connect to the PICs on the edge of the device opposite to the source. Each Fast Clock line connects to two of the xL lines in each PLC that run orthogonally to the Fast Clock. These connections allow the Fast Clock lines to generate a clock tree that can reach any PLC in the device. Fast Clocks and other clock resources are discussed in the Clock Distribution Network section. #### **Programmable Corner Cell Routing** #### **Programmable Routing** The programmable corner cell (PCC) contains the circuitry to connect the routing of the two PICs in each corner of the device. The PIC px1 and px2 segments and eight PIC switching segments are directly connected together from one PIC to another. The px5 lines are all broken with CIPs and the PIC pxL and pxH segments are connected from one block to another through programmable buffers. #### **Corner Cell Special Functions** In addition to routing functions, special-purpose functions are located in each FPGA corner. The upper-left PCC contains connections to the boundary-scan logic and microprocessor interface. The upper-right PCC contains connections to the readback logic, connectivity to the global 3-state signal (TS\_ALL), and a programmable clock manager. The lower-left PCC contains connections to the internal oscillator and a programmable clock manager. The lower-right PCC contains connections to the start-up and global reset logic. These functions are all more completely described in the Special Function Blocks section of this data sheet. Figure 29. hIQ Block Detail # High-Level Routing Resources (continued) # PIC Interquad (MID) Routing There is also connectivity between the PICs in each quadrant, as well as a clock control (CLKCNTRL) module (discussed in the Special Function Blocks section) between the PIC routing and the interquad routing. These blocks are called LMID (left), TMID (top), RMID (right), and BMID (bottom). The TMID routing is shown in Figure 30. As with the hIQ and vIQ blocks, the only connectivity to the PIC routing is to the global pxH and px5 segments. The pxH segments from the one quadrant can be connected through a CIP to its counterpart in the opposite quadrant, providing a path that spans the array of PICs. Since a passive CIP is used to connect the two pxH segments, a 3-state signal can be routed on the two pxH segments in the opposite quadrants, and then connected through this CIP. As with the hIQ and vIQ blocks, CIPs and buffers allow nibble-wide connections between the interquad segments, the xH segments, and the x5 segments. Figure 30. Top (TMID) Routing #### **Clock Distribution Network** The OR3C/Txxx Series FPGAs provide three types of high-speed, low-skew clock distributions: system clock, fast middle clock (Fast Clock), and *ExpressCLK*. Because of the great variety of sources and distribution for clock signals in the *ORCA* 3C/T, the clock mechanisms will be described here from the inside out. The clock connections to the PFU will be described, followed by clock distribution to the PLC array, clock sources to the PLC array, and finally ending with clock sources and distribution in the PICs. The *ExpressCLK* inputs are new, dedicated clock inputs in the OR3C/Txxx series FPGAs. They are mentioned in several of the clock network descriptions and are described fully later in this section. #### **PFU Clock Sources** Within a PLC there are five sources for the clock signal of the latches/FFs in the PFU. Two of the signals are generated off of the long lines (xL) within the PLC: one from the set of vertical long lines and one from the set of horizontal long lines. For each of these signals, any one of the ten long lines of each set, vertical or horizontal, can generate the clock signal. Two of the five PFU clock sources come from neighboring PLCs. One clock is generated from the PLC to the left or right of the current PLC, and one is generated from the PLC above or below the current PLC. The selection decision as to where these signals come from, above/below and left/right, is based on the position of the PLC in the array and has to do with the alternating nature of the source of the system clock spines (discussed later). The last of the five clock sources is also generated within the PLC. The E1 control signal, described in the PLC Routing Resources section, can drive the PFU clock. The E1 signal can come from any xBID routing resource in the PLC. The selection and switching of clock signals in a PLC is performed in the FINS. Figure 31 shows the PFU clock sources for a set of four adjacent PLCs. #### **Global Control Signals** The four clock signals in each PLC that are generated from the long lines (xL) in the current PLC or an adjacent PLC can also be used to drive the PFU clock enable (CE), local set/reset (LSR) and add/subtract/ write enable (ASWE) signals. The clock signals generated from vertical long lines can drive CE and ASWE, and the clocks generated from horizontal long lines can drive LSR. This allows for low-skew global distribution of two of these three control signals with the clock routing while still allowing a global clock route to occur. Figure 31. PFU Clock Sources 5-6054(F) # **Clock Distribution Network** (continued) # Clock Distribution in the PLC Array #### System Clock (SCLK) The clock distribution network, or clock spine network, within the PLC array is designed to minimize clock skew while maximizing clock flexibility. Clock flexibility is expressed in two ways: the ease with which a single clock is routed to the entire array, and the capability to provide multiple clocks to the PLC array. There is one horizontal and one vertical clock spine passing through each PLC. The horizontal clock spine is sourced from the PIC in the same row on either the left- or right-hand side of the array, with the source side (left or right) alternating for each row. The vertical clock spines are similarly sourced from the PICs alternating from the top or bottom of a column. Each clock spine is capable of driving one of the ten xL routing segments that run orthogonal to it within each PLC. Full connectivity to all PFUs is maintained due to the connectivity from the xL lines to the PFU clock signals described in the previous section; however, only an xL line in every other row (column) needs to be driven to allow the given clock signal to be distributed to every PFU. Figure 32 is a high-level diagram of the OR3C/Txxx system clock spine network with sample xL line connections for a 4 x 4 array of PLCs. The clock spine structure previously described provides for complete distribution of a clock from any I/O pin to the entire PLC array by means of a single clock spine and long lines (xL). This distribution system also provides a means to have many different clocks routed to many different and dispersed locations in the PLC array. Each spine can carry a different clock signal, so for the OR3C/T55 (which has an 18 x 18 array of PLCs, implying nine clock spines per side), 36 input clock signals can be supported using the system clock network. #### **Fast Clock** Fast Clocks are high-speed, low-skew clock spines that originate from the CLKCNTRL special function blocks (described later). There are four Fast Clock spinesone originating on the middle of each edge of the array. The spines run in the interguad region of the PLC array from their source side of the device to the last row or column on the opposite side of the device. The Fast Clocks connect to two long lines, xL[8] and xL[9], that run orthogonal to the spine direction in each PLC. These long lines can then be connected to the PFU clock input in the same manner as the general system clocks, and, like the system clock connections, xL lines are only needed in every other row (column) to distribute a clock to every PFU. The limited number of longline connections and the low skew of the CLKCNTRL source combine to make the Fast Clocks a very robust. low-skew clock source. Figure 32. OR3C/Txxx System Clock Distribution Overview 5-5801(F).a #### Clock Distribution Network (continued) #### Clock Sources to the PLC Array The source of a clock that is globally available to the PLC array can be from any user I/O pad, any of the *ExpressCLK* pads, or an internally generated source. #### **System Clock** As described in the Programmable Input/Output Cells section, PICs are grouped in adjacent pairs. Any one of the eight pads in a PIC pair can drive a clock spine in a row or column. For PIC pairs on the top of the chip, the column associated with the left PIC has the clock spine, for pairs on the bottom, the right PIC column has the spine. The top PIC of the pair sources the spine from the left side of the array, and the bottom PIC of the pair sources the spine from the right side of the array. Clock delay and skew are minimized by having a single clock buffer per pair of PICs. The clock spine for each pair can also be driven by one of the four PIC switching segments (pSW) in each PIC of the pair. This allows a signal generated in the PLC array to be routed onto the global clock spine network. The system clock output of the programmable clock manager (PCM) may also be routed to the global system clock spines via the pSW segments. Figure 33 shows the clock spine multiplexing structure for a pair of PICs on the top of the array. #### **Fast Clock** The Fast Clock spines are sourced to the PLC array from each side of the device by the *ExpressCLK* pads via the CLKCNTRL function block (described in the Special Function Blocks section). The *ExpressCLK* and Fast Clock source from the pads is shown in Figure 34 and will be described further in the *ExpressCLK* Inputs subsection. Figure 33. PIC System Clock Spine Generation #### Clocks in the PICs Because the OR3C/Txxx FPGAs have latches and FFs in the I/Os, it is necessary to have clock signal distribution to the PIOs as well as in the PLC array. The system clock, the Fast Clock, and the *ExpressCLK* are available for PIO clocking. #### **PIC System Clock** There are five local system clock lines in each PIC. Much like the sources for a clock in the PFU, two of the local PIC clocks are generated within the PIC from long lines. One is generated from the set of ten PIC long lines (pxL) that runs parallel to the PiCs on a side, and the other is generated from the set of ten long lines (xL) from the PLC array that terminate in the PIC. Another local PIC system clock route comes from the set of ten xL lines in the adjacent PLC that is parallel to the side of the array on which the PIC resides. The fourth local PIC system clock route comes from the set of ten long lines (xL) from the PLC array that terminate in the adjacent PIC that is not part of the same PIC pair. Much like the E1 signals in the PLCs that are used to distribute a local clock to the PFU source, the fifth local clock line in each PIC comes from local PSW signals. This clock signal for each PIC is shown in Figure 33. One of these five local PIC system clocks is selected for the system clock signal in the PIO. It is used as the PIO system clock for both input and output clocking as selected within the PIO. All PIOs in a PIC share the same system clock. #### PIC ExpressCLK The ExpressCLK signal used at the PIC latches/FFs comes from the CLKCNTRL function block that resides in the middle of the side on which the PIC resides. The ExpressCLK output from the CLKCNTRL block is divided into two signals, although the same Express-CLK source from the pads or the programmable clock manager (PCM) feeds both signals. One ExpressCLK signal goes to the PICs on the right of (above) the CLKCNTRL block, and the other ExpressCLK signal goes to the PICs on the left of (below) the CLKCNTRL block on that side. #### Clock Distribution Network (continued) ### ExpressCLK Inputs There are four dedicated ExpressCLK pads on each OR3C/Txxx device: one in the middle of each side. Two other user I/O pads can also be used as corner ExpressCLK inputs, one on the lower-left corner, and one on the upper-right corner. The corner ExpressCLK pads feed the ExpressCLK to the two sides of the array that are adjacent to that corner, always driving the same signal in both directions. The ExpressCLK route from the middle pad and from the corner pad associated with that side are multiplexed and can be glitchlessly stopped/started under user control using the StopCLK feature of the CLKCNTRL function block (described under Special Function Blocks) on that side. The ExpressCLK output of the programmable clock manager (PCM) is programmably connected to the corner ExpressCLK routes. PCM blocks are found in the same corners as the corner ExpressCLK signals and are described in the Special Function Blocks section. The ExpressCLK structure is shown in Figure 34 (PCM) blocks are not shown). Note: All multiplexers are set during configuration. Figure 34. ExpressCLK and Fast Clock Distribution #### Selecting Clock Input Pins Any user I/O pin on an ORCA FPGA can be used as a fast, low-skew system clock input. Since the four dedicated ExpressCLK inputs can only be used to distribute global signals into the FPGA, these pins should be selected first as clock pins. Within the interquad region of the device, these clocks sourced by the ExpressCLK inputs are called Fast Clocks. Choosing the next clock pin is completely arbitrary, but using a pin that is near the center of an edge of the device will provide the lowest skew system clock network. The pin-to-pin timing numbers in the Timing Characteristics section assume that the clock pin is in one of the PICs at the center of any side of the device next to an *ExpressCLK* pad. For actual timing characteristics for a given clock pin, use the timing analyzer results from *ORCA* Foundry. To select subsequent clock pins, certain rules should be followed. As discussed in the Programmable Input/ Output Cells section, PICs are grouped into adjacent pairs. Each of these pairs contains eight I/Os, but only one of the eight I/Os in a PIC pair can be routed directly onto a system clock spine. Therefore, to achieve top performance, the next clock input chosen should not be one of the pins from a PIC pair previously used for a clock input. If it is necessary to have a second input in the same PIC pair route onto global system clock routing, the input can be routed to a free clock spine using the PIC switching segment (pSW) connections to the clock spine network at some small sacrifice in speed. Alternatively, if global distribution of the secondary clock is not required, the signal can be routed on long lines (xL) and input to the PFU clock input without using a clock spine. Another rule for choosing clock pins has to do with the alternating nature of clock spine connections to the xL. and pxL routing segments. Starting at the left side of the device, the first vertical clock spine from the top connects to hxL[0] (horizontal xL[0]), and the first vertical clock spine from the bottom connects to hxL/51 in all PLC rows. The next vertical clock spine from the top connects to hxL[1], and the next one from the bottom connects to hxL[6]. This progression continues across the device, and after a spine connects to hxL[9], the next spine connects to hxL[0] again. Similar connections are made from horizontal clock spines to vxL (vertical xL) lines from the top to the bottom of the device. Because the ORCA 3C/T clock routing only requires the use of an xL line in every other row or column, even two inputs chosen 20 PLCs apart on the same xL line will not conflict, but it is always better to avoid these choices, if possible. The Fast Clock spines in the interquad routing region also connect to xL[8] and xL[9] for each set of xL lines, so it is better to avoid user I/Os that connect to xL[8] or xL[9] when a Fast Clock is used that might share one of these connections. Another reason to use the Fast Clock spines is that since they use only the xL[9:8] lines, they will not conflict with internal data buses which typically use xL[7:0]. For more details on clock selection, refer to application notes on clock distribution in ORCA 3C/T devices. # **Special Function Blocks** Special function blocks in the OR3C/Txxx series provide extra capabilities beyond general FPGA operation. These blocks reside in the corners and MIDs (middle interquad areas) of the FPGA array. #### Single Function Blocks Most of the special function blocks perform a specific dedicated function. These functions are data/configuration readback control, global 3-state control (TS\_ALL), internal oscillator generation, global set/reset (GSRN), and start-up logic. #### Readback Logic The readback logic is located in the upper right corner of the FPGA and can be enabled via a bitstream option or by instantiation of a library readback component. Readback is used to read back the configuration data and, optionally, the state of the PFU outputs. A readback operation can be done while the FPGA is in normal system operation. The readback operation cannot be daisy-chained. To use readback, the user selects options in the bit stream generator in the *ORCA* Foundry Development System. Table 12 provides readback options selected in the bit stream generator tool. The table provides the number of times that the configuration data can be read back. This is intended primarily to give the user control over the security of the FPGA's configuration program. The user can prohibit readback (0), allow a single readback (1), or allow unrestricted readback (U). Table 12. Readback Options | Option | Function | |--------|----------------------------------------| | 0 | Prohibit Readback | | 1 | Allow One Readback Only | | U | Allow Unrestricted Number of Readbacks | Readback can be performed via the OR3C/Txxx Microprocessor Interface (MPI) or by using dedicated FPGA readback controls. If the MPI is enabled, readback via the dedicated FPGA readback logic is disabled. Readback using the MPI is discussed in the Microprocessor Interface section. The pins used for dedicated readback are readback data (RD\_DATA), read configuration (RD\_CFG), and configuration clock (CCLK). A readback operation is initiated by a high-to-low transition on RD\_CFG. The RD\_CFG input must remain low during the readback operation. The readback operation can be restarted at frame 0 by driving the RD\_CFG pin high, applying at least two rising edges of CCLK, and then driving RD CFG low again. One bit of data is shifted out on RD\_DATA at the rising edge of CCLK. The first start bit of the readback frame is transmitted out several cycles after the first rising edge of CCLK after RD\_CFG is input low (see the Readback Timing Characteristics table in the Timing Characteristics section). To be certain of the start of the readback frame, the data can be monitored for the 01 frame start bit pair. Readback can be initiated at an address other than frame 0 via the new Microprocessor Interface (MPI) control registers (see the Microprocessor Interface section for more information). In all cases, readback is performed at sequential addresses from the start address. It should be noted that the RD\_DATA output pin is also used as the dedicated boundary-scan output pin, TDO. If this pin is being used as TDO, the RD\_DATA output from readback can be routed internally to any other pin desired. The RD\_CFG input pin is also used to control the global 3-state (TS\_ALL) function. Before and during configuration, the TS\_ALL signal is always driven by the RD\_CFG input and readback is disabled. After configuration, the selection as to whether this input drives the readback or global 3-state function is determined by a set of bit stream options. If used as the RD\_CFG input for readback, the internal TS\_ALL input can be routed internally to be driven by any input pin. The readback frame contains the configuration data and the state of the internal logic. During readback, the value of all registered PFU and PIC outputs can be captured. The following options are allowed when doing a capture of the PFU outputs. - Do not capture data (the data written to the RAMs, usually 0, will be read back). - 2. Capture data upon entering readback. - Capture data based upon a configurable signal internal to the FPGA. If this signal is tied to logic 0, capture RAMs are written continuously. - 4. Capture data on either options 2 or 3 above. The readback frame has an identical format to that of the configuration data frame, which is discussed later in the Configuration Data Format section. If LUT memory is not used as RAM and there is no data capture, the readback data (not just the format) will be identical to the configuration data for the same frame. This eases a bitwise comparison between the configuration and readback data. The configuration header, including the length count field, is not part of the readback frame. The readback frame contains bits in locations not used in the configuration. These locations need to be masked out when comparing the configuration and readback frames. The development system optionally provides a readback bit stream to compare to readback data from the FPGA. Also note that if any of the LUTs are used as RAM and new data is written to them. these bits will not have the same values as the original configuration data frame either. #### Global 3-State Control (TS\_ALL) To increase the testability of the *ORCA* Series FPGAs, the global 3-state function (TS\_ALL) disables the device. The TS\_ALL signal is driven from either an external pin or an internal signal. Before and during configuration, the TS\_ALL signal is driven by the input pad RD\_CFG. After configuration, the TS\_ALL signal can be disabled, driven from the RD\_CFG input pad, or driven by a general routing signal in the upper-right corner. Before configuration, TS\_ALL is active-low; after configuration, the sense of TS\_ALL can be inverted. The following occur when TS\_ALL is activated: All of the user I/O output buffers are 3-stated, the user I/O input buffers are pulled up (with the pulldown disabled), and the input buffers are configured with TTL input thresholds (OR3Cxx only). - 2. The TDO/RD\_DATA output buffer is 3-stated. - The RD\_CFG, RESET, and PRGM input buffers remain active with a pull-up. - 4. The DONE output buffer is 3-stated, and the input buffer is pulled-up. #### Internal Oscillator The internal oscillator resides in the lower-left corner of the FPGA array. It has output clock frequencies of 1.25 MHz and 10 MHz. The internal oscillator is the source of the internal CCLK used for configuration. It may also be used after configuration as a general-purpose clock signal. #### Global Set/Reset (GSRN) The GSRN logic resides in the lower-right corner of the FPGA. GSRN is an invertible, default, active-low signal that is used to reset all of the user-accessible latches/ FFs on the device. GSRN is automatically asserted at powerup and during configuration of the device. The timing of the release of GSRN at the end of configuration can be programmed in the start-up logic described below. Following configuration, GSRN may be connected to the RESET pin via dedicated routing, or it may be connected to any signal via normal routing. Within each PFU and PIO, individual FFs and latches can be programmed to either be set or reset when GSRN is asserted. A new option in the OR3C/Txxx Series allows individual PFUs and PIOs to turn off the GSRN signal to its latches/FFs after configuration. The RESET input pad has a special relationship to GSRN. During configuration, the RESET input pad always initiates a configuration abort, as described in the FPGA States of Operation section. After configuration, the global set/reset signal (GSRN) can either be disabled (the default), directly connected to the RESET input pad, or sourced by a lower-right corner signal. If the RESET input pad is not used as a global reset after configuration, this pad can be used as a normal input pad. #### Start-Up Logic The start-up logic block is located in the lower right corner of the FPGA. This block can be configured to coordinate the relative timing of the release of GSRN, the activation of all user I/Os, and the assertion of the DONE signal at the end of configuration. If a start-up clock is used to time these events, the start-up clock can come from CCLK, or it can be routed into the start-up block using lower right corner routing resources. These signals are described in the Start-Up subsection of the FPGA States of Operation section. #### Clock Control (CLKCNTRL) and StopCLK There is one CLKCNTRL block in the MID section of the interquad routing on each side of the FPGA. This block is used to selectively distribute the Fast Clock to the PLC array and the left (top) and right (bottom) *ExpressCLKs* (ECKL and ECKR) to the side of the array on which the CLKCNTRL block resides. The source clock for the CLKCNTRL block comes either from the *ExpressCLK* pad at the middle of the side of the FPGA or from the corner *ExpressCLK* route that comes from the corner *ExpressCLK* pad (at the lower left or upper right of the device, whichever is closer). The programmable clock manager *Express-CLK* output can also be sourced to this corner routing for distribution at the two closest CLKCNTRL blocks. Each CLKCNTRL block also features an invertible StopCLK shut-off input that is available from local routing. This feature may be used to glitchlessly stop and start the clock at the three outputs of each CLKCNTRL block and has the option of doing so on either the rising or falling edge of the clock. When the clock is halted based on its rising edge, it stops and stays at VDD. When it is stopped based on its falling edge, it stops and stays at GND. If the StopCLK shut-off signal meets the CLKCNTRL setup and hold times, the clock is stopped on the second clock cycle after the shut-off signal. A diagram of the bottom CLKCNTRL block and StopCLK timing is shown in Figure 35. Notes: CLKCNTRL output clocks are ExpressCLK left and right and Fast Clock. Clock shutoff shown active-high acting on clock falling edge. Figure 35. Top CLKCNTRL Function Block #### **Boundary Scan** The increasing complexity of integrated circuits (ICs) and IC packages has increased the difficulty of testing printed-circuit boards (PCBs). To address this testing problem, the *IEEE* standard 1149.1/D1 (*IEEE* Standard Test Access Port and Boundary-Scan Architecture) is implemented in the *ORCA* series of FPGAs. It allows users to efficiently test the interconnection between integrated circuits on a PCB as well as test the integrated circuit itself. The *IEEE* 1149.1/D1 standard is a well-defined protocol that ensures interoperability among boundary-scan (BSCAN) equipped devices from different vendors. The IEEE 1149.1/D1 standard defines a test access port (TAP) that consists of a four-pin interface with an optional reset pin for boundary-scan testing of integrated circuits in a system. The ORCA Series FPGA provides four interface pins: test data in (TDI), test mode select (TMS), test clock (TCK), and test data out (TDO). The PRGM pin used to reconfigure the device also resets the boundary-scan logic. The user test host serially loads test commands and test data into the FPGA through these pins to drive outputs and examine inputs. In the configuration shown in Figure 36, where boundary scan is used to test ICs, test data is transmitted serially into TDI of the first BSCAN device (U1), through TDO/TDI connections between BSCAN devices (U2 and U3), and out TDO of the last BSCAN devices (U4). In this configuration, the TMS and TCK signals are routed to all boundary-scan ICs in parallel so that all boundary-scan components operate in the same state. In other configurations, multiple scan paths are used instead of a single ring. When multiple scan paths are used, each ring is independently controlled by its own TMS and TCK signals. Figure 37 provides a system interface for components used in the boundary-scan testing of PCBs. The three major components shown are the test host, boundary-scan support circuit, and the devices under test (DUTs). The DUTs shown here are *ORCA* Series FPGAs with dedicated boundary-scan circuitry. The test host is normally one of the following: automatic test equipment (ATE), a workstation, a PC, or a microprocessor. Key: BSC = boundary-scan cell, BDC = bidirectional data cell, and DCC = data control cell. Figure 36. Printed-Circuit Board with Boundary-Scan Circuitry Figure 37. Boundary-Scan Interface The boundary-scan support circuit shown in Figure 37 is the 497AA Boundary-Scan Master (BSM). The BSM off-loads tasks from the test host to increase test throughput. To interface between the test host and the DUTs, the BSM has a general microprocessor interface and provides parallel-to-serial/serial-to-parallel conversion, as well as three 8K data buffers. The BSM also increases test throughput with a dedicated automatic test pattern generator and with compression of the test response with a signature analysis register. The PC-based boundary-scan test card/software allows a user to quickly prototype a boundary-scan test setup. #### **Boundary-Scan Instructions** The ORCA Series boundary-scan circuitry is used for three mandatory IEEE 1149.1/D1 tests (EXTEST, SAMPLE/PRELOAD, BYPASS), the optional IEEE 1149.1/D1 IDCODE instruction, and five ORCA-defined instructions. The 3-bit wide instruction register supports the nine instructions listed in Table 13, where the use of PSR1 or USERCODE is selectable by a bit stream option. Table 13. Boundary-Scan Instructions | Code | Instruction | |------|---------------------------------| | 000 | EXTEST | | 001 | PLC Scan Ring 1 (PSR1)/USERCODE | | 010 | RAM Write (RAM_W) | | 011 | IDCODE | | 100 | SAMPLE/PRELOAD | | 101 | PLC Scan Ring 2 (PSR2) | | 110 | RAM Read (RAM_R) | | 111 | BYPASS | The external test (EXTEST) instruction allows the interconnections between ICs in a system to be tested for opens and stuck-at faults. If an EXTEST instruction is performed for the system shown in Figure 36, the connections between U1 and U2 (shown by nets a, b, and c) can be tested by driving a value onto the given nets from one device and then determining whether the same value is seen at the other device. This is determined by shifting 2 bits of data for each pin (one for the output value and one for the 3-state value) through the BSR until each one aligns to the appropriate pin. Then, based upon the value of the 3-state signal, either the I/O pad is driven to the value given in the BSR, or the BSR is updated with the input value from the I/O pad, which allows it to be shifted out TDO. The SAMPLE/PRELOAD instruction is useful for system debugging and fault diagnosis by allowing the data at the FPGA's I/Os to be observed during normal operation or written during test operation. The data for all of the I/Os is captured simultaneously into the BSR, allowing them to be shifted-out TDO to the test host. Since each I/O buffer in the PICs is bidirectional, two pieces of data are captured for each I/O pad: the value at the I/O pad and the value of the 3-state control signal. For preload operation, data is written from the BSR to all of the I/Os simultaneously. There are five *ORCA*-defined instructions. The PLC scan rings 1 and 2 (PSR1, PSR2) allow user-defined internal scan paths using the PLC latches/FFs. The RAM\_Write Enable (RAM\_W) instruction allows the user to serially configure the FPGA through TDI. The RAM\_Read Enable (RAM\_R) allows the user to read back RAM contents on TDO after configuration. The IDCODE instruction allows the user to capture a 32-bit identification code that is unique to each device and serially output it at TDO. The IDCODE format is shown in Table 14. Table 14. Boundary-Scan ID Code | Device | Version<br>(4 bits) | Part*<br>(10 bits) | Family<br>(6 bits) | Manufacturer<br>(11 bits) | LSB<br>(1 bit) | |----------|---------------------|--------------------|--------------------|---------------------------|----------------| | OR3C/T55 | 0000 | 0100100000 | 110000 | 00000011101 | 1 | | OR3C/T80 | 0000 | 0110100000 | 110000 | 00000011101 | 1 | | OR3T125 | 0000 | 0011100000 | 110000 | 00000011101 | 1 | <sup>\*</sup> PLC array size of FPGA. Note: Table assumes version 0. # 2 # Special Function Blocks (continued) #### **ORCA Boundary-Scan Circuitry** The ORCA Series boundary-scan circuitry includes a test access port controller (TAPC), instruction register (IR), boundary-scan register (BSR), and bypass register. It also includes circuitry to support the four predefined instructions. Figure 38 shows a functional diagram of the boundary-scan circuitry that is implemented in the *ORCA* Series. The input pins' (TMS, TCK, and TDI) locations vary depending on the part, and the output pin is the dedicated TDO/RD\_DATA output pad. Test data in (TDI) is the serial input data. Test mode select (TMS) controls the boundary-scan test access port controller (TAPC). Test clock (TCK) is the test clock on the board. The BSR is a series connection of boundary-scan cells (BSCs) around the periphery of the IC. Each I/O pad on the FPGA, except for CCLK, DONE, and the boundary-scan pins (TCK, TDI, TMS, and TDO), is included in the BSR. The first BSC in the BSR (connected to TDI) is located in the first PIC I/O pad on the left of the top side of the FPGA (PTA PIC). The BSR proceeds clockwise around the top, right, bottom, and left sides of the array. The last BSC in the BSR (connected to TDO) is located on the top of the left side of the array (PL1D). The bypass instruction uses a single FF, which resynchronizes test data that is not part of the current scan operation. In a bypass instruction, test data received on TDI is shifted out of the bypass register to TDO. Since the BSR (which requires a two FF delay for each pad) is bypassed, test throughput is increased when devices that are not part of a test operation are bypassed. The boundary-scan logic is enabled before and during configuration. After configuration, a configuration option determines whether or not boundary-scan logic is used. The 32-bit boundary-scan identification register contains the manufacturer's ID number, unique part number, and version (as described earlier). The identification register is the default source for data on TDO after RESET if the TAP controller selects the shift-data-register (SHIFT DR) instruction. If boundary scan is not used, TMS, TDI, and TCK become user I/Os, and TDO is 3-stated or used in the readback operation. An optional USERCODE is available if the boundary-scan PSR1 instruction is not used. The selection between PSR1 and USERCODE is a configuration option and can be performed in *ORCA* Foundry. The USERCODE is an 11-bit value that the user can set during device configuration and can be written to and read from the FPGA via the boundary-scan logic. The USERCODE value replaces the manufacturer field of the boundary-scan ID code when the USERCODE instruction is issued, allowing users to have configured devices identified in a user-defined manner. The manufacturer ID field remains available when the IDCODE instruction is issued. Figure 38. ORCA Series Boundary-Scan Circuitry Functional Diagram 5-5768(F) #### **ORCA Series TAP Controller (TAPC)** The ORCA Series TAP controller (TAPC) is a 1149.1/D1 compatible test access port controller. The 16 JTAG state assignments from the IEEE 1149.1/D1 specification are used. The TAPC is controlled by TCK and TMS. The TAPC states are used for loading the IR to allow three basic functions in testing: providing test stimuli (Update DR), test execution (Run-Test/Idle), and obtaining test responses (Capture DR). The TAPC allows the test host to shift in and out both instructions and test data/results. The inputs and outputs of the TAPC are provided in the table below. The outputs are primarily the control signals to the instruction register and the data register. Table 15. TAP Controller Input/Outputs | Symbol | 1/0 | Function | |------------|-----|-----------------------------------| | TMS | | Test Mode Select | | TCK | 1 | Test Clock | | PUR | 1 | Powerup Reset | | PRGM | .1 | BSCAN Reset | | TRESET | 0 | Test Logic Reset | | Select | 0 | Select IR (High); Select DR (Low) | | Enable | 0 | Test Data Out Enable | | Capture DR | 0 | Capture/Parallel Load DR | | Capture IR | 0 | Capture/Parallel Load IR | | Shift DR | 0 | Shift Data Register | | Shift IR | 0 | Shift Instruction Register | | Update DR | 0 | Update/Parallel Load DR | | Update IR | 0 | Update/Parallel Load IR | The TAPC generates control signals that allow capture, shift, and update operations on the instruction and data registers. In the capture operation, data is loaded into the register. In the shift operation, the captured data is shifted out while new data is shifted in. In the update operation, either the instruction register is loaded for instruction decode, or the boundary-scan register is updated for control of outputs. The test host generates a test by providing input into the *ORCA* Series TMS input synchronous with TCK. This sequences the TAPC through states in order to perform the desired function on the instruction register or a data register. Figure 39 provides a diagram of the state transitions for the TAPC. The next state is determined by the TMS input value. Figure 39. TAP Controller State Transition Diagram #### **Boundary-Scan Cells** Figure 40 is a diagram of the boundary-scan cell (BSC) in the *ORCA* series PICs. There are four BSCs in each PIC: one for each pad, except as noted above. The BSCs are connected serially to form the BSR. The BSC controls the functionality of the in, out, and 3-state signals for each pad. The BSC allows the I/O to function in either the normal or test mode. Normal mode is defined as when an output buffer receives input from the PLC array and provides output at the pad or when an input buffer provides input from the pad to the PLC array. In the test mode, the BSC executes a boundary-scan operation, such as shifting in scan data from an upstream BSC in the BSR, providing test stimuli to the pad, capturing test data at the pad, etc. The primary functions of the BSC are shifting scan data serially in the BSR and observing input (p\_in), output (p\_out), and 3-state (p\_ts) signals at the pads. The BSC consists of two circuits: the bidirectional data cell is used to access the input and output data, and the direction control cell is used to access the 3-state value. Both cells consist of a flip-flop used to shift scan data which feeds a flip-flop to control the I/O buffer. The bidirectional data cell is connected serially to the direction control cell to form a boundary-scan shift register. The TAPC signals (capture, update, shiftn, treset, and TCK) and the MODE signal control the operation of the BSC. The bidirectional data cell is also controlled by the high out/low in (HOLI) signal generated by the direction control cell. When HOLI is low, the bidirectional data cell receives input buffer data into the BSC. When HOLI is high, the BSC is loaded with functional data from the PLC. The MODE signal is generated from the decode of the instruction register. When the MODE signal is high (EXTEST), the scan data is propagated to the output buffer. When the MODE signal is low (BYPASS or SAMPLE), functional data from the FPGA's internal logic is propagated to the output buffer. The boundary-scan description language (BSDL) is provided for each device in the *ORCA* Series of FPGAs on the *ORCA* Foundry CD. The BSDL is generated from a device profile, pinout, and other boundary-scan information. Figure 40. Boundary-Scan Cell #### **Boundary-Scan Timing** To ensure race-free operation, data changes on specific clock edges. The TMS and TDI inputs are clocked in on the rising edge of TCK, while changes on TDO occur on the falling edge of TCK. In the execution of an EXTEST instruction, parallel data is output from the BSR to the FPGA pads on the falling edge of TCK. The maximum frequency allowed for TCK is 10 MHz. Figure 41 shows timing waveforms for an instruction scan operation. The diagram shows the use of TMS to sequence the TAPC through states. The test host (or BSM) changes data on the falling edge of TCK, and it is clocked into the DUT on the rising edge. Figure 41. Instruction Register Scan Timing Diagram # Microprocessor Interface (MPI) The OR3C/Txxx Series FPGAs have a dedicated synchronous microprocessor interface function block (see Figure 42). The *MPI* is programmable to operate with *PowerPC* MPC800 series microprocessors and *Intel i960* J core processors; see Table 16 and Table 17, respectively, for compatible processors. The *MPI* implements an 8-bit interface to the host processor (*PowerPC* or *i960*) that can be used for configuration and readback of the FPGA as well as for user-defined data processing and general monitoring of FPGA function. In addition to dedicated-function registers, the microprocessor interface allows for the control of up to 16 user registers (RAM or flipflops) in the FPGA logic. A synchronous/asynchronous handshake procedure is used to control transactions with user logic in the FPGA array. There is also capability for the FPGA logic to interrupt the host processor either by a hard interrupt or by having the host processor poll the microprocessor interface. The control portion of the microprocessor interface is available following powerup of the FPGA if the mode pins specify *MPI* mode, even if the FPGA is not yet configured. The mode pin (M[2:0]) settings and the setup and use of the *MPI* for configuration is discussed in the *MPI* Setup and Control subsection. For postconfiguration use, the *MPI* must be included in the configuration bit stream by using an *MPI* library element in your design from the *ORCA* macro library, or by setting the MP\_USER bit of the *MPI* configuration control register prior to the start of configuration (*MPI* registers are discussed later). Figure 42. MPI Block Diagram 5-5806(F) Device Pad I/O Buffer # Microprocessor Interface (MPI) (continued) #### PowerPC System In Figure 43, the ORCA FPGA is a memory-mapped peripheral to the PowerPC processor. The PowerPC interface uses separate address and data buses and has several control lines. The ORCA chip select lines. CSO and CS1, are each connected to an address line coming from the PowerPC. In this manner, the FPGA is capable of a transaction with the PowerPC whenever the address line connected to CSO is low, the address line for CS1 is high, and there is a valid address on PowerPC address lines A[27:31]. Other forms of selection are possible by using the FPGA chip selects in a different way. For example, PowerPC address bits A[0:26] could be decoded to select CS0 and CS1, or if the FPGA is the only peripheral to the PowerPC, CS0 and CS1 could be tied low and high, respectively, to cause them to always be selected. If the MPI is not used for FPGA configuration, decoding logic can be implemented internal or external to the FPGA. If logic internal to the FPGA is used, the chip selects must be routed out on an output pin and then connected externally to CSO and/or CS1. If the MPI is to be used for configuration, any decode logic used must be implemented external to the FPGA since the FPGA logic has not been configured yet. 5-5761(C) Note: FPGA shown as a memory-mapped peripheral using CS0 and CS1. Other decoding schemes are possible using CS0 and/or CS1. Figure 43. PowerPC/MPI The basic flow of a transaction on the PowerPC/MPI interface is given below. Pin descriptions are shown in Table 16 and timing is shown in the ORCA Timing Characteristics section of this data sheet. For both read and write transactions, the address, chip select, and read/write (read high, write low) signals are setup at the FPGA pins by the PowerPC. The PowerPC then asserts its transfer start signal (TS) low. Data is available to the MPI during a write at the rising clock edge after the clock cycle during which TS is low. The transfer is acknowledged to the PowerPC by the low assertion of the TA signal. The MPI PowerPC interface does not support burst transfers, so the burst inhibit signal. BI, is also asserted low during the transfer acknowledge. The same process applies to a read from the MPI except that the read data is expected at the FPGA data pins by the PowerPC at the rising edge of the clock when TA is low. The MPI only drives TA low for one clock cycle. Interrupt requests can be sent to the *PowerPC* asynchronously to the read/write process. Interrupt requests are sourced by the user-logic in the FPGA. The *MPI* will assert the request to the *PowerPC* as a direct interrupt signal and/or a pollable bit in the *MPI* status register (discussed in the *MPI* Setup and Control section). The *MPI* will continue to assert the interrupt request until the user-logic deasserts its interrupt request signal. Table 16. PowerPC/MPI Configuration | PowerPC<br>Signal | ORCA Pin<br>Name | MPI<br>1/0 | Function | |-------------------|------------------|------------|------------------------------------------| | D[0:7] | D[7:0] | 1/0 | 8-bit data bus | | A[27:31] | A[4:0] | ı | 5-bit MPI address<br>bus | | TS | RD/MPI_STRB | 1 | Transfer start signal | | _ | CS0 | 1 | Active-low MPI<br>select | | - Managangan | CS1 | 1 | Active-high MPI<br>select | | CLKOUT | A7/MPI_CLK | Ī | PowerPC interface clock | | RD/WR | A8/MPI_RW | 1 | Read (high)/write<br>(low) signal | | TA | A9/MPI_ACK | 0 | Active-low transfer acknowledge signal | | BI | A10/MPI_BI | 0 | Active-low burst transfer inhibit signal | | Any of IRQ[7:0] | A11/MPI_IRQ | 0 | Active-low interrupt request signal | # 2 # Microprocessor Interface (MPI) (continued) #### i960 System Figure 44 shows a schematic for connecting the ORCA MPI to supported i960 processors. In the figure, the FPGA is shown as the only peripheral, with the FPGA chip select lines, CSO and CS1, tied low and high. respectively. The i960 address and data are multiplexed onto the same bus. This precludes memory mapping of the FPGA in the i960 memory space of a multiperipheral system without some form of address latching to capture and hold the address signals to drive the CSO and/or CS1 signals. Multiple address signals could also be decoded and latched to drive the CSO and/or CS1 signals. If the MPI is not used for FPGA configuration, decoding/latching logic can be implemented internal or external to the FPGA. If logic internal to the FPGA is used, the chip selects must be routed out an output pin and then connected externally to CSO and/or CS1. If the MPI is to be used for configuration, any decode/latch logic used must be implemented external to the FPGA since the FPGA logic has not been configured yet. Note: FPGA shown as only system peripheral with fixed-chip select signals. For multiperipheral systems, address decoding and/or latching can be used to implement chip selects. Figure 44. i960/MPI The basic flow of a transaction on the *i960/MPI* interface is given below. Pin descriptions are shown in Table 17, and timing is shown in the *ORCA* Timing Characteristics section of this data sheet. For both read and write transactions, the address latch enable (ALE) is setup by the *i960* at the FPGA to the falling edge of the clock. The address, byte enables, chip selects, and read/write (read low, write high) signals are normally setup at the FPGA pins by the *i960* at the next rising edge of the clock. At this same rising clock edge, the *i960* asserts its address/data strobe (ADS) low. Data is available to the *MPI* during a write at the rising clock edge of the following clock cycle. The transfer is acknowledged to the *i960* by the low assertion of the ready/recover (RDYRCV) signal. The same process applies to a read from the *MPI* except that the read data is expected at the FPGA data pins by the *i960* at the rising edge of the clock when RDYRCV is low. The *MPI* only drives RDYRCV low for one clock cycle. Interrupts can be sent to the *i960* asynchronously to the read/write process. Interrupt requests are sourced by the user-logic in the FPGA. The *MPI* will assert the request to the *i960* as a direct interrupt signal and/or a pollable bit in the *MPI* status register (discussed in the *MPI* Setup and Control section). The *MPI* will continue to assert the interrupt request until the user-logic deasserts its interrupt request signal. Table 17. i960/MPI Configuration | <i>i960</i><br>Signal | ORCA<br>Pin Name | MPI<br>I/O | Function | |-----------------------|----------------------|------------|--------------------------------------------------------------------------------------------| | AD[7:0] | D[7:0] | 1/0 | Multiplexed 5-bit address/8-bit data bus. The address appears on D[4:0]. | | ALE | RDY/RCLK/<br>MPI_ALE | - | Address latch enable used to capture address from AD[4:0] on falling edge of clock. | | ADS | AD/<br>MPI_STRB | 1 | Address/data strobe to indicate start of transaction. | | | CS0 | i i | Active-low MPI select. | | | CS1 | ł | Active-high MPI select. | | System<br>Clock | A7/<br>MPI_CLK | ı | i960 system clock. This clock is sourced by the system and not the i960. | | W/R | A8/MPI_RW | 1 | Write (high)/read (low) signal. | | RDYRCV | A9/<br>MPI_ACK | 0 | Active-low ready/recover<br>signal indicating acknowl-<br>edgment of the transac-<br>tion. | | Any of XINT[7:0] | A11/<br>MPI_IRQ | 0 | Active-low interrupt request signal. | | BE0 | A0/<br>MPI_BE0 | ı | Byte-enable 0 used as address bit 0 in <i>i960</i> 8-bit mode. | | BE1 | A1/<br>MPI_BE1 | I | Byte-enable 1 used as address bit 1 in <i>i960</i> 8-bit mode. | # Microprocessor Interface (MPI) (continued) MPI Interface to FPGA The MPI interfaces to the user-programmable FPGA logic using a 4-bit address, read/write control signal, interrupt request signal, and user start and user end handshake signals. Timing numbers are provided so that the user-logic data transfers can be performed synchronously with the host processor (PowerPC or i960) interface clock or asynchronously. Table 18 shows the internal interface signals between the MPI and the FPGA user-programmable logic. All of the signals are connected to the MPI in the upper-left corner of the device except for the D[7:0] and CLK signals that come directly from the I/O pin. The 4-bit addressing from the *MPI* to the PLCs allows for up to 16 locations to be addressed by the host processor. The user address space of the *MPI* does not address any hard register. Rather, the user is free to construct registers from FFs, latches, or RAM that can be selected by the addressing. Alternately, the decoded address signals may be used as control signals for other functions such as state machines or timers. The transaction sequence between the MPI and the user-logic is as follows. When the host processor initiates a transaction as discussed in the preceding sections, the MPI outputs the 4-bit user address (UA[3:0]) and the read/write control signal (URDWR, which is read-high, write-low regardless of host processor), and then asserts the user start signal, USTART. During a write from the host processor, the user logic can accept data written by the host processor from the D[7:0] pins once the USTART signal is asserted. The user logic ends a transaction by asserting an active-high user end (UEND) signal to the MPI. The MPI will insert wait-states in the host processor bus cycles, holding the host processor until the userlogic completes its task and returns a UEND signal, upon which the MPI generates an acknowledge signal. If the host processor is reading from the FPGA, the user logic must have the read data available on the D[7:0] pins of the FPGA when the UEND signal is asserted. If the user logic is fast or if the MPI user address is being decoded for use as a control signal, the MPI transaction time can be minimized by routing the USTART signal directly to the UEND input of the MPI. The timing section of this data sheet contains a parameter table with delay, setup, and hold timing requirements to operate the user-logic either synchronously or asynchronously with the MPI host interface clock. The user-logic may also assert an active-low interrupt request (UIRQ) to the *MPI*, which, in turn, asserts an interrupt to the host processor. Assertion of an interrupt request is asynchronous to the host processor clock and any read or write transaction occurring in the *MPI*. The user-logic is responsible for providing any required interrupt vectors for the host processor, and the user-logic must deassert the interrupt request once serviced. If the interrupt request is not deasserted in the user logic, it will continue to be asserted to the host processor. Table 18. MPI Internal Interface Signals | Signal | MPI I/O | Function | |---------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | UA[3:0] | 0 | <b>User Logic Address</b> . Addresses up to 16 unique user registers or use as control signals. | | URDWRN | 0 | User Logic Read/Write Control Signal. High indicates a read from user logic by the host processor, low indicates a write to user-logic by the host processor. | | USTART | 0 | Active-High User Start Signal. Indicates the start of an MPI transaction between the host processor and the user logic. | | UEND | | Active-High User End Signal. Indicates that the user-logic is finished with the current MPI transaction. | | UIRO | I | Active-Low Interrupt. Sends request from the user-logic to the host processor. | | D[7:0] | FPGA I/O | User Data. Eight data bits come directly from the FPGA pins—not through the MPI. | | MPI_CLK | FPGA I | <b>MPI Clock.</b> The MPI clock is sourced by the host processor and comes directly from the FPGA pin—not through the MPI. | # 2 # Microprocessor Interface (MPI) (continued) #### MPI Setup and Control The *MPI* has a series of addressable registers that provide *MPI* control and status, configuration and readback data transfer, FPGA device identification, and a dedicated user scratchpad register. All registers are 8 bits wide. The address map for these registers and the user-logic address space is shown in Table 19, followed by descriptions of the register and bit functions. Note that for all registers the most significant bit is bit 7, and the least significant bit is bit 0. Table 19. MPI Setup and Control Registers | Address<br>(Hex) | Register | | |------------------|--------------------------------------------|--| | 00 | Control Register 1. | | | 01 | Control Register 2. | | | 02 | Scratchpad Register. | | | 03 | Status Register. | | | 04 | Configuration/Readback Data Register. | | | 05 | Readback Address Register 1 (Bits [7:0]). | | | 06 | Readback Address Register 2 (Bits [15:8]). | | | 07 | Device ID Register 1 (Bits [7:0]). | | | 08 | Device ID Register 2 (Bits [15:8]). | | | 09 | Device ID Register 3 (Bits [23:16]). | | | 0A | Device ID Register 4 (Bits [31:24]). | | | 0B0F | Reserved. | | | 101F | User-Definable Address Space. | | #### Control Register 1 The *MPI* control register 1 is a read/write register. The host processor writes a control byte to configure the *MPI*. It is readable by the host processor to verify the status of control bits previously written. Table 20. MPI Control Register 1 | Bit # | Description | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit 0 | <b>GSR Input.</b> Setting this bit to a 1 invokes a global set/reset on the FPGA. The host processor must return this bit to a 0 to remove the GSR signal. GSR does not affect the registers at <i>MPI</i> addresses 0 through F hexadecimal or any configuration registers. Default state = 0. | | Bit 1 | Reserved. | | Bit 2 | Reserved. | | Bit 3 | Reserved. | | Bit 4 | Reserved. | | Bit 5 | RD_CFG Input. Changing this bit to a 0 after configuration will initiate readback. The host processor must return this bit to a 1 to remove the RD_CFG signal. Since this bit works exactly like the RD_CFG input pin, please see the FPGA pin descriptions for more information on this signal. Default state = 1. | | Bit 6 | Reserved. | | Bit 7 | <b>PRGM Input.</b> Setting this bit to a 0 causes the FPGA to begin configuration and resets the boundary-scan circuitry. The host processor must return this bit to a 1 to remove the PRGM signal. Since this bit works exactly like the PRGM input pin (except that it does not reset the <i>MPI</i> ), please see the FPGA pin descriptions for more information on this signal. Default state = 1. | Microprocessor Interface (MPI) (continued) # Scratchpad Register Scratchpad Hegister The MPI scratchpad register is an 8-bit read/write register with no defined operation. It may be used for any user-defined function. #### **Control Register 2** The MPI control register 2 is a read/write register. The host processor writes a control byte to configure the MPI. It is readable by the host processor to verify the status of control bits it had previously written. #### Table 21. MPI Control Register 2 | Bit # | Bit Name | Description | |-------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit 0 | EN_IRQ_CFG | Enable IRQ for Configuration Data Request in Daisy-Chain Configuration Mode. Setting this bit to a 1 prior to configuration enables the IRQ signal to go active when new data is requested for configuration writes or is available for configuration reads to/from the configuration data register. A 0 clears the IRQ enable. This bit is only valid for daisy-chain configuration. Default = 0. | | Bit 1 | EN_IRQ_ERR | Enable IRQ for Bit Stream Error. Setting this bit to a 1 prior to configuration enables the IRQ signal to go active on the occurrence of a bit stream error during configuration. A 0 clears the IRQ enable. This bit only has effect while in configuration mode. Default = 0. | | Bit 2 | EN_IRQ_USR | Enable IRQ from the User FPGA Space. Setting this bit to a 1 allows user-defined circuitry in the FPGA to generate an interrupt to the host processor by sourcing a logic low on the UIRQ signal in the user logic. Default = 0. | | Bit 3 | MP_DAISY | MPI Daisy-Chain Output Enable. Setting this bit to a 1 enables daisy-chain output of the configuration data. See the Configuration section of this data sheet for daisy-chain configuration details. Default = 0. | | Bit 4 | MP_HOLD_BUS | Enable Bus Holding During Daisy-Chain Configuration Mode. Setting this bit to a 1 will cause the MPI to wait until the FPGA configuration logic has serialized a byte of configuration data before acknowledging the transaction. The data is only serialized if the MP_DAISY (bit 3 above) control bit is set to 1. If MP_HOLD_BUS is set to 0, the MPI will immediately acknowledge a configuration data byte transfer. Immediate acknowledgment allows the host processor to perform other tasks during FPGA configuration by polling the MPI status register (or by interrupt) and only write configuration data when the FPGA is ready. Default = 0. | | Bit 5 | MP_USER | <b>MPI</b> User Mode Enable. Setting this bit to a 1 will enable the MPI for user mode operation. MP_USER must be set prior to the FPGA DONE signal going high during configuration. The MPI may also be enabled for user operation via the configuration bit stream. Default = 0. | | Bit 6 | Reserved | _ | | Bit 7 | Reserved | _ | 2 # 2 # Microprocessor Interface (MPI) (continued) #### Status Register The microprocessor interface status register is a read-only register, providing information to the host processor. #### Table 22. Status Register | Bit # | Description | | | |------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit 0 | Reserved. | | | | Bit 1 | <b>Data Ready.</b> Set by the <i>MPI</i> , a 1 on this bit during configuration alerts the host processor that the FPGA is ready for another byte of configuration data. During byte-wide readback, the <i>MPI</i> sets this bit to a 1 to tell the host processor that a byte of configuration data is available for reading. This bit is cleared by a host processor access (read or write) to the configuration data register. | | | | Bit 2 | <b>IRQ Pending.</b> The <i>MPI</i> sets this bit to 1 to indicate to the host processor that the FPGA has a pending interrupt request. This bit may be used for the host processor to poll for interrupts if the IRQ pin output of the FPGA has been masked at the host processor. This bit is set to 0 when the status register is read. Interrupt requests from the FPGA user space must be cleared in FPGA user logic in addition to reading this bit. | | | | Bits [4:3] | Bit Stream Error Flags. Bits 3 and 4 are set by the <i>MPI</i> to indicate any error during FPGA configuration. See bit 2 of control register 2 for the capability to alert the host processor of an error via the IRQ signal during configuration. In the truth table below, bit 3 is the LSB (bit on right). These bits are cleared to 0 when PRGM goes active: 00 = No error 01 = Checksum error 10 = ID error 11 = Stop-bit/alignment error | | | | Bit 5 | Reserved. | | | | Bit 6 | INIT. This bit reflects the binary value of the FPGA INIT pin. | | | | Bit 7 | DONE. This bit reflects the binary value of the FPGA DONE pin. | | | #### **Configuration Data Register** The *MPI* configuration data register is a writable register in configuration mode and a readable register in readback mode. For FPGA configuration, this is where the configuration data bytes are sequentially written by the host processor. Similarly, for readback mode, the *MPI* provides the readback data bytes in this register for the host processor. #### Readback Address Register 1 The *MPI* readback address register 1 is a writable register used to accept the least significant address byte (bits [7:0]) of the configuration data location to be read back. #### Readback Address Register 2 The MPI readback address register 2 is a writable register used to accept the most significant address byte (bits [15:8]) of the configuration data location to be read back. # Microprocessor Interface (MPI) (continued) #### **Device ID Registers** The *MPI* device ID is broken into four registers holding one byte each. The device ID that is available through the *MPI* is the same as the boundary-scan ID code, except that the device ID in the *MPI* has a reverse bit order. There is no means to overwrite any of the device ID as can be done with the boundary-scan ID, but the *MPI* scratchpad register can be used as a personalization register. The format for the entire device ID is shown below followed by family and device values and the partitioning of the device ID into the four device ID registers. Table 23. Device ID Code | 1 | Version | Part* | Family | Manufacturer | MSB | |---|---------------------------------------------|---------|--------|--------------------------------------|-------| | į | 4 bits | 10 bits | 6 bits | 11 bits | 1 bit | | Ì | Example: (First version of Lucent's OR3C55) | | | 0000 0100100000 110000 00000011101 1 | | <sup>\*</sup> PLC array size of FPGA. Table 24 shows the family and device values for all parts covered by this data sheet. Table 24. ORCA 3C/T Family and Device ID Values | Part Name | Family ID<br>(Hex) | Device ID<br>(Hex) | |-----------|--------------------|--------------------| | OR3C/T55 | 03 | 12 | | OR3C/T80 | 03 | 16 | | OR3T125 | 03 | 1C | Table 25 describes the device IDs for all parts covered by this data sheet as they are partitioned into the four registers found in the MPI. Table 25. ORCA 3C/T Device ID Descriptions | Device ID Register 1 | | | | |--------------------------------------------------------------------|----------------------------------------------------------------------------------|--|--| | Bit 0 | Logic 1. This bit is always a one. | | | | Bits [7:1] | 0011101, the 7 least significant bits of the Lucent Technologies manufacture ID. | | | | Device ID Register 2 | | | | | Bits [3:0] | 0000, the 4 most significant bits of the Lucent Technologies manufacturer ID. | | | | Bits [7:4] The 4 least significant bits of the 10-bit part number. | | | | | Device ID Register 3 | | | | | Bits [5:0] | The 6 most significant bits of the 10-bit part number. | | | | Bits [7:6] | The 2 least significant bits of the device family code. | | | | Device ID Register 4 | | | | | Bits [3:0] | The 4 most significant bits of the device family code. | | | | Bits [7:4] | The 4-bit device version code. | | | # Programmable Clock Manager (*PCM*): Advance Information The ORCA Programmable Clock Manager (PCM) is a special function block that is used to modify or condition clock signals for optimum system performance. Some of the functions that can be performed with the PCM are clock skew reduction, duty-cycle adjustment, clock multiplication, clock delay reduction, and clock phase adjustment. By using PLC logic resources in conjunction with the PCM, many other functions, such as frequency synthesis, are possible. There are two PCMs on each OR3C/Txxx device, one in the lower left corner and one in the upper right corner. Each *PCM* can take a clock input from the *ExpressCLK* pad in its corner or from general routing resources. There are also two input sources that provide feedback to the *PCM* from the PLC array. One of these is a dedicated corner *ExpressCLK* feedback, and the other is from general routing. The *PCM* sources two clock outputs, one to the corner *ExpressCLK* that feeds the CLKCNTRL blocks on the two sides adjacent to the *PCM*, and one to the system clock spine network through general routing. Figure 45 shows a high-level block diagram of the *PCM*. Functionality of the *PCM* is programmed during operation through a read/write interface internal to the FPGA array or via the configuration bit stream. The internal FPGA interface comprises write enable and read enable signals, a 3-bit address bus, an 8-bit input (to the *PCM*) data bus, and an 8-bit output data bus. There is also a *PCM* output signal, LOCK, that indicates a stable output clock state. These signals are used to program a series of registers to configure the *PCM* functional core for the desired functionality. Operation of the *PCM* is divided into two modes, delay-locked loop (DLL) and phase-locked loop (PLL). Some operations can be performed by either mode and some are specific to a particular mode. These will be described in each individual mode section. In general, DLL mode is preferable to PLL mode for the same function because it is less sensitive to input clock noise. In the discussions that follow, the duty cycle is the percent of the clock period during which the output clock is high. Figure 45. PCM Block Diagram # Programmable Clock Manager (PCM): Advance Information (continued) #### **PCM** Registers The *PCM* contains eight user-programmable registers used for configuring the *PCM*s functionality. Table 26 shows the mapping of the registers and their functions. See Figure 46 for more information on the location of *PCM* elements that are discussed in the table. The *PCM* registers are referenced in the discussions that follow. Detailed explanations of all register bits are supplied following the functional description of the *PCM*. Table 26. PCM Registers | Address | Function | | |---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 0 | <b>Divider 0 Programming.</b> Programmable divider, DIV0, value and DIV0 reset bit. DIV0 can divide the input clock to the <i>PCM</i> or can be bypassed. | | | 1 | <b>Divider 1 Programming.</b> Programmable divider, DIV1, value and DIV1 reset bit. DIV1 can divide the feedback clock input to the <i>PCM</i> or can be bypassed. Valid only in PLL mode. | | | 2 | <b>Divider 2 Programming.</b> Programmable divider, DIV2, value and DIV2 reset bit. DIV2 can divide the output of the tapped delay line or can be bypassed and is only valid for the <i>ExpressCLK</i> output. | | | 3 | DLL 2x Duty-Cycle Programming. DLL mode clock doubler (2x) duty cycle selection. | | | 4 | DLL 1x Duty-Cycle Programming. Depending on the settings in other registers, this register is for: a. PLL mode phase/delay selection; b. DLL mode 1x duty cycle selection; and c. DLL mode programmable delay. | | | 5 | <b>Mode Programming.</b> DLL/PLL mode selection, DLL 1x/2x clock selection, phase detector feedback selection. | | | 6 | Clock Source Status/Output Clock Selection Programming. Input clock selection, feed-back clock selection, ExpressCLK output source selection, system clock output source selection. | | | 7 | PCM Control Programming. PCM power, reset, and configuration control. | | # Programmable Clock Manager (PCM): Advance Information (continued) Figure 46. PCM Functional Block Diagram # Programmable Clock Manager (*PCM*): Advance Information (continued) #### Delay-Locked Loop (DLL) Mode DLL mode is used for implementing a delayed clock (phase adjustment), clock doubling, and duty cycle adjustment. All DLL functions stem from a delay line with 32 taps. The delayed input clock is pulled from various taps and processed to implement the desired result. There is no feedback clock in DLL mode, providing a very stable output and a fast lock time for the output clock. DLL mode is selected by setting bit 0 in *PCM* register five to a 0. The settings for the various submodes of DLL mode are described in the following paragraphs. Divider DIV0 may be used with any of the DLL modes to divide the input clock by an integer factor of 1 to 8 prior to implementation of the DLL process. #### **Delayed Clock** A delayed version of the input clock can be constructed in DLL mode. The output clock can be delayed by increments of 1/32 of the input clock period. Delay mode is selected by setting register six, bits [5:4] to 10 or 11 for *ExpressCLK* output, and/or bits [7:6] to 10 for system clock output. The delay value is entered in register four. See register four programming details for more information. Delay values are also shown in the second column of Table 27. Note that when register six, bits [5:4] are set to 11, the *ExpressCLK* output is divided by an integer factor from 1 to 8 while the system clock cannot be divided. The *ExpressCLK* divider is provided so that the I/O clocking provided by the *ExpressCLK* can operate slower than the internal system clock. This allows for very fast internal processing while maintaining slower interface speeds off-chip for improved noise and power performance or to interoperate with slower devices in the system. The divisor of the *ExpressCLK* frequency is selected in register two. See the register two programming details for more information. #### 1x Clock Duty-Cycle Adjustment A duty-cycle adjusted replica of the input clock can be constructed in DLL mode. The duty cycle can be adjusted in 1/32 (3.125%) increments of the input clock period. DLL 1x clock mode is selected by setting bit 4 of register five to a 1, and duty-cycle adjustment is selected by setting register six, bits [5:4] to 01 for *ExpressCLK* output, and/or bits [7:6] to 01 for system clock output. The duty-cycle percentage value is entered in register four. See register four programming details for more information. Duty cycle values are also shown in the third column of Table 27. Table 27. DLL Mode Delay/1x Duty Cycle Programming Values | Register 4 [7:0]<br>7 6 5 4 3 2 1 0 | Delay<br>(CLK_IN/32) | Duty Cycle<br>(% of CLK_IN) | |-------------------------------------|----------------------|-----------------------------| | 00XXX000 | 1 | 3.125 | | 00XXX001 | 2 | 6.250 | | 00XXX010 | 3 | 9.375 | | 00XXX011 | 4 | 12.500 | | 00XXX100 | 5 | 15.625 | | 00XXX101 | 6 | 18.750 | | 00XXX110 | 7 | 21.875 | | 00XXX111 | 8 | 25.000 | | 01XXX000 | 9 | 28.125 | | 01XXX001 | 10 | 31.250 | | 01XXX010 | 11 | 34.375 | | 01XXX011 | 12 | 37.500 | | 01XXX100 | 13 | 40.625 | | 01XXX101 | 14 | 43.750 | | 01XXX110 | 15 | 46.875 | | 01111XXX | - 16 | 50.000 | | 10000XXX | 17 | 53.125 | | 10001XXX | 18 | 56.250 | | 10010XXX | 19 | 59.375 | | 10011XXX | 20 | 62.500 | | 10100XXX | 21 | 65.625 | | 10101XXX | 22 | 68.750 | | 10110XXX | 23 | 71.875 | | 10111XXX | 24 | 75.000 | | 11000XXX | 25 | 78.125 | | 11001XXX | 26 | 81.250 | | 11010XXX | 27 | 84.375 | | 11011XXX | 28 | 87.500 | | 11100XXX | 29 | 90.625 | | 11101XXX | 30 | 93.750 | | 11110XXX | 31 | 96.875 | #### 2x Clock Duty-Cycle Adjustment A doubled-frequency, duty-cycle adjusted version of the input clock can be constructed in DLL mode. The first clock cycle of the 2x clock output occurs when the input clock is high, and the second cycle occurs when the input clock is low. The duty cycle can be adjusted in 1/32 (6.25%) increments of the input clock period. Additionally, each of the two doubled-clock cycles that occurs in a single input clock cycle may be adjusted to have different duty cycles. DLL 2x clock mode is selected by setting bit 4 of register five to a 0, and by setting register six, bits [5:4] to 01 for ExpressCLK output, and/or bits [7:6] to 01 for system clock output. The duty-cycle percentage value is entered in register three. See register three programming details for more information. Duty-cycle values where both cycles of the doubled clock have the same duty cycle are also shown in Table 28. Table 28. DLL Mode Delay/2x Duty Cycle Programming Values | Register 3 [7:0] | Duty Cycle | |------------------|------------| | 76543210 | (%) | | 0000000 | 6.25 | | 00001001 | 12.50 | | 00010010 | 18.75 | | 00011011 | 25.00 | | 00100100 | 31.25 | | 00101101 | 37.50 | | 00110110 | 43.75 | | 00111111 | 50.00 | | 11000000 | 56.25 | | 11001001 | 62.50 | | 11010010 | 68.75 | | 11011011 | 75.00 | | 11100100 | 81.25 | | 11101101 | 87.50 | | 11110110 | 93.75 | ## Phase-Locked Loop (PLL) Mode The PLL mode of the *PCM* is used for clock multiplication and clock delay minimization functions. PLL functions make use of the *PCM* dividers and use feedback signals, often from the FPGA array. The use of feedback is discussed with each PLL submode. PLL mode is selected by setting bit 0 of register five to 1. #### **Clock Delay Minimization** PLL mode can be used to minimize the effects of the input buffer and input routing delay on the clock signal. PLL mode causes the feedback clock to align in phase with the input clock (refer back to the block diagram in Figure 45) so that the delay between the input clock and a clock that is fed back to the *PCM* is effectively eliminated. There is a dedicated feedback path from an adjacent middle CLKCNTRL block to the *PCM*. Using the corner *ExpressCLK* pad as the input to the *PCM* and using this dedicated feedback path, the clock from the *ExpressCLK* output of the *PCM*, as viewed at the CLKCNTRL block, will be phase-aligned with the *ExpressCLK* input to the *PCM*. These relationships are diagrammed in Figure 47. A feedback clock can also be input to the *PCM* from general routing. This allows for compensating for delay between the *PCM* input and a point in the general routing. The use of this routed-feedback path is not generally recommended. Because compensation is based on the programmable routing, the amount of clock delay compensation can vary between FPGA lots and fabrication processes, and will vary each time that the feedback line is routed using different resources. Contact Lucent Technologies for application notes regarding the use of routed-feedback delay compensation. Figure 47. ExpressCLK Delay Minimization Using the PCM #### **Clock Multiplication** An output clock that is a multiple (not necessarily an integer multiple) of the input clock can be generated in PLL mode. The multiplication ratio is programmed in the division registers DIV0, DIV1, and DIV2. Note that DIV2 applies only to the *ExpressCLK* output of the *PCM* and any reference to DIV2 is implicitly 1 for the system clock output of the *PCM*. The clock multiplication formulas when using *ExpressCLK* feedback are: FSYSTEM\_CLOCK\_OUT = FExpressCLK\_OUT • DIV2 Where the values of DIV0, DIV1, and DIV2 range from 1 to 8. The ExpressCLK multiplication range of output clock frequencies is, therefore, from 1/8x up to 8x, with the system clock range up to 8x the ExpressCLK frequency or 64x the input clock frequency. If system clock feedback is used, the formulas are: $$Fsystem\_clock\_out = Finput\_clock \cdot \frac{DIV1}{DIV0}$$ FExpressCLK\_OUT = FSYSTEM\_CLOCK/DIV2 The divider values, DIV0, DIV1, and DIV2 are programmed in registers zero, one, and two, respectively. The multiplied output is selected by setting register six, bits [5:4] to 10 or 11 for *ExpressCLK* output and/or bits [7:6] to 10 for system clock output. Note that when register six, bits [5:4] are set to 11, that the *ExpressCLK* output is divided by DIV2, while the system clock cannot be divided. The *ExpressCLK* divided is provided so that the I/O clocking provided by the *ExpressCLK* can operate slower than the internal system clock. This allows for very fast internal processing while maintaining slower interface speeds off-chip for improved noise and power performance or to interoperate with slower devices in the system. It is also necessary to configure the internal *PCM* oscillator for operation in the proper frequency range. Table 29 shows the settings required for register four for a given frequency range. The *PCM* oscillator frequency range is chosen based on the desired output frequency at the system clock output. If using the *ExpressCLK* output, the equivalent system clock frequency can be selected by multiplying the expected ExpressCLK output frequency by the value for DIV2. Choose the nominal frequency from the table that is closest to the desired frequency, and use that value to program register four. Minor adjustments to match the exact input frequency are then performed automatically by the *PCM*. Table 29. PCM Oscillator Frequency Range | Register 4<br>7 6 5 4 3 2 1 0 | Min | System Clock Output Frequency (MHz) Nom | Max | |-------------------------------|-------|-----------------------------------------|--------| | 00XXX000 | 12.80 | 102.40 | 192.00 | | 00XXX000 | 12.54 | 81.52 | 150.50 | | 00XXX011 | 12.34 | 79.85 | 147.41 | | 00XXX010 | | 78.17 | 144.31 | | | 12.03 | | | | 00XXX100 | 11.77 | 76.49 | 141.21 | | 00XXX101 | 11.51 | 74.81 | 138.12 | | 00XXX110 | 11.25 | 73.14 | 135.02 | | 00XXX111 | 10.99 | 71.46 | 131.92 | | 01XXX000 | 10.74 | 69.78 | 128.83 | | 01XXX001 | 10.48 | 68.10 | 125.73 | | 01XXX010 | 10.22 | 66.43 | 122.63 | | 01XXX011 | 9.96 | 64.75 | 119.54 | | 01XXX100 | 9.70 | 63.07 | 116.44 | | 01XXX101 | 9.45 | 61.39 | 113.34 | | 01XXX110 | 9.19 | 59.72 | 110.25 | | 01XXX111 | 8.93 | 58.04 | 107.15 | | 10000XXX | 8.67 | 56.36 | 104.05 | | 10001XXX | 8.41 | 54.68 | 100.95 | | 10010XXX | 8.15 | 53.01 | 97.86 | | 10011XXX | 7.90 | 51.33 | 94.76 | | 10100XXX | 7.64 | 49.65 | 91.66 | | 10101XXX | 7.38 | 47.97 | 88.57 | | 10110XXX | 7.12 | 46.30 | 85.47 | | 10111XXX | 6.86 | 44.62 | 82.37 | | 11000XXX | 6.61 | 42.94 | 79.28 | | 11001XXX | 6.35 | 41.26 | 76.18 | | 11010XXX | 6.09 | 39.59 | 73.08 | | 11011XXX | 5.83 | 37.91 | 69.99 | | 11100XXX | 5.57 | 36.23 | 66.89 | | 11101XXX | 5.32 | 34.55 | 63.79 | | 11110XXX | 5.06 | 32.88 | 60.70 | | 11111XXX | 4.80 | 31.20 | 57.60 | Note: Use of settings in the first three rows is not recommended. X means "don't care." #### PCM/FPGA Internal Interface Writing and reading the *PCM* registers is done through a simple asynchronous interface that connects with the FPGA routing resources. Reads from the *PCM* by the FPGA logic are accomplished by setting up the 3-bit address, A[2:0], and then applying an active-high read enable (RE) pulse. The read data will be available as long as RE is held high. The address may be changed while RE is high, to read other addresses. When RE goes low, the data output bus is 3-stated. Writes to the *PCM* by the FPGA logic are performed by applying the write data to the data input bus of the *PCM*, applying the 3-bit address to write to, and asserting the write enable (WE) signal high. Data will be written by the high-going transition of the WE pulse. The read enable (RE) and write enable (WE) signals may not be active at the same time. For detailed timing information and specifications, see the Timing Characteristics section of this data sheet. The LOCK signal output from the *PCM* to the FPGA routing indicates a stable output clock signal from the *PCM*. The LOCK signal is high when the *PCM* output clock parameters fall within the programmed values and the *PCM* specifications for jitter. Due to phase corrections that occur internal to the *PCM*, the LOCK signal might occasionally pulse low when the output clock is out of specification for only one or two clock cycles (high jitter due to temperature, voltage fluctuation, etc.) To accommodate these pulses, it is suggested that the user integrate the LOCK signal over a period suitable to their application to achieve the desired usage of the LOCK signal. The LOCK signal will also pulse high and low during the acquisition time as the output clock stabilizes. True LOCK is only achieved when the LOCK signal is a solid high. Again, it is suggested that the user integrate the LOCK signal over a time period suitable to the subject application. ### **PCM** Operation Several features are available for the control of the PCM's overall operation. The PCM may be programmably enabled/disabled via bit 0 of register seven. When disabled, the analog power supply of the PCM is turned off, conserving power and eliminating the possibility of inducing noise into the system power buses. Individual bits (register seven, bits [2:1]) are provided to reset the DLL and PLL functions of the PCM. These resets affect only the logic generating the DLL or PLL function, they do not reset the divider values (DIV0, DIV1, DIV2) or registers [7:0]. The global set/reset (GSRN) is also programmably controlled via register seven, bit 7. If register seven, bit 7 is set to 1, GSRN will have no effect on the PCM logic, allowing the clock to operate during a global set/reset. This function allows the FPGA to be reset without affecting a clock that is sent off chip and used elsewhere in the system. Bit 6 of register seven affects the functionality of the PCM during configuration. If set to 1, this bit enables the PCM to operate during configuration, after the PCM has been configured. The PCM functionality is programmed via the bit stream. If register seven, bit 6 is 0, the PCM cannot function and its power supply is disabled until after the configuration DONE signal goes high. When the *PCM* is powered up via register seven, bit 0, there is a wake-up time associated with its operation. Following the wake-up time, the *PCM* will begin to fully function, and, following an acquisition time during which the output clock may be unstable, the *PCM* will be in steady-state operation. There is also a shut-down time associated with powering-off the *PCM*. The output clock will be unstable during this period. Waveforms and timing parameters can be found in the Timing Characteristics section of this data sheet. ## **PCM** Detailed Programming Descriptions of bit fields and individual control bits in the *PCM* control registers are provided in Table 30. Refer to Figure 46 for more information on the location of the *PCM* elements that are discussed. In the following discussion, the duty cycle is in the percentage of the clock period where the clock is high. Table 30. PCM Control Registers | Bit # | Function | |--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Register 0—C | Divider 0 Programming | | Bits [3:0] | <b>4-Bit Divider, DIVO, Value.</b> This value enables the input clock to immediately be divided by a value from 1 to 8. A 0 value (the default) indicates that DIV0 is bypassed (no division). Bypass incurs less delay than dividing by 1. Hexadecimal values greater than 8 for bits [3:0] yield their modulo 8 value. For example, if bits [3:0] are 1001 (9 hex), the result is divide by 1 (remainder 9/8 = 1). | | Bits [6:4] | Reserved. | | Bit 7 | <b>DIV 0 Reset Bit.</b> DIV0 may not be reset by GSRN depending on the value of register 7, bit 7. This bit may be set to 1 to reset DIV0 to its default value. Bit 0 must be set to 0 (the default) to remove the reset. | | Register 1—C | Divider 1 Programming | | Bits [3:0] | <b>4-Bit Divider, DIV1, Value.</b> This value enables the feedback clock to be divided by a value from 1 to 8. A 0 value (the default) indicates that DIV1 is bypassed (no division). Bypass incurs less delay than dividing by 1. Hexadecimal values greater than 8 for bits [3:0] yield their modulo 8 value. For example, if bits [3:0] are 1001 (9 hex), the result is divide by 1 (remainder 9/8 = 1). | | Bits [6:4] | Reserved. | | Bit 7 | <b>DIV1 Reset Bit.</b> DIV1 may not be reset by GSRN, depending on the value of register 7, bit 7. This bit may be set to 1 to reset DIV1 to its default value. Bit 0 must be set to 0 (the default) to remove the reset. | | Register 2—C | Divider 2 Programming | | Bits [3:0] | <b>4-Bit Divider, DIV2, Value.</b> This value enables the tapped delay line output clock driven onto <i>ExpressCLK</i> to be divided by a value from 1 to 8. A 0 value (the default) indicates that DIV2 is bypassed (no division). Bypass incurs less delay than dividing by 1. Hexadecimal values greater than 8 for bits [3:0] yield their modulo 8 value. For example, if bits [3:0] are 1001 (9 hex), the result is divide by 1 (remainder 9/8 = 1). | | Bits [6:4] | Reserved. | | Bit 7 | <b>DIV2 Reset Bit.</b> DIV2 may not be reset by GSRN, depending on the value of register 7, bit 7. This bit may be set to 1 to reset DIV2 to its default value. Bit 7 must be set to 0 (the default) to remove the reset. | | Register 3—C | DLL 2x Duty-Cycle Programming | | Bits [2:0] | Duty-cycle selection for the doubled clock period associated with the input clock high. The duty cycle is (value of bit 6) * 50% + ((value of bits [2:0]) + 1) * 6.25%. See the description for bit 6. | | Bits [5:3] | Duty-cycle selection for the doubled clock period associated with the input clock low. The duty cycle is (value of bit 7) * 50% + ((value of bits [2:0]) + 1) * 6.25%. See the description for bit 7. | | Bit 6 | Master duty-cycle control for the first clock period of the doubled clock: 0 = less than or equal to 50%, 1 = greater than 50%. | | Bit 7 | Master duty-cycle control for the second clock period of the doubled clock: 0 = less than or equal to 50%, 1 = greater than 50%. Example: Both clock periods having a 62.5% duty cycle, bits [7:0] are 11 001 001. | Table 30. PCM Control Registers (continued) | Bit # | Function | |--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Register 4—D | LL 1x Duty-Cycle Programming | | Bits [2:0] | <b>Duty-Cycle/Delay Selection for Duty Cycle/Delays Less Than or Equal to 50%</b> . The duty-cycle/delay is (value of bits [7:6]) * 25% + ((value of bits [2:0]) + 1) * 3.125%. See the description for bits [7:6]. | | Bits [5:3] | <b>Duty-Cycle/Delay Selection for Duty Cycle/Delays Greater Than 50%.</b> The duty-cycle/delay is (value of bits [7:6]) * 25% + ((value of bits [5:3]) + 1) * 3.125%. See the description for bits [7:6]. | | Bits [7:6] | Master Duty Cycle Control: 00: duty cycle 3.125% to 25% 01: duty cycle 28.125% to 50% 10: duty cycle 53.125% to 75% 11: duty cycle 78.125% to 96.875% | | | Example: A 40.625% duty cycle, bits [7:0] are 01 XXX 100, where X is a don't care because the duty cycle is not greater than 50%. | | , | Example: The <i>PCM</i> output clock should be delayed 96.875% (31/32) of the input clock period. Bits [7:0] are 11110XXX, which is 78.125% from bits [7:6] and 18.75% from bits [5:3]. Bits [2:0] are don't care (X) because the delay is greater than 50%. | | Register 5-A | lode Programming | | Bit 0 | DLL/PLL Mode Selection Bit. 0 = DLL, 1 = PLL. Default is DLL mode. | | Bit 1 | Reserved. | | Bit 2 | PLL Phase Detector Feedback Input Selection Bit. 0 = feedback signal from routing/<br>ExpressCLK, 1 = feedback from programmable delay line output. Default is 0. Has no effect in DLL mode. | | Bit 3 | Reserved. | | Bit 4 | 1x/2x Clock Selection Bit for DLL Mode. 0 = 1x clock output, 1 = 2x clock output. Default is 1x clock output. Has no effect in PLL mode. | | Bits [7:5] | Reserved. | Table 30. PCM Control Registers (continued) | Bit # | Function | |--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Register 6—C | Clock Source Status/Output Clock Selection Programming | | Bits [1:0] | Read Only. These bits are set up via the configuration bit stream to indicate the input clock source to the PCM. Default is clock input tied low (00). 00: clock input tied low 01: ExpressCLK corner pad 10: general routing 11: general routing | | Bits [3:2] | Read Only. These bits are set up via the configuration bit stream to indicate the feedback clock source to the PCM. Default is 00. 00: ExpressCLK dedicated feedback path 01: general routing 10: general routing 11: general routing | | Bits [5:4] | ExpressCLK Output Source Selector. Default is 00. 00: PCM input clock, bypass path through PCM 01: DLL output 10: tapped delay line output 11: divided (DIV2) delay line output | | Bits [7:6] | System Clock Output Source Selector. Default is 00. 00: PCM input clock, bypass path through PCM 01: DLL output 10: tapped delay line output 11: reserved | | Register 7-F | PCM Control Programming | | Bit 0 | PCM Analog Power Supply Switch. 1 = power supply on, 0 = power supply off. | | Bit 1 | PCM Reset. A value of 1 resets all PCM logic for PLL and DLL modes. | | Bit 2 | <b>DLL Reset</b> . A value of 1 resets the clock generation logic for DLL mode. No dividers or user registers are affected. | | Bits [5:3] | Reserved. | | Bit 6 | <b>PCM</b> Configuration Operation Enable Bit. 0 = normal configuration operation. During configuration (DONE = 0), the <i>PCM</i> analog power supply will be off, the <i>PCM</i> output data bus is 3-stated, and the LOCK signal is asserted to logic 0. The <i>PCM</i> will powerup when DONE = 1. 1 = <i>PCM</i> operation during configuration. The <i>PCM</i> may be powered up (see bit 0) and begin operation, or continue operation. The setup of the <i>PCM</i> can be performed via the configuration bit stream. | | Bit 7 | <b>PCM GSRN Enable Bit</b> . 0 = normal GSRN operation. 1 = GSRN has no effect on <b>PCM</b> logic, so clock processing will not be interrupted by a chip reset. Default is 0. | #### 2 # Programmable Clock Manager (*PCM*): Advance Information (continued) ## **PCM** Applications The applications discussed below are only a small sampling of the possible uses for the *PCM*. Check the Lucent Technologies *ORCA* FPGA Internet Web site (listed at the end of this data sheet) for additional application notes. #### **Clock Phase Adjustment** The *PCM* may be used to adjust the phase of the input clock. The result is an output clock which has its active edge either preceding or following the active edge of the input clock. Clock phase adjustment is accomplished in DLL mode by delaying the clock. This was discussed in the DLL section. Examples of using the delayed clock as an early or late phase-adjusted clock are outlined in the following paragraphs. An output clock that precedes the input clock can be used to compensate for clock delay that is largely due to excessive loading. The preceding output clock is really not early relative to the input clock, but is delayed almost a full cycle. This is shown in Figure 48A. The amount of delay that is being compensated for, plus clock setup time and some margin, is the amount **less** than one full clock cycle that the output clock is delayed from the input clock. In some systems, it is desirable to operate logic from several clocks that operate at different phases. This technique is often used in microprocessor-based systems to transfer and process data synchronously between functional areas, but without incurring excessive delays. Figure 48B shows an input clock and an output clock operating 180° out of phase. It also shows a version of the input clock that was shifted approximately 180° using logic gates to create an inverter. Note that the inverted clock is really shifted more than 180° due to the propagation delay of the inverter. The *PCM* output clock does not suffer from this delay. Additionally, the 180° shifted *PCM* output could be shifted by some smaller amount to effect an early 180° shifted clock that also accounts for loading effects. In terms of degrees of phase shift, the phase of a clock is adjustable in DLL mode with resolution relative to the delay increment (see Table 27): $\mbox{Phase Adjustment} = (\mbox{Delay}) * 11.25, \mbox{ } \mbox{Delay} \leq 16$ Phase Adjustment = ((Delay) \* 11.25) - 360, INPUT CLOCK DLL DELAY DLL DELAY DLL DELAY BEING COMPENSATED OUTPUT CLOCK A. Generating an Early Clock B. Multiphase Clock Generation Using the DLL 5-5979(F) Delay > 16 Figure 48. Clock Phase Adjustment Using the PCM #### High-Speed Internal Processing with Slow I/Os The PCM PLL mode provides two outputs, one sent to the global system clock routing of the FPGA and the other to the ExpressCLK(s) that serve the FPGA I/Os. The ExpressCLK output of the PCM has a divide capability (DIV2) that the system clock output does not. This feature allows an input clock to be multiplied up to a higher frequency for high-speed internal processing, and also allows the ExpressCLK output to be divided down to a lower frequency to accommodate off-FPGA data transfers. For example, a 10 MHz input clock may be multiplied (see Clock Multiplication in the PLL Mode subsection) to 25 MHz (DIV0 = 4, DIV1 = 5, DIV2 = 2) and output to the FPGA ExpressCLK. This allows the I/Os of the circuit to run at 25 MHz ((2 \* 5)/4 \* 10 MHz). The system clock will run at DIV2 times the Express-CLK rate, which is 2 times 25 MHz, or 50 MHz. This setup allows for internal processing to occur at twice the rate of on/off device I/O transfers. #### **PCM** Cautions Cautions do apply when using the *PCM*. There are a number of configurations that are possible in the *PCM* that are theoretically valid, but may not produce viable results. This section describes some of those situations, and should leave the user with an understanding of the types of pitfalls that must be avoided when modifying clock signals. Resultant signals from the *PCM* must meet the FPGA timing specifications. It is possible to specify pulses by using duty-cycle adjustment that are too narrow to function in the FPGA. For instance, if a 40 MHz clock is doubled to 80 MHz and a 6.25% duty cycle is selected, the result will be a 780 ps pulse that repeats every 12.5 ns. This pulse falls outside of the clock pulse width specification and is not valid. Using divider DIV2, it is possible to specify a clock multiplication factor of 64 between the input clock and the output system clock. As mentioned above, the resultant frequency must meet all FPGA timing specifications. The input clock must also meet the minimum specifications. An input clock rate that is below the *PCM* clock minimum cannot be used even if the multiplied output is within the allowable range. The use of the *PCM* to tweak a clock signal to eliminate a particular problem, such as a single setup time violation, is discouraged. A small shift in delay, duty cycle or phase to correct a single-point problem is in essence an asynchronous patch to a synchronous system, making the system less stable. This type of local problem, as opposed to a global clock control issue like device-wide clock delay, can usually be eliminated through more robust design practices. If this type of change is made, the designer must be aware that depending on the extent of the change made, the design may fail to operate correctly in a different speed grade or voltage grade (e.g., 3C vs. 3T), or even in a different production lot of the same device. Divider DIV2 is available in DLL mode for the *Express-CLK* output, but its use is not recommended with duty-cycle adjusted clocks. ## 2 ## **FPGA States of Operation** Prior to becoming operational, the FPGA goes through a sequence of states, including initialization, configuration, and start-up. Figure 49 outlines these three FPGA states. Figure 49. FPGA States of Operation #### Initialization Upon powerup, the device goes through an initialization process. First, an internal power-on-reset circuit is triggered when power is applied. When VDD reaches the voltage at which portions of the FPGA begin to operate (2.5 V to 3 V for the OR3Cxx, 2.2 V to 2.7 V for the OR3Txxx), the I/Os are configured based on the configuration mode, as determined by the mode select inputs M[2:0]. A time-out delay is initiated when VDD reaches between 3.0 V and 4.0 V (OR3Cxx) or 2.7 V to 3.0 V (OR3Txxx) to allow the power supply voltage to stabilize. The INIT and DONE outputs are low. At powerup, if VDD does not rise from 2.0 V to VDD in less than 25 ms, the user should delay configuration by inputting a low into INIT, PRGM, or RESET until VDD is greater than the recommended minimum operating voltage (4.75 V for OR3Cxx commercial devices and 3.0 V for OR3Txxx devices). At the end of initialization, the default configuration option is that the configuration RAM is written to a low state. This prevents shorts prior to configuration. As a configuration option, after the first configuration (i.e., at reconfiguration), the user can reconfigure without clearing the internal configuration RAM first. The active-low, open-drain initialization signal INIT is released and must be pulled high by an external resistor when initialization is complete. To synchronize the configuration of multiple FPGAs, one or more INIT pins should be wire-ANDed. If INIT is held low by one or more FPGAs or an external device, the FPGA remains in the initialization state. INIT can be used to signal that the FPGAs are not yet initialized. After INIT goes high for two internal clock cycles, the mode lines (M[3:0]) are sampled, and the FPGA enters the configuration state. The high during configuration (HDC), low during configuration (LDC), and DONE signals are active outputs in the FPGA's initialization and configuration states. HDC, LDC, and DONE can be used to provide control of external logic signals such as reset, bus enable, or PROM enable during configuration. For parallel master configuration modes, these signals provide PROM enable control and allow the data pins to be shared with user logic signals. ## FPGA States of Operation (continued) If configuration has begun, an assertion of RESET or PRGM initiates an abort, returning the FPGA to the initialization state. The PRGM and RESET pins must be pulled back high before the FPGA will enter the configuration state. During the start-up and operating states, only the assertion of PRGM causes a reconfiguration. In the master configuration modes, the FPGA is the source of configuration clock (CCLK). In this mode, the initialization state is extended to ensure that, in daisy-chain operation, all daisy-chained slave devices are ready. Independent of differences in clock rates, master mode devices remain in the initialization state an additional six internal clock cycles after INIT goes high. When configuration is initiated, a counter in the FPGA is set to 0 and begins to count configuration clock cycles applied to the FPGA. As each configuration data frame is supplied to the FPGA, it is internally assembled into data words. Each data word is loaded into the internal configuration memory. The configuration loading process is complete when the internal length count equals the loaded length count in the length count field, and the required end of configuration frame is written. All OR3Cxx I/Os operate as TTL inputs during configuration (OR3Txxx I/Os are CMOS-only). All I/Os that are not used during the configuration process are 3-stated with internal pull-ups. During configuration, the PIC and PLC latches/FFs are held set/reset and the internal BIDI buffers are 3-stated. The combinatorial logic begins to function as the FPGA is configured. Figure 50 shows the general waveform of the initialization, configuration, and start-up states. #### Configuration The ORCA Series FPGA functionality is determined by the state of internal configuration RAM. This configuration RAM can be loaded in a number of different modes. In these configuration modes, the FPGA can act as a master or a slave of other devices in the system. The decision as to which configuration mode to use is a system design issue. Configuration is discussed in detail, including the configuration data format and the configuration modes used to load the configuration data in the FPGA, following a description of the start-up state. Figure 50. Initialization/Configuration/Start-Up Waveforms 5-4482(C) ## FPGA States of Operation (continued) ## Start-Up After configuration, the FPGA enters the start-up phase. This phase is the transition between the configuration and operational states and begins when the number of CCLKs received after INIT goes high is equal to the value of the length count field in the configuration frame and when the end of configuration frame has been written. The system design issue in the start-up phase is to ensure the user I/Os become active without inadvertently activating devices in the system or causing bus contention. A second system design concern is the timing of the release of global set/reset of the PLC latches/FFs. There are configuration options that control the relative timing of three events: DONE going high, release of the set/reset of internal FFs, and user I/Os becoming active. Figure 51 shows the start-up timing for *ORCA* FPGAs. The system designer determines the relative timing of the I/Os becoming active, DONE going high, and the release of the set/reset of internal FFs. In the *ORCA* Series FPGA, the three events can occur in any arbitrary sequence. This means that they can occur before or after each other, or they can occur simultaneously. There are four main start-up modes: CCLK\_NOSYNC, CCLK\_SYNC, UCLK\_NOSYNC, and UCLK\_SYNC. The only difference between the modes starting with CCLK and those starting with UCLK is that for the UCLK modes, a user clock must be supplied to the start-up logic. The timing of start-up events is then based upon this user clock, rather than CCLK. The difference between the SYNC and NOSYNC modes is that, for SYNC mode, the timing of two of the start-up events, release of the set/reset of internal FFs and the I/Os becoming active, is triggered by the rise of the external DONE pin followed by a variable number of rising clock edges (either CCLK or UCLK). For the NOSYNC mode, the timing of these two events is based only on either CCLK or UCLK. DONE is an open-drain bidirectional pin that may include an optional (enabled by default) pull-up resistor to accommodate wired ANDing. The open-drain DONE signals from multiple FPGAs can be tied together (ANDed) with a pull-up (internal or external) and used as an active-high ready signal, an active-low PROM enable, or a reset to other portions of the system. When used in SYNC mode, these ANDed DONE pins can be used to synchronize the other two start-up events, since they can all be synchronized to the same external signal. This signal will not rise until all FPGAs release their DONE pins, allowing the signal to be pulled high. The default for *ORCA* is the CCLK\_SYNC synchronized start-up mode where DONE is released on the first CCLK rising edge, C1 (see Figure 51). Since this is a synchronized start-up mode, the open-drain DONE signal can be held low externally to stop the occurrence of the other two start-up events. Once the DONE pin has been released and pulled up to a high level, the other two start-up events can be programmed individually to either happen immediately or after up to four rising edges of CCLK (Di, Di + 1, Di + 2, Di + 3, Di + 4). The default is for both events to happen immediately after DONE is released and pulled high. A commonly used design technique is to release DONE one or more clock cycles before allowing the I/O to become active. This allows other configuration devices, such as PROMs, to be disconnected using the DONE signal so that there is no bus contention when the I/Os become active. In addition to controlling the FPGA during start-up, other start-up techniques that avoid contention include using isolation devices between the FPGA and other circuits in the system, reassigning I/O locations and maintaining I/Os as 3-stated outputs until contentions are resolved. Each of these start-up options can be selected during bit stream generation in *ORCA* Foundry, using "Advanced Options." For more information, please see the *ORCA* Foundry documentation. ## FPGA States of Operation (continued) F = finished, no more CLKs required. Figure 51. Start-Up Waveforms ### Reconfiguration To reconfigure the FPGA when the device is operating in the system, a low pulse is input into PRGM. The configuration data in the FPGA is cleared, and the I/Os not used for configuration are 3-stated. The FPGA then samples the mode select inputs and begins reconfiguration. When reconfiguration is complete, DONE is released, allowing it to be pulled high. ## **Partial Reconfiguration** All *ORCA* device families have been designed to allow a partial reconfiguration of the FPGA at any time. This is done by setting a bit stream option in the previous configuration sequence that tells the FPGA to not reset all of the configuration RAM during a reconfiguration. Then only the configuration frames that are to be modified need to be rewritten, thereby reducing the configuration time. Other bit stream options are also available that allow one portion of the FPGA to remain in operation while a partial reconfiguration is being done. If this is done, the user must be careful to not cause contention between the two configurations (the bit stream resident in the FPGA and the partial reconfiguration bit stream) as the second reconfiguration bit stream is being loaded. #### **Other Configuration Options** There are many other configuration options available to the user that can be set during bit stream generation in *ORCA* Foundry. These include options to enable boundary scan and/or the microprocessor interface (*MPI*) and/or the programmable clock manager (*PCM*), readback options, and options to control and use the internal oscillator after configuration. Other useful options that affect the next configuration (not the current configuration process) include options to disable the global set/reset during configuration, disable the 3-state of I/Os during configuration, and disable the reset of internal RAMs during configuration to allow for partial configurations (see above). For more information on how to set these and other configuration options, please see the *ORCA* Foundry documentation. ## **Configuration Data Format** The ORCA Foundry Development System interfaces with front-end design entry tools and provides tools to produce a fully configured FPGA. This section discusses using the ORCA Foundry Development System to generate configuration RAM data and then provides the details of the configuration frame format. The ORCA OR3Cxx and OR3Txxx Series FPGAs are bit stream compatible. # Using ORCA Foundry to Generate Configuration RAM Data The configuration data bit stream defines the I/O functionality, logic, and interconnections within the FPGA. The bit stream is generated by the development system. The bit stream created by the bit stream generation tool is a series of 1s and 0s used to write the FPGA configuration RAM. It can be loaded into the FPGA using one of the configuration modes discussed later. In the bit stream generator, the designer selects options that affect the FPGA's functionality. Using the output of the bit stream generator, **circuit\_name**.bit, the development system's download tool can load the configuration data into the *ORCA* series FPGA evaluation board from a PC or workstation. Alternatively, a user can program a PROM (such as the OR17C/L Series Serial ROM or a standard EPROM) and load the FPGA from the PROM. The development system's PROM programming tool produces a file in .mks or .exo format. ## **Configuration Data Frame** Configuration data can be presented to the FPGA in two frame formats: autoincrement and explicit. A detailed description of the frame formats is shown in Figure 52, Figure 53, and Table 31. The two modes are similar except that autoincrement mode uses assumed address incrementation to reduce the bit stream size, and explicit mode requires an address for each data frame. In both cases, the header frame begins with a series of 1s and a preamble of 0010, followed by a 24-bit length count field representing the total number of configuration clocks needed to complete the loading of the FPGAs. Following the header frame is a mandatory ID frame. (Note that the ID frame was optional in the ORCA 2C and 2C/TxxA Series). The ID frame contains data used to determine if the bit stream is being loaded to the correct type of *ORCA* FPGA (i.e., a bit stream generated for an OR3C55 is being sent to an OR3C55). Error checking is always enabled for OR3C/Txxx devices, through the use of an 8-bit checksum. One bit in the ID frame also selects between the autoincrement and explicit address modes for this load of the configuration data. A configuration data frame follows the ID frame. A data frame starts with a 01-start bit pair and ends with enough 1-stop bits to reach a byte boundary. If using autoincrement configuration mode, subsequent data frames can follow. If using explicit mode, one or more address frames must follow each data frame, telling the FPGA at what addresses the preceding data frame is to be stored (each data frame can be sent to multiple addresses). Following all data and address frames is the postamble. The format of the postamble is the same as an address frame with the highest possible address value with the checksum set to all ones. ## Configuration Data Format (continued) Figure 52. Serial Configuration Data Format—Autoincrement Mode Figure 53. Serial Configuration Data Format—Explicit Mode **Table 31. Configuration Frame Format and Contents** | | 11110010 | Preamble | | | | |--------------------------|---------------------|--------------------------------------------------------------------------------------------------|--|--|--| | Header | 24-bit Length Count | Configuration frame length. | | | | | | 11111111 | Trailing header—eight bits. | | | | | | 0101 1111 1111 1111 | ID frame header. | | | | | | Configuration Mode | 00 = autoincrement, 01 = explicit. | | | | | ID Frame | Reserved [41:0] | Reserved bits set to 0. | | | | | ib France | ID | 20-bit part ID. | | | | | | Checksum | 8-bit checksum. | | | | | | 11111111 | Eight stop bits (high) to separate frames. | | | | | | 01 | Data frame header. | | | | | Configuration Data | Data Bits | Number of data bits depends upon device. | | | | | Frame (repeated for each | Alignment Bits = 0 | String of 0 bits added to bit stream to make frame header, plus data bits reach a byte boundary. | | | | | data frame) | Checksum | 8-bit checksum. | | | | | <b>Janua</b> (13,1113) | 11111111 | Eight stop bits (high) to separate frames. | | | | | 0 | 00 | Address frame header. | | | | | Configuration Address | 14 Address Bits | 14-bit address of location to start data storage. | | | | | Frame | Checksum | 8-bit checksum. | | | | | 1.0 | 11111111 | Eight stop bits (high) to separate frames. | | | | | | 00 | Postamble header. | | | | | Postamble | 11111111 111111 | Dummy address. | | | | | | 1111111111111111 | 16 stop bits. | | | | Note: For slave parallel mode, the byte containing the preamble must be 11110010. The number of leading header dummy bits must be (n \* 8) + 4, where n is any nonnegative integer and the number of trailing dummy bits must be (n \* 8), where n is any positive integer. The number of stop bits/frame for slave parallel mode must be (x \* 8), where x is a positive integer. Note also that the bit stream generator tool supplies a bit stream that is compatible with all configuration modes, including slave parallel mode. ## Configuration Data Format (continued) The length and number of data frames and information on the PROM size for the OR3C/Txxx Series FPGAs are given in Table 32. **Table 32. Configuration Frame Size** | Devices | OR3C/T55 | OR3C/T80 | OR3T125 | |-----------------------------------------------------------------------------------------------|----------|----------|---------| | # of Frames | 1240 | 1496 | 1880 | | Data Bits/Frame | 292 | 352 | 442 | | Configuration Data (# of frames x # of data bits/ frame) | 362,080 | 526,592 | 830,960 | | Maximum Total # Bits/Frame<br>(align bits, 01 frame start,<br>8-bit checksum, 8 stop<br>bits) | 312 | 376 | 464 | | Maximum Configuration Data (# bits/frame x # of frames) | 386,880 | 562,496 | 872,320 | | Maximum PROM Size (bits)<br>(add configuration header<br>and postamble) | 387,048 | 562,664 | 872,488 | ## **Bit Stream Error Checking** There are three different types of bit stream error checking performed in the *ORCA* OR3Cxx FPGAs: ID frame, frame alignment, and CRC checking. The ID data frame is sent to a dedicated location in the FPGA. This ID frame contains a unique code for the device for which it was generated. This device code is compared to the internal code of the FPGA. Any differences are flagged as an ID error. This frame is automatically created by the bit stream generation program in ORCA Foundry. Each data and address frame in the FPGA begins with a frame start pair of bits and ends with eight stop bits set to 1. If any of the previous stop bits were a 0 when a frame start pair is encountered, it is flagged as a frame alignment error. Error checking is also done on the FPGA for each frame by means of a checksum byte. If an error is found on evaluation of the checksum byte, then a checksum/parity error is flagged. When any of the three possible errors occur, the FPGA is forced into an idle state, forcing INIT low. The FPGA will remain in this state until either the RESET or PRGM pins are asserted. If using either of the MPI modes to configure the FPGA, the specific type of bit stream error is written to one of the MPI registers by the FPGA configuration logic. The PGRM bit of the MPI control register can also be used to reset out of the error condition and restart configuration. ## **FPGA Configuration Modes** There are eight methods for configuring the FPGA. Seven of the configuration modes are selected on the M0, M1, and M2 inputs. The eighth configuration mode is accessed through the boundary-scan interface. A fourth input, M3, is used to select the frequency of the internal oscillator, which is the source for CCLK in some configuration modes. The nominal frequencies of the internal oscillator are 1.25 MHz and 10 MHz. The 1.25 MHz frequency is selected when the M3 input is unconnected or driven to a high state. There are three basic FPGA configuration modes: master, slave, and peripheral. The configuration data can be transmitted to the FPGA serially or in parallel bytes. As a master, the FPGA provides the control signals out to strobe data in. As a slave device, a clock is generated externally and provided into the CCLK input. In the three peripheral modes, the FPGA acts as a microprocessor peripheral. Table 33 lists the functions of the configuration mode pins. Note that two configuration modes previously available on the OR2Cxx and OR2C/TxxA devices (master parallel down and synchronous peripheral) have been removed for the OR3C/Txxx devices. **Table 33. Configuration Modes** | M2 | M1 | МО | CCLK | Configuration<br>Mode | Data | |----|----|----|----------|-------------------------------------|----------| | 0 | 0 | 0 | Output | Master Serial | Serial | | 0 | 0 | 1 | Input | Slave Parallel | Parallel | | 0 | 1 | 0 | Output | Microprocessor:<br>Motorola PowerPC | Parallel | | 0 | 1 | 1 | Output | Microprocessor:<br>Intel i960 | Parallel | | 1 | 0 | 0 | Output | Master Parallel | Parallel | | 1 | 0 | 1 | Output | Async Peripheral | Parallel | | 1 | 1 | 0 | Reserved | | | | 1 | 1 | 1 | Input | Slave Serial | Serial | #### **Master Parallel Mode** The master parallel configuration mode is generally used to interface to industry-standard, byte-wide memory, such as the 2764 and larger EPROMs. Figure 54 provides the connections for master parallel mode. The FPGA outputs an 18-bit address on A[17:0] to memory and reads one byte of configuration data on the rising edge of RCLK. The parallel bytes are internally serialized starting with the least significant bit, D0. Figure 54. Master Parallel Configuration Schematic In master parallel mode, the starting memory address is 00000 Hex, and the FPGA increments the address for each byte loaded. One master mode FPGA can interface to the memory and provide configuration data on DOUT to additional FPGAs in a daisy-chain. The configuration data on DOUT is provided synchronously with the falling edge of CCLK. The frequency of the CCLK output is eight times that of RCLK. # 2 ## FPGA Configuration Modes (continued) #### **Master Serial Mode** In the master serial mode, the FPGA loads the configuration data from an external serial ROM. The configuration data is either loaded automatically at start-up or on a PRGM command to reconfigure. The ATT1700A and OR17C/Lxxx Series Serial PROMs can be used to configure the FPGA in the master serial mode. This provides a simple 4-pin interface in a compact package. Configuration in the master serial mode can be done at powerup and/or upon a configure command. The system or the FPGA must activate the serial ROM's RESET/OE and CE inputs. At powerup, the FPGA and serial ROM each contain internal power-on reset circuitry that allows the FPGA to be configured without the system providing an external signal. The power-on reset circuitry causes the serial ROM's internal address pointer to be reset. After powerup, the FPGA automatically enters its initialization phase. The serial ROM/FPGA interface used depends on such factors as the availability of a system reset pulse, availability of an intelligent host to generate a configure command, whether a single serial ROM is used or multiple serial ROMs are cascaded, whether the serial ROM contains a single or multiple configuration programs, etc. Because of differing system requirements and capabilities, a single FPGA/serial ROM interface is generally not appropriate for all applications. Data is read in the FPGA sequentially from the serial ROM. The DATA output from the serial ROM is connected directly into the DIN input of the FPGA. The CCLK output from the FPGA is connected to the CLOCK input of the serial ROM. During the configuration process, CCLK clocks one data bit on each rising edge. Since the data and clock are direct connects, the FPGA/serial ROM design task is to use the system or FPGA to enable the RESET/OE and CE of the serial ROM(s). There are several methods for enabling the serial ROM's RESET/OE and CE inputs. The serial ROM's RESET/OE is programmable to function with RESET active-high and OE active-low or RESET active-low and OE active-high. In Figure 55, serial ROMs are cascaded to configure multiple daisy-chained FPGAs. The host generates a 500 ns low pulse into the FPGA's PRGM input. The FPGA's INIT input is connected to the serial ROMs' RESET/OE input, which has been programmed to function with RESET active-low and OE active-high. The FPGA DONE is routed to the CE pin. The low on DONE enables the serial ROMs. At the completion of configuration, the high on the FPGA's DONE disables the serial ROM. Serial ROMs can also be cascaded to support the configuration of multiple FPGAs or to load a single FPGA when configuration data requirements exceed the capacity of a single serial ROM. After the last bit from the first serial ROM is read, the serial ROM outputs CEO low and 3-states the DATA output. The next serial ROM recognizes the low on CE input and outputs configuration data on the DATA output. After configuration is complete, the FPGA's DONE output into CE disables the serial ROMs. This FPGA/serial ROM interface is not used in applications in which a serial ROM stores multiple configuration programs. In these applications, the next configuration program to be loaded is stored at the ROM location that follows the last address for the previous configuration program. The reason the interface in Figure 55 will not work in this application is that the low output on the INIT signal would reset the serial ROM address pointer, causing the first configuration to be reloaded. In some applications, there can be contention on the FPGA's DIN pin. During configuration, DIN receives configuration data, and after configuration, it is a user I/O. If there is contention, an early DONE at start-up (selected in *ORCA* Foundry) may correct the problem. An alternative is to use LDC to drive the serial ROM's CE pin. In order to reduce noise, it is generally better to run the master serial configuration at 1.25 MHz (M3 pin tied high), rather than 10 MHz, if possible. Figure 55. Master Serial Configuration Schematic ## **Asynchronous Peripheral Mode** Figure 56 shows the connections needed for the asynchronous peripheral mode. In this mode, the FPGA system interface is similar to that of a microprocessor-peripheral interface. The microprocessor generates the control signals to write an 8-bit byte into the FPGA. The FPGA control inputs include active-low CS0 and active-high CS1 chip selects and WR and RD inputs. The chip selects can be cycled or maintained at a static level during the configuration cycle. Each byte of data is written into the FPGA's D[7:0] input pins. The FPGA provides a RDY/BUSY status output to indicate that another byte can be loaded. A low on RDY/BUSY indicates that the double-buffered hold/shift registers are not ready to receive data, and this pin must be monitored to go high before another byte of data can be written. The shortest time RDY/BUSY is low occurs when a byte is loaded into the hold register and the shift register is empty, in which case the byte is immediately transferred to the shift register. The longest time for RDY/BUSY to remain low occurs when a byte is loaded into the holding register and the shift register has just started shifting configuration data into configuration RAM. The RDY/BUSY status is also available on the D7 pin by enabling the chip selects, setting WR high, and applying RD low, where the RD input provides an output enable for the D7 pin when RD is low. The D[6:0] pins are not enabled to drive when RD is low and, therefore, only act as input pins in asynchronous peripheral mode. Optionally, the user can ignore the RDY/BUSY status and simply wait until the maximum time it would take for the RDY/BUSY line to go high, indicating the FPGA is ready for more data, before writing the next data byte. Figure 56. Asynchronous Peripheral Configuration ## Microprocessor Interface (MPI) Mode The built-in *MPI* in the OR3C/Txxx Series FPGAs is designed for use in configuring the FPGA. Figure 57 and Figure 58 show the glueless interface for FPGA configuration and readback from the *PowerPC* and *i960* processors, respectively. When enabled by the mode pins, the *MPI* handles all configuration/readback control and handshaking with the host processor. For single FPGA configuration, the host sets the configuration control register PRGM bit to zero then back to a one and, after reading that the INIT signal is high in the *MPI* status register, transfers data 8 bits at a time to the FPGA's D[7:0] input pins. If configuring multiple FPGAs through daisy-chain operation is desired, the MP\_DAISY bit must be set in the configuration control register of the MPI. Because of the latency involved in a daisy-chain configuration, the MP\_HOLD\_BUS bit may be set to zero rather than one for daisy-chain operation. This allows the MPI to acknowledge the data transfer before the configuration information has been serialized and transferred on the FPGA daisy-chain. The early acknowledgment frees the host processor to perform other system tasks. Configuring with the MP\_HOLD\_BUS bit at zero requires that the host microprocessor poll the RDY/BUSY bit of the MPI status register and/or use the MPI interrupt capability to confirm the readiness of the MPI for more configuration data. There are two options for using the host interrupt request in configuration mode. The configuration control register offers control bits to enable the interrupt on either a bit stream error or to notify the host processor when the FPGA is ready for more configuration data. The MPI status register may be used in conjunction with, or in place of, the interrupt request options. The status register contains a 2-bit field to indicate the bit stream error status. As previously mentioned, there is also a bit to indicate the MPI's readiness to receive another byte of configuration data. A flow chart of the MPI configuration process is shown in Figure 59. The MPI status and configuration register bit maps can be found in the Special Function Blocks section and MPI configuration timing information is available in the Timing Characteristics section of this data sheet. Note: FPGA shown as a memory-mapped peripheral using CS0 and CS1. Other decoding schemes are possible using CS0 and/or CS1. Figure 57. PowerPC/MPI Configuration Schematic Note: FPGA shown as only system peripheral with fixed chip select signals. For multiperipheral systems, address decoding and/or latching can be used to implement chip selects. Figure 58. i960/MPI Configuration Schematic Configuration readback can also be performed via the MPI when it is in user mode. The MPI is enabled in user mode by setting the MP\_USER bit to 1 in the configuration control register prior to the start of configuration or through a configuration option. To perform readback, the host processor writes the 14-bit readback start address to the readback address registers and sets the RD\_CFG bit to 0 in the configuration control register. Readback data is returned 8 bits at a time to the readback data register and is valid when the DATA\_RDY bit of the status register is 1. A flow chart of the MPI readback operation is shown in Figure 60. The RD\_DATA pin used for dedicated FPGA readback is invalid during MPI readback. 5-5763(F) Figure 59. Configuration Through MPI Figure 60. Readback Through MPI 5-5764(F) #### Slave Serial Mode The slave serial mode is primarily used when multiple FPGAs are configured in a daisy-chain (see the Daisy-Chaining section). It is also used on the FPGA evaluation board that interfaces to the download cable. A device in the slave serial mode can be used as the lead device in a daisy-chain. Figure 61 shows the connections for the slave serial configuration mode. The configuration data is provided into the FPGA's DIN input synchronous with the configuration clock CCLK input. After the FPGA has loaded its configuration data, it retransmits the incoming configuration data on DOUT. CCLK is routed into all slave serial mode devices in parallel. Multiple slave FPGAs can be loaded with identical configurations simultaneously. This is done by loading the configuration data into the DIN inputs in parallel. Figure 61. Slave Serial Configuration Schematic ## Slave Parallel Mode The slave parallel mode is essentially the same as the slave serial mode except that 8 bits of data are input on pins D[7:0] for each CCLK cycle. Due to 8 bits of data being input per CCLK cycle, the DOUT pin does not contain a valid bit stream for slave parallel mode. As a result, the lead device cannot be used in the slave parallel mode in a daisy-chain configuration. Figure 62 is a schematic of the connections for the slave parallel configuration mode. WR and CS0 are active-low chip select signals, and CS1 is an active-high chip select signal. These chip selects allow the user to configure multiple FPGAs in slave parallel mode using an 8-bit data bus common to all of the FPGAs. These chip selects can then be used to select the FPGA(s) to be configured with a given bit stream, but once an FPGA has been selected, it cannot be deselected until it has been completely programmed. Figure 62. Slave Parallel Configuration Schematic ### **Daisy-Chaining** Multiple FPGAs can be configured by using a daisychain of the FPGAs. Daisy-chaining uses a lead FPGA and one or more FPGAs configured in slave serial mode. The lead FPGA can be configured in any mode except slave parallel mode. (Daisy-chaining is not available with the boundary-scan ram\_w instruction discussed later.) All daisy-chained FPGAs are connected in series. Each FPGA reads and shifts the preamble and length count in on positive CCLK and out on negative CCLK edges. An upstream FPGA that has received the preamble and length count outputs a high on DOUT until it has received the appropriate number of data frames so that downstream FPGAs do not receive frame start bit pairs. After loading and retransmitting the preamble and length count to a daisy-chain of slave devices, the lead device loads its configuration data frames. The loading of configuration data continues after the lead device has received its configuration data if its internal frame bit counter has not reached the length count. When the configuration RAM is full and the number of bits received is less than the length count field, the FPGA shifts any additional data out on DOUT. The configuration data is read into DIN of slave devices on the positive edge of CCLK, and shifted out DOUT on the negative edge of CCLK. Figure 63 shows the connections for loading multiple FPGAs in a daisy-chain configuration. The generation of CCLK for the daisy-chained devices that are in slave serial mode differs depending on the configuration mode of the lead device. A master parallel mode device uses its internal timing generator to produce an internal CCLK at eight times its memory address rate (RCLK). The asynchronous peripheral mode device outputs eight CCLKs for each write cycle. If the lead device is configured in slave mode, CCLK must be routed to the lead device and to all of the daisy-chained devices. Figure 63. Daisy-Chain Configuration Schematic As seen in Figure 63, the INIT pins for all of the FPGAs are connected together. This is required to guarantee that powerup and initialization will work correctly. In general, the DONE pins for all of the FPGAs are also connected together as shown to guarantee that all of the FPGAs enter the start-up state simultaneously. This may not be required, depending upon the start-up sequence desired. ## **Absolute Maximum Ratings** Stresses in excess of the absolute maximum ratings can cause permanent damage to the device. These are absolute stress ratings only. Functional operation of the device is not implied at these or any other conditions in excess of those given in the operations sections of this data sheet. Exposure to absolute maximum ratings for extended periods can adversely affect device reliability. The ORCA Series FPGAs include circuitry designed to protect the chips from damaging substrate injection currents and to prevent accumulations of static charge. Nevertheless, conventional precautions should be observed during storage, handling, and use to avoid exposure to excessive electrical stress. | Parameter | Symbol | Min | Max | Unit | |-----------------------------------------|---------|------|-----------|------| | Storage Temperature | Tstg | -65 | 150 | °C | | Supply Voltage with Respect to Ground | VDD | 0.5 | 7.0 | ٧ | | Input Signal with Respect to Ground | 1000000 | -0.5 | VDD + 0.3 | ٧ | | Signal Applied to High-impedance Output | | -0.5 | Vpp + 0.3 | ٧ | | Maximum Package Body Temperature | | | 220 | °C | ## **Recommended Operating Conditions** | | OR3Cxx | | OR3Txxx | | | | |------------|-----------------------------------|-------------------------|-----------------------------------|-------------------------|--------------------------|--| | Mode | Temperature<br>Range<br>(Ambient) | Supply Voltage<br>(VDD) | Temperature<br>Range<br>(Ambient) | Supply Voltage<br>(VDD) | Supply Voltage<br>(VDD5) | | | Commercial | 0 °C to 70 °C | 5 V ± 5% | 0 °C to 70 °C | 3.0 V to 3.6 V | VDD to 5.25 V | | | Industrial | -40 °C to +85 °C | 5 V ± 10% | -40 °C to +85 °C | 3.0 V to 3.6 V | VDD to 5.25 V | | Note: The maximum recommended junction temperature (TJ) during operation is 125 °C. #### **Electrical Characteristics** #### **Table 34. Electrical Characteristics** OR3Cxx Commercial: VDD = $5.0 \text{ V} \pm 5\%$ , 0 °C $\leq$ TA $\leq$ 70 °C; Industrial: VDD = $5.0 \text{ V} \pm 10\%$ , -40 °C $\leq$ TA $\leq$ +85 °C. OR3Txxx Commercial: VDD = 3.0 V to 3.6 V, 0 °C $\leq$ TA $\leq$ +85 °C. Industrial: VDD = 3.0 V to 3.6 V, $-40 \text{ °C} \leq$ TA $\leq$ +85 °C. | Parameter | Symbol | Test Conditions | ORS | BCxx | OR | ЗТххх | Unit | |-----------------------------------------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------|--------------------|----------------------|----------------| | i diameter | Symbol | rest Conditions | Min | Max | Min | Max | Unit | | Input Voltage:<br>High<br>Low | VIH<br>VIL | Input configured as CMOS<br>(includes OR3Txxx) | 70% VDD<br>GND – 0.5 | VDD + 0.3<br>20% VDD | 50% VDD<br>GND 0.5 | VDD + 0.3<br>30% VDD | V<br>V | | Input Voltage:<br>High<br>Low | VIH<br>VIL | Input configured as TTL<br>(not valid for OR3Txxx) | 2.0<br>0.5 | VDD + 0.3<br>0.8 | _ | _ | V | | Output Voltage:<br>High<br>Low | VOH<br>VOL | VDD = Min, IOH = 6 mA or 3 mA<br>VDD = Min, IOL = 12 mA or 6 mA | 2.4 | 0.4 | 2.4 | 0.4 | V | | Input Leakage Current | IL | VDD = Max, VIN = VSS or VDD | -10 | 10 | -10 | 10 | μА | | Standby Current:<br>OR3C/T55<br>OR3C/T80<br>OR3T125 | IDDSB | OR3Cxx (TA = 25 °C, VDD = 5.0 V) OR3Txxx (TA = 25 °C, VDD = 3.3 V) internal oscillator running, no output loads, inputs at VDD or GND (after configuration) | TBD<br>TBD<br>TBD | TBD<br>TBD<br>TBD | TBD<br>TBD<br>TBD | TBD<br>TBD<br>TBD | mA<br>mA<br>mA | | Standby Current:<br>OR3C/T55<br>OR3C/T80<br>OR3T125 | IDDSB | OR3Cxx (TA = 25 °C, VDD = 5.0 V) OR3Txxx (TA = 25 °C, VDD = 3.3 V) internal oscillator stopped, no output loads, inputs at VDD or GND (after configuration) | TBD<br>TBD<br>TBD | TBD<br>TBD<br>TBD | TBD<br>TBD<br>TBD | TBD<br>TBD<br>TBD | mA<br>mA<br>mA | | Data Retention Voltage | VDR | TA = 25 °C | 2.3 | | 2.3 | | ٧ | | Input Capacitance | CIN | OR3Cxx (TA = 25 °C, VDD = 5.0 V) OR3Txxx (TA = 25 °C, VDD = 3.3 V) Test frequency = 1 MHz | | 9 | | 9 | pF | | Output Capacitance | COUT | OR3Cxx (TA = 25 °C, VDD = 5.0 V)<br>OR3Txxx (TA = 25 °C, VDD = 3.3 V)<br>Test frequency = 1 MHz | | 9 | | 9 | рF | | DONE Pull-up Resistor* | RDONE | <del>-</del> | 100 | | 100 | | kΩ | | M[3:0] Pull-up Resistors* | Rм | | 100 | | 100 | | kΩ | | I/O Pad Static Pull-up<br>Current* | IPU | OR3Cxx (VDD = 5.25 V, VIN = VSS, TA<br>= 0 °C)<br>OR3Txxx (VDD = 3.6 V, VIN = VSS, TA<br>= 0 °C) | 14.4 | 50.9 | 14.4 | 50.9 | μА | | I/O Pad Static Pull-down<br>Current | IPD | OR3Cxx (VDD = 5.25 V, VIN = VSS, TA<br>= 0 °C)<br>OR3Txxx (VDD = 3.6 V, VIN = VSS, TA<br>= 0 °C) | 26 | 103 | 26 | 103 | μА | | I/O Pad Pull-up Resistor* | RPU | VDD = All, VIN = VSS, TA = 0 °C | 100 | | 100 | | kΩ | | I/O Pad Pull-down<br>Resistor | RPD | VDD = Ali, VIN = VDD, TA = 0 °C | 50 | | 50 | | kΩ | <sup>\*</sup> On the OR3Txxx devices, the pull-up resistor will externally pull the pin to a level 1.0 V below VDD. ## 2 ## **Electrical Characteristics** (continued) #### Table 35. Programmable Clock Manager (PCM) Electrical Characteristics (Advance Information) OR3Cxx Commercial: VDD = $5.0 \text{ V} \pm 5\%$ , 0 °C $\leq$ TA $\leq$ 70 °C; Industrial: VDD = $5.0 \text{ V} \pm 10\%$ , $-40 \text{ °C} \leq$ TA $\leq$ +85 °C. OR3Txxx Commercial: VDD = 3.0 V to 3.6 V, 0 °C $\leq$ TA $\leq$ +85 °C. Industrial: VDD = 3.0 V to 3.6 V, $-40 \text{ °C} \leq$ TA $\leq$ +85 °C. | Parameter | Symbol | Test Conditions | OR3Cxx | | EXX ORSTXXX | | Unit | |-----------------------------------|-------------|--------------------------------------------------|--------|-----|-------------|-----|------| | | Symbol | rest Conditions | Min | Max | Min | Max | John | | Residual Current | . IPCM_OFF | POWER_OFF = H, no clock | | 1.0 | _ | TBD | μА | | Maximum Current,<br>PLL Mode | IMAX_PLL | POWER_OFF = L, CLK_IN = 80 MHz,<br>PLL mode | | 20 | | TBD | mA | | Standby Current,<br>PLL Mode | ISTBY_PLL | POWER_OFF ≈ L, no clock,<br>PLL mode | | 2 | - | TBD | mA | | Maximum Current,<br>DLL Mode | IMAX_DLL | POWER_OFF = L, CLK_IN = 80 MHz,<br>DLL mode | | 20 | _ | TBD | mA | | Standby Current,<br>DLL Mode | ISTBY_DLL | POWER_OFF ≈ L, no clock,<br>DLL mode | | 2 | | TBD | mA | | Maximum Current,<br>Clock 2x Mode | IMAX_CLK2X | POWER_OFF = L, CLK_IN = 80 MHz,<br>Clock 2x mode | | 20 | - | TBD | mA | | Standby Current,<br>Clock 2x Mode | ISTBY_CLK2X | POWER_OFF = L, no clock,<br>Clock 2x mode | | 2 | _ | TBD | mA | #### Notes: The values specified in the table are obtained during a steady-state mode. The transient regimes defined by power switching are not included. Electrical characteristics for the *PCM* are advance information. ## **Timing Characteristics** #### Description To define speed grades, the ORCA Series part number designation (see Ordering Information) uses a single-digit number to designate a speed grade. This number is not related to any single ac parameter. Higher numbers indicate a faster set of timing parameters. The actual speed sorting is based on testing the delay in a path consisting of an input buffer, combinatorial delay through all PLCs in a row, and an output buffer. Other tests are then done to verify other delay parameters, such as routing delays, setup times to FFs, etc. The most accurate timing characteristics are reported by the timing analyzer in the *ORCA* Foundry Development System. A timing report provided by the development system after layout divides path delays into logic and routing delays. The timing analyzer can also provide logic delays prior to layout. While this allows routing budget estimates, there is wide variance in routing delays associated with different layouts. The logic timing parameters noted in the Electrical Characteristics section of this data sheet are the same as those in the design tools. In the PFU timing given in Tables 40—47, symbol names are generally a concatenation of the PFU operating mode (as defined in Table 3) and the parameter type. The setup, hold, and propagation delay parameters, defined below, are designated in the symbol name by the SET, HLD, and DEL characters, respectively. The values given for the parameters are the same as those used during production testing and speed binning of the devices. The junction temperature and supply voltage used to characterize the devices are listed in the delay tables. Actual delays at nominal temperature and voltage for best-case processes can be much better than the values given. It should be noted that the junction temperature used in the tables is generally 85 °C. The junction temperature for the FPGA depends on the power dissipated by the device, the package thermal characteristics ( $\Theta$ JA), and the ambient temperature, as calculated in the following equation and as discussed further in the Package Thermal Characteristics section: Note: The user must determine this junction temperature to see if the delays from ORCA Foundry should be derated based on the following derating tables. Table 36A and Table 36B provide approximate power supply and junction temperature derating for OR3Cxx commercial and industrial devices. Table 37 provides the same information for the OR3Txxx devices (both commercial and industrial). The delay values in this data sheet and reported by *ORCA* Foundry are shown as **1.00** in the tables. The method for determining the maximum junction temperature is defined in the Package Thermal Characteristics section. Taken cumulatively, the range of parameter values for best-case vs. worst-case processing, supply voltage, and junction temperature can approach 3 to 1. Table 36A. Derating for Commercial Devices (OR3Cxx) | TJ | Pow | er Supply Vol | tage | |------|--------------------------------------------------------|---------------|--------| | (°C) | °C) 4.75 V<br>0 0.81<br>25 0.85<br>85 1.00<br>100 1.05 | 5.0 V | 5.25 V | | 0 | 0.81 | 0.79 | 0.77 | | 25 | 0.85 | 0.83 | 0.81 | | 85 | 1.00 | 0.97 | 0.95 | | 100 | 1.05 | 1.02 | 1.00 | | 125 | 1.12 | 1.09 | 1.07 | Table 36B. Derating for Industrial Devices (OR3Cxx) | TJ | | Power | Supply ' | Voltage | | |------|-------|--------|----------|---------|-------| | (°C) | 4.5 V | 4.75 V | 5.0 V | 5.25 V | 5.5 V | | -40 | 0.71 | 0.70 | 0.68 | 0.66 | 0.65 | | 0 | 0.80 | 0.78 | 0.76 | 0.74 | 0.73 | | 25 | 0.84 | 0.82 | 0.80 | 0.78 | 0.77 | | 85 | 1.00 | 0.97 | 0.94 | 0.93 | 0.91 | | 100 | 1.05 | 1.01 | 0.99 | 0.97 | 0.95 | | 125 | 1.12 | 1.09 | 1.06 | 1.04 | 1.02 | Table 37. Derating for Commercial/Industrial Devices (OR3Txxx) | TJ | Pow | ver Supply Volt | tage | |------------|-------|-----------------|-------| | (°C) | 3.0 V | 3.3 V | 3.6 V | | <b>-40</b> | 0.73 | 0.66 | 0.61 | | 0 | 0.82 | 0.73 | 0.68 | | 25 | 0.87 | 0.78 | 0.72 | | 85 | 1.00 | 0.90 | 0.83 | | 100 | 1.04 | 0.94 | 0.87 | | 125 | 1.10 | 1.00 | 0.92 | Note: The derating tables shown above are for a typical critical path that contains 33% logic delay and 66% routing delay. Since the routing delay derates at a higher rate than the logic delay, paths with more than 66% routing delay will derate at a higher rate than shown in the table. The approximate derating values vs. temperature are 0.26% per °C for logic delay and 0.45% per °C for routing delay. The approximate derating values vs. voltage are 0.13% per mV for both logic and routing delays at 25 °C. In addition to supply voltage, process variation, and operating temperature, circuit and process improvements of the *ORCA* Series FPGAs over time will result in significant improvement of the actual performance over those listed for a speed grade. Even though lower speed grades may still be available, the distribution of yield to timing parameters may be several speed grades higher than that designated on a product brand. Design practices need to consider best-case timing parameters (e.g., delays = 0), as well as worst-case timing. The routing delays are a function of fan-out and the capacitance associated with the CIPs and metal interconnect in the path. The number of logic elements that can be driven (fan-out) by PFUs is unlimited, although the delay to reach a valid logic level can exceed timing requirements. It is difficult to make accurate routing delay estimates prior to design compilation based on fan-out. This is because the CAE software may delete redundant logic inserted by the designer to reduce fanout, and/or it may also automatically reduce fan-out by net splitting. The waveform test points are given in the Input/Output Buffer Measurement Conditions section of this data sheet. The timing parameters given in the electrical characteristics tables in this data sheet follow industry practices, and the values they reflect are described below. **Propagation Delay**—The time between the specified reference points. The delays provided are the worst case of the tphh and tpll delays for noninverting functions, tplh and tpll for inverting functions, and tphz and tplz for 3-state enable. **Setup Time**—The interval immediately preceding the transition of a clock or latch enable signal, during which the data must be stable to ensure it is recognized as the intended value. Hold Time—The interval immediately following the transition of a clock or latch enable signal, during which the data must be held stable to ensure it is recognized as the intended value. **3-State Enable**—The time from when a 3-state control signal becomes active and the output pad reaches the high-impedance state. ## **PFU Timing** ## **Table 38. Combinatorial PFU Timing Characteristics** OR3Cxx Commercial: VDD = $5.0 \text{ V} \pm 5\%$ , $0 \text{ °C} \le \text{TA} \le 70 \text{ °C}$ ; Industrial: VDD = $5.0 \text{ V} \pm 10\%$ , $-40 \text{ °C} \le \text{TA} \le +85 \text{ °C}$ . OR3Txxx Commercial: VDD = 3.0 V to 3.6 V, $0 \text{ °C} \le \text{TA} \le +85 \text{ °C}$ . | <b>D</b> | | | | Sp | eed | | | | |------------------------------------------------|------------|--------------------------------------------------|------|----------|------|-----|------|------| | Parameter | Symbol | Symbol -4 | | -4 -5 -6 | | -6 | | Unit | | | | Min | Max | Min | Max | Min | Max | | | Combinatorial Delays (TJ = +85 °C, VDD = Min): | | <del> </del> | | | | | | | | Four Input Variables (Kz[3:0] to F[z])* | F4 DEL | | 2.34 | | 1.80 | | 4.00 | | | Five Input Variables (F5[A:D] to F[0,2,4,6]) | F5 DEL | l | 2.11 | _ | | - | 1.35 | ns | | [wo-level LUT Delay (Kz[3:0] to F w/feedbk)* | SWL2 DEL | | | | 1.57 | | 1.12 | ns | | Two level-LUT Delay (F5[A:D] to F w/feedbk) | | | 4.87 | | 3.66 | | 2.69 | ns | | Three-level LUT Delay (Kz[3:0] to F w/feedbk)* | SWL2F5_DEL | | 4.69 | | 3.51 | | 2.51 | ns | | Three level LUT Delay (KZ[3:0] to F W/teedbk)* | SWL3_DEL | | 6.93 | | 5.15 | | 3.65 | ns | | Three level-LUT Delay (F5[A:D] to F w/feedbk) | SWL3F5_DEL | | 6.89 | | 5.08 | | 3.52 | ns | <sup>\* 4-</sup>input variables (KZ[3:0]) path delays are valid for LUTs in both F4 (4-input LUT) and F5 (5-input LUT) modes. #### Notes: Shaded values are advance information and are valid for OR3Txxx devices only. The table shows worst-case delays. ORCA Foundry reports the delays for individual paths within a group of paths representing the same timing parameter and may accurately report delays that are less than those listed. 5-5751(F) Note: See Table 43 for an explanation of FDBK\_DEL and OMUX\_DEL. Figure 64. Combinatorial PFU Timing ## **Table 39. Sequential PFU Timing Characteristics** OR3Cxx Commercial: VDD = $5.0 \text{ V} \pm 5\%$ , $0 \text{ °C} \leq \text{TA} \leq 70 \text{ °C}$ ; Industrial: VDD = $5.0 \text{ V} \pm 10\%$ , $-40 \text{ °C} \leq \text{TA} \leq +85 \text{ °C}$ . OR3Txxx Commercial: VDD = 3.0 V to 3.6 V, $0 \text{ °C} \leq \text{TA} \leq +85 \text{ °C}$ . | · | | | | Sp | eed | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|------------------------------|----------------------------------------------------------------------------------------------|------------------------------|----------------------------------------------------------------------------------------------|------------------------------|----------------------------------------------| | Parameter | Symbol | | -4 | | -5 | | -6 | Uni | | | | Min | Max | Min | Max | Min | Max | | | Input Requirements | | | | | <del></del> | | | | | Clock Low Time | CLKL_MPW | 3.36 | _ | 2.07 | T | 1.16 | | ns | | Clock High Time | CLKH_MPW | 1.61 | | 1.06 | _ | 0.70 | | ns | | Global S/R Pulse Width (GSRN) | GSR_MPW | 3.36 | | 2.07 | <del> </del> | 1.16 | | ns | | Local S/R Pulse Width | LSR_MPW | 3.36 | | 2.07 | <u> </u> | 1.16 | | ns | | Combinatorial Setup Times (TJ = +85 °C, VDD = Min): Four Input Variables to Clock (Kz[3:0] to CLK)* Five Input Variables to Clock (F5[A:D] to CLK) Data In to Clock (DIN[7:0] to CLK) Carry-in to Clock, DIRECT to REGCOUT (CIN to CLK) Clock Enable to Clock (CE to CLK) Clock Enable to Clock (ASWE to CLK) Local Set/Reset to Clock (SYNC) (LSR to CLK) Data Select to Clock (SEL to CLK) Two-level LUT to Clock (Kz[3:0] to CLK w/feedbk)* Two-level LUT to Clock (Kz[3:0] to CLK w/feedbk)* Three-level LUT to Clock (F5[A:D] to CLK w/feedbk) | F4_SET <sup>†</sup> F5_SET <sup>†</sup> DIN_SET CINDIR_SET CE1_SET CE2_SET LSR_SET SEL_SET SWL2_SET <sup>†</sup> SWL2_SET <sup>†</sup> SWL3_SET <sup>†</sup> SWL3_SET <sup>†</sup> | 1.99<br>1.79<br>0.47<br>1.25<br>3.04<br>1.91<br>9.67<br>1.37<br>4.56<br>4.38<br>6.55<br>6.53 | | 1.47<br>1.33<br>0.32<br>0.99<br>2.23<br>1.43<br>6.51<br>1.00<br>3.32<br>3.18<br>4.85<br>4.81 | | 1.12<br>0.93<br>0.28<br>0.78<br>1.61<br>1.06<br>4.20<br>0.71<br>2.44<br>2.25<br>3.44<br>3.32 | | ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns | | Combinatorial Hold Times (TJ = All, VDD = All): Data In (DIN[7:0] from CLK) Carry-in from Clock, Direct to REGCOUT (CIN from CLK) Clock Enable (CE from CLK) Clock Enable from Clock (ASWE from CLK) Local Set/Reset from Clock (sync) (LSR from CLK) Data Select from Clock (SEL from CLK) All Others Dutput Characteristics Sequential Delays (TJ = +85 °C, VDD = Min): Local S/R (async) to PFU Out (LSR to Q[7:0], REGCOUT) | DIN_HLD CINDIR_HLD CE1_HLD CE2_HLD LSR_HLD SEL_HLD | 0.00<br>0.00<br>0.00<br>0.00<br>0.00<br>0.00<br>0.00 | 7.02 | 0.00<br>0.00<br>0.00<br>0.00<br>0.00<br>0.00<br>0.00 | 5.29 | 0.00<br>0.00<br>0.00<br>0.00<br>0.00<br>0.00<br>0.00 | 3.79 | ns<br>ns<br>ns<br>ns<br>ns<br>ns | | Global S/R to PFU Out (GSRN to Q[7:0], REGCOUT) Clock to PFU Out—Register (CLK to Q[7:0], REGCOUT) Clock to PFU Out—Latch (CLK to Q[7:0]) Transparent Latch (DIN[7:0] to Q[7:0]) | GSR_DEL<br>REG_DEL<br>LTCH_DEL<br>LTCHD_DEL | _ | 5.21<br>2.38<br>2.51<br>2.73 | | 3.90<br>1.75<br>1.88<br>2.10 | #<br># | 2.76<br>1.26<br>1.33<br>1.56 | ns<br>ns<br>ns<br>ns | <sup>\* 4-</sup>input variables (KZ[3:0]) setup times are valid for LUTs in both F4 (4-input LUT) and F5 (5-input LUT) modes. #### Notes: Shaded values are advance information and are valid for OR3Txxx devices only. The table shows worst-case delays. ORCA Foundry reports the delays for individual paths within a group of paths representing the same timing parameter and may accurately report delays that are less than those listed. <sup>†</sup> ORCA Foundry may, in rare routing instances, report a slightly larger value for this parameter; in which case, ORCA Foundry results take precedence. ### **Table 40. Ripple Mode PFU Timing Characteristics** OR3Cxx Commercial: VDD = $5.0 \text{ V} \pm 5\%$ , 0 °C $\leq$ TA $\leq$ 70 °C; Industrial: VDD = $5.0 \text{ V} \pm 10\%$ , $-40 \text{ °C} \leq$ TA $\leq$ +85 °C. OR3Txxx Commercial: VDD = 3.0 V to 3.6 V, 0 °C $\leq$ TA $\leq$ 70 °C; Industrial: VDD = 3.0 V to 3.6 V, $-40 \text{ °C} \leq$ TA $\leq$ +85 °C. | _ | | | | Spe | eed | | | | |------------------------------------------------------|-------------|-------|------------|------|-----|------|----------------------|------| | <b>Parameter</b><br>(TJ = +85 °C, VDD = <b>M</b> in) | Symbol | - | 4 | - | 5 | - | 6 | Unit | | | | Min | Max | Min | Max | Min | Max | | | Full Ripple Setup Times (byte wide): | | | | | | | | | | Operands to Clock (Kz[1:0] to CLK) | RIP_SET* | 7.12 | | 5.34 | | 3.97 | | ns | | Bit-Wise Operands to Clock (Kz[1:0] to CLK at F[z]) | FRIP_SET* | 1.99 | | 1.47 | | 1.12 | - | ns | | Fast Carry-In to Clock (FCIN to CLK) | FCIN_SET* | 5.76 | | 4.28 | l — | 3.16 | - | ns | | Carry-In to Clock (CIN to CLK) | CIN_SET* | 6.84 | | 4.94 | - | 3.60 | | ns | | Add/Subtract to Clock (ASWE to CLK) | AS_SET* | 10.35 | - | 7.24 | | 5.06 | | ns | | Operands to Clock (Kz[1:0] to CLK at REGCOUT) | RIPRC_SET | 5.23 | | 4.03 | | 3.00 | - 144 | ns | | Fast Carry-In to Clock (FCIN to CLK at REGCOUT) | FCINRC_SET | 2.29 | | 1.76 | | 1.33 | | ns | | Carry-In to Clock (CIN to CLK at REGCOUT) | CINRC_SET | 3.09 | <b> </b> — | 2.36 | | 1.72 | _ | ns | | Add/Subtract to Clock (ASWE to CLK at REGCOUT) | ASRC_SET | 8.14 | | 5.73 | _ | 4.16 | | ns | | Full Ripple Hold Times (TJ = All, VDD = All): | | | | | - | | | | | Fast Carry-In from Clock (FCIN from CLK at REGCOUT) | FCINRC_HLD | 0.00 | | 0.00 | | 0.00 | | ns | | All Others | GENERIC_HLD | 0.00 | | 0.00 | _ | 0.00 | | ns | | Half Ripple Setup Times (nibble wide): | | | | | | | | | | Operands to Clock (Kz[1:0] to CLK) | HRIP_SET* | 5.24 | | 3.81 | | 2.82 | ~ <u></u> 2 \ | ns | | Bit-Wise Operands to Clock (Kz[1:0] to CLK at F[z]) | HFRIP_SET* | 1.99 | | 1.47 | | 1.12 | | ns | | Fast Carry-In to Clock (FCIN to CLK) | HFCIN_SET* | 3.49 | | 2.57 | | 1.87 | | ns | | Carry-In to Clock (CIN to CLK) | HCIN_SET* | 4.74 | | 3.42 | | 2.43 | | ns | | Add/Subtract to Clock (ASWE to CLK) | HAS_SET* | 8.82 | | 6.18 | | 4.25 | | ns | | Operands to Clock (Kz[1:0] to CLK at REGCOUT) | HRIPAC_SET | 5.23 | | 4.03 | | 3.00 | 4 | ns | | Fast Carry-In to Clock (FCIN to CLK at REGCOUT) | HFCINRC_SET | 2.29 | | 1.76 | | 1.33 | 10.2 | ns | | Carry-In to Clock (CIN to CLK at REGCOUT) | HCINRC_SET | 3.09 | | 2.36 | | 1.72 | 4 <u>-</u> 1 | ns | | Add/Subtract to Clock (ASWE to CLK at REGCOUT) | HASRC_SET | 8.14 | _ | 5.73 | _ | 4.16 | | ns | | Half Ripple Hold Times (TJ = All, VDD = All): | | | | | | | | | | Fast Carry-In from Clock (HFCIN from CLK at REGCOUT) | HFCINRC_HLD | 0.00 | | 0.00 | — | 0.00 | اد <del>د د</del> را | ns | | All others | GENERIC_HLD | 0.00 | | 0.00 | | 0.00 | | ns | <sup>\*</sup> ORCA Foundry may, in rare routing instances, report a slightly larger value for this parameter; in which case, ORCA Foundry results take precedence. #### Notes: Shaded values are advance information and are valid for OR3Txxx devices only. The table shows worst-case delay for the ripple chain. ORCA Foundry reports the delay for individual paths within the ripple chain that will be less than or equal to those listed above. # Table 40. Ripple Mode PFU Timing Characteristics (continued) OR3Cxx Commercial: VDD = $5.0 \text{ V} \pm 5\%$ , $0 \text{ °C} \le \text{TA} \le 70 \text{ °C}$ ; Industrial: VDD = $5.0 \text{ V} \pm 10\%$ , $-40 \text{ °C} \le \text{TA} \le +85 \text{ °C}$ . OR3Txxx Commercial: VDD = 3.0 V to 3.6 V, $0 \text{ °C} \le \text{TA} \le 70 \text{ °C}$ ; Industrial: VDD = 3.0 V to 3.6 V, $-40 \text{ °C} \le \text{TA} \le +85 \text{ °C}$ . | Parameter | | | | Sp | eed | | | | |-------------------------------------------------|--------------|-----|-------|---------|--------------|--------------|--------------|----------| | (TJ = +85 °C, VDD = Min) | Symbol | | -4 | | -5 | | -6 | Unit | | | | Min | Max | Min | Max | Min | Max | i | | Full Ripple Delays (byte wide): | | | | <b></b> | 1- | | | <u> </u> | | Operands to Carry-Out (Kz[1:0] to COUT) | RIPCO_DEL | | 5.32 | l | 4.11 | _ | 3.07 | ns | | Operands to Carry-Out (Kz[1:0] to FCOUT) | RIPFCO_DEL | | 5.30 | | 4.10 | | 3.06 | ns | | Operands to PFU Out (Kz[1:0] to F[7:0]) | RIP_DEL | | 7.37 | | 5.60 | | 4.21 | ns | | Bit-Wise Operands to PFU Out (Kz[1:0] to F[z]) | FRIP_DEL | | 2.34 | | 1.80 | | 1.35 | ns | | Fast Carry-In to Carry-Out (FCIN to COUT) | FCINCO_DEL | l | 2.59 | | 1.99 | | 1.50 | ns | | Fast Carry-In to Fast Carry-Out (FCIN to FCOUT) | FCINFCO DEL | l | 2.57 | | 1.98 | | 1.50 | ns | | Carry-In to Carry-Out (CIN to COUT) | CINCO DEL | | 3.47 | | 2.65 | | 1.93 | | | Carry-In to Fast Carry-Out (CIN to FCOUT) | CINFCO DEL | | 3.46 | | 2.64 | | 1.93 | ns | | Fast Carry-In PFU Out (FCIN to F[7:0]) | FCIN_DEL | | 6.03 | | 4.55 | | 3.41 | ns<br>ns | | Carry-In PFU Out (CIN to F[7:0]) | CIN DEL | | 6.91 | | 5.21 | | 3.85 | | | Add/Subtract to Carry-Out (ASWE to COUT) | ASCO_DEL | l | 8.28 | | 5.89 | L 42 ( 650 ) | 4.24 | ns | | Add/Subtract to Carry-Out (ASWE to FCOUT) | ASFCO_DEL | | 8.11 | | 5.78 | | 4.19 | ns | | Add/Subtract to PFU Out (ASWE to F[7:0]) | AS_DEL | _ | 10.66 | | 7.55 | | 5.36 | ns<br>ns | | Half Ripple Delays (nibble wide): | | | | | | | | | | Operands to Carry-Out (Kz[1:0] to COUT) | HRIPCO_DEL | _ | 5.32 | | 4.11 | | 3.07 | | | Operands to Fast Carry-Out (Kz[1:0] to FCOLIT) | HRIPFCO_DEL | | 5.30 | | 4.10 | 477 | A 100 C | ns | | Operands to PFU Out (Kz[1:0] to F[3:0]) | HRIP DEL | | 5.50 | | 4.07 | | 3.06 | ns | | Bit-Wise Operands to PFU Out (Kz[1:0] to F[z]) | FRIP DEL | | 2.34 | | 1.80 | # 1 | 3.06 | ns | | Fast Carry-In to Carry-Out (FCIN to COUT) | HFCINCO DEL | | 2.59 | _ | 1.99 | | 1.35 | ns | | Fast Carry-In to Fast Carry-Out (FCIN to FCOUT) | HFCINFCO_DEL | _ | 2.57 | _ | 1.98 | 177 | 1.50 | ns | | Carry-In to Carry-Out (CIN to COUT) | HCINCO_DEL | _ | 3.47 | | 2.65 | | 1.50 | ns | | Carry-In to Carry-Out (CIN to FCOUT) | HCINFCO_DEL | | 3.46 | | | 初期所经济 | 1.93 | กร | | Fast Carry-In PFU Out (FCIN to F[3:0]) | HFCIN_DEL | | 3.76 | | 2.64 | | 1.93 | ns | | Carry-In PFU Out (CIN to F[3:0]) | HCIN DEL | | 4.65 | | 2.84 | | 2.12 | ns | | Add/Subtract to Carry-Out (ASWE to COUT) | HASCO_DEL | | 8.28 | _ | 3.50 | | 2.56 | ns | | Add/Subtract to Carry-Out (ASWE to FCOUT) | HASFCO_DEL | | 8.11 | _ | 5.89 | - | 4.24 | ns | | Add/Subtract to PFU Out (ASWE to F[3:0]) | HAS_DEL | _ | 9.12 | _ | 5.78<br>6.49 | | 4.19<br>4.55 | ns | | | | | 3.12 | | 0.45 | | 4.33 | ns | <sup>\*</sup> ORCA Foundry may, in rare routing instances, report a slightly larger value for this parameter; in which case, ORCA Foundry results take precedence. #### Notes: Shaded values are advance information and are valid for OR3Txxx devices only. The table shows worst-case delay for the ripple chain. ORCA Foundry reports the delay for individual paths within the ripple chain that will be less than or equal to those listed above. #### **Table 41. Synchronous Memory Write Characteristics** OR3Cxx Commercial: VDD = $5.0 \text{ V} \pm 5\%$ , 0 °C $\leq$ TA $\leq$ 70 °C; Industrial: VDD = $5.0 \text{ V} \pm 10\%$ , $-40 \text{ °C} \leq$ TA $\leq$ +85 °C. OR3Txxx Commercial: VDD = 3.0 V to 3.6 V, 0 °C $\leq$ TA $\leq$ 70 °C; Industrial: VDD = 3.0 V to 3.6 V, $-40 \text{ °C} \leq$ TA $\leq$ +85 °C. | | | | | Spe | ed | | | | |------------------------------------------------------|------------|--------|-------|--------|------|--------|--------------------|------| | Parameter | Symbol | -4 | 4 | | 5 | 4 | 8 | Unit | | | | Min | Max | Mìn | Max | Min | Max | | | Write Operation for RAM Mode: | | | | | | | | | | Maximum Frequency | SMCLK_FRQ | 151.00 | | 197.00 | | 266.00 | | MHz | | Clock Low Time | SMCLKL_MPW | 6.77 | | 4.97 | | 3.49 | السا | ns | | Clock High Time | SMCLKH_MPW | 3.79 | | 2.77 | | 1.90 | - | ns | | Clock to Data Valid (CLK to F[6, 4, 2, 0])* | MEM_DEL | | 10.00 | | 7.14 | | 4.91 | ns | | Write Operation Set-up Time: | | | | | | | | | | Address to Clock (CIN to CLK) | WA4_SET | 1.25 | | 0.99 | | 0.78 | 14 <u>44</u> 97 | ns | | Address to Clock (DIN[7, 5, 3, 1] to CLK) | WA_SET | 0.72 | | 0.52 | | 0.45 | 39 <del>44</del> . | ns | | Data to Clock (DIN[6, 4, 2, 0] to CLK) | WD_SET | 0.02 | | 0.06 | | 0.12 | | ns | | Write Enable (WREN) to Clock (ASWE to CLK) | WE_SET | 0.18 | | 0.16 | | 0.15 | | ns | | Write-Port Enable 0(WPE0) to Clock (CE to CLK) | WPE0_SET | 2.25 | | 1.69 | | 1.21 | | ns | | Write-Port Enable 1(WPE1) to Clock (LSR to CLK) | WPE1_SET | 2.79 | | 2.13 | | 1.58 | | ns | | Write Operation Hold Time: | | | | | | | | | | Address from Clock (CIN from CLK) | WA4_HLD | 0.00 | | 0.00 | | 0.00 | | ns | | Address from Clock (DIN[7, 5, 3, 1] from CLK) | WA_HLD | 0.00 | | 0.00 | | 0.00 | | ns | | Data from Clock (DIN[6, 4, 2, 0] from CLK) | WD_HLD | 0.59 | | 0.42 | | 0.29 | | ns | | Write Enable (WREN) from Clock (ASWE from CLK) | WE_HLD | 0.03 | | 0.00 | - | 0.00 | _ | ns | | Write-Port Enable 0 (WPE0) from Clock (CE from CLK) | WPE0_HLD | 0.00 | _ | 0.00 | | 0.00 | | ns | | Write-Port Enable 1 (WPE1) from Clock (LSR from CLK) | WPE1_HLD | 0.00 | _ | 0.00 | | 0.00 | _ | ns | <sup>\*</sup>The RAM is written on the inactive clock edge following the active edge that latches the address, data, and control signals. Notes Shaded values are advance information and are valid for OR3Txxx devices only. The table shows worst-case delays. ORCA Foundry reports the delays for individual paths within a group of paths representing the same timing parameter and may accurately report delays that are less than those listed. Figure 65. Synchronous Memory Write Characteristics #### **Table 42. Synchronous Memory Read Characteristics** OR3Cxx Commercial: VDD = $5.0 \text{ V} \pm 5\%$ , $0 ^{\circ}\text{C} \le \text{TA} \le 70 ^{\circ}\text{C}$ ; Industrial: VDD = $5.0 \text{ V} \pm 10\%$ , $-40 ^{\circ}\text{C} \le \text{TA} \le +85 ^{\circ}\text{C}$ . OR3Txxx Commercial: VDD = 3.0 V to 3.6 V, $0 ^{\circ}\text{C} \le \text{TA} \le +85 ^{\circ}\text{C}$ . | Dayamatay | Parameter Speed | | | | | | | | |-----------------------------------------------------|-----------------|------|------|------|------|-------|------|------| | (TJ = 85 °C, VDD = Min) | Symbol | | 4 | - | 5 | | 6 | Unit | | | | Min | Max | Min | Max | Min | Max | | | Read Operation: | | | | | | | | | | Data Valid After Address (Kz[3:0] to F[6, 4, 2, 0]) | RA_DEL | | 2.34 | | 1.80 | | 1.35 | ns | | Data Valid After Address (F5[A:D] to F[6, 4, 2, 0]) | RA4_DEL | — | 2.11 | | 1.57 | 4 | 1.12 | ns | | Read Operation, Clocking Data into Latch/FF: | · | | | | | 50.79 | | | | Address to Clock Setup Time (Kz[3:0] to CLK) | RA_SET | 1.99 | | 1.47 | | 1,12 | - 1 | ns | | Address to Clock Setup Time (F5[A:D] to CLK) | RA4_SET | 1.79 | | 1.33 | | 0.93 | | ns | | Address from Clock Hold Time (Kz[3:0] from CLK) | RA_HLD | 0.00 | | 0.00 | | 0.00 | | ns | | Address from Clock Hold Time (F5[A:D] from CLK) | RA4_HLD | 0.00 | | 0.00 | | 0.00 | | ns | | Clock to PFU Output—Register (CLK to Q[6, 4, 2, 0]) | REG_DEL | | 2.38 | | 1.75 | - | 1.26 | ns | Notes: Shaded values are advance information and are valid for OR3Txxx devices only. The table shows worst-case delays. ORCA Foundry reports the delays for individual paths within a group of paths representing the same timing parameter and may accurately report delays that are less than those listed. Figure 66. Synchronous Memory Read Cycle ### **PLC Timing** #### Table 43. PFU Output MUX and Direct Routing Timing Characteristics OR3Cxx Commercial: VDD = $5.0 \text{ V} \pm 5\%$ , $0 \text{ °C} \le \text{TA} \le 70 \text{ °C}$ ; Industrial: VDD = $5.0 \text{ V} \pm 10\%$ , $-40 \text{ °C} \le \text{TA} \le +85 \text{ °C}$ . OR3Txxx Commercial: VDD = 3.0 V to 3.6 V, $0 \text{ °C} \le \text{TA} \le +85 \text{ °C}$ . | Barrara Mari | | Speed | | | | | | | | |----------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-------|----------------------|-----|----------------------|-----|----------------------|----------------|--| | Parameter (TJ = 85 °C, VDD = Min) | Symbol | | -4 | | -5 <b>-6</b> | | 6 | Unit | | | (10 00 0, 100 11111) | | Min | Max | Min | Max | Min | Mex | | | | PFU Output MUX (Fan-out = 1) | | | | | | | | | | | Output MUX Delay (F[7:0]/Q[7:0] to O[9:0]) Carry-out MUX Delay (COUT to O9) Registered Carry-out MUX Delay (REGCOUT to O8) | OMUX_DEL<br>COO9_DEL<br>RCOO8_DEL | _ | 0.83<br>0.84<br>0.83 | | 0.68<br>0.68<br>0.67 | = | 0.55<br>0.54<br>0.53 | ns<br>ns<br>ns | | | Direct Routing | • | | | | | | | | | | PFU Feedback (xSW)* PFU to Orthogonal PFU Delay (xSW to xSW) PFU to Diagonal PFU Delay (xBID to xSW) | FDBK_DEL<br>ODIR_DEL<br>DDIR_DEL | _ | 0.97<br>1.17<br>1.57 | _ | 0.72<br>0.92<br>1.22 | | 0.58<br>0.75<br>0.99 | ns<br>ns<br>ns | | <sup>\*</sup> This is general feedback using switching segments. See the combinatorial PFU timing table for soft-wired look-up table feedback timing. Note: Shaded values are advance information and are valid for OR3Txxx devices only. ## **SLIC Timing** #### Table 44. Supplemental Logic and Interconnect Cell (SLIC) Timing Characteristics OR3Cxx Commercial: VDD = $5.0 \text{ V} \pm 5\%$ , 0 °C $\leq$ TA $\leq$ 70 °C; Industrial: VDD = $5.0 \text{ V} \pm 10\%$ , $-40 \text{ °C} \leq$ TA $\leq$ +85 °C. OR3Txxx Commercial: VDD = 3.0 V to 3.6 V, 0 °C $\leq$ TA $\leq$ +85 °C. | Damamatan | | Speed | | | | | | | | |----------------------------------------------------|------------|-------|------|-----|------|---------|------|------|--| | <b>Parameter</b><br>(TJ = 85 °C, VDD = Min) | Symbol | | -4 | | -5 | -6 | | Unit | | | (10 00 0,100 11) | | Min | Max | Min | Max | Min | Max | | | | 3-Statable BIDIs | • | | | | | | | | | | BIDI Delay (BRx to BLx, BLx to BRx) | BUF_DEL | | 0.95 | | 0.75 | | 0.60 | ns | | | BIDI Delay (Ox to BRx, Ox to BLx) | OBUF_DEL | | 0.75 | | 0.61 | 18 22 S | 0.49 | ns | | | BIDI 3-State Enable/Disable Delay (TRI to BL, BR) | TRI_DEL | | 2.55 | | 1.90 | | 1.32 | ns | | | BIDI 3-State Enable/Disable Delay (BL, BR via DEC, | DECTRI_DEL | | 3.59 | | 2.65 | | 1.87 | ns | | | TRI to BL, BR) | | | | | | a et | | | | | Decoder | | | | | | | | | | | Decoder Delay (BR[9:8], BL[9:8] to DEC) | DEC98_DEL | | 2.39 | | 1.85 | | 1.39 | ns | | | Decoder Delay (BR[7:0], BL[7:0] to DEC) | DEC_DEL | | 2.35 | | 1.82 | | 1.36 | ns | | Note: Shaded values are advance information and are valid for OR3Txxx devices only. ## **PIO Timing** ## Table 45. Programmable I/O (PIO) Timing Characteristics OR3Cxx Commercial: VDD = $5.0 \text{ V} \pm 5\%$ , 0 °C $\leq$ TA $\leq$ 70 °C; Industrial: VDD = $5.0 \text{ V} \pm 10\%$ , -40 °C $\leq$ TA $\leq$ +85 °C. OR3Txxx Commercial: VDD = 3.0 V to 3.6 V, 0 °C $\leq$ TA $\leq$ 70 °C; Industrial: VDD = 3.0 V to 3.6 V, -40 °C $\leq$ TA $\leq$ +85 °C. | | | | _ | Spe | ed | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-----------------------------------------------|------------------------------|-----------------------------------------------|------------------------------|-----------------------------------------------|------------------------------|----------------------------| | Parameter | Symbol | - | 4 | | 5 | | 6 | Unit | | | | Min | Max | Min | Max | Min | Max | | | Input Delays (TJ = 85 °C, VDD = Min) | | | | | | | | | | Input Rise Time | IN_RIS | | 500 | | 500 | +- | 500 | ns | | Input Fall Time | IN_FAL | | 500 | | 500 | | 500 | ns | | PIO Direct Delays: Pad to In (pad to CLK IN) Pad to In (pad to IN1,IN2) Pad to In Delayed (pad to IN1, IN2) | CKIN_DEL<br>IN_DEL<br>IND_DEL | _ | 1.50<br>2.31<br>10.03 | _ | 1.28<br>1.93<br>8.68 | | 1.13<br>1.67<br>7.88 | ns<br>ns<br>ns | | PIO Transparent Latch Delays:<br>Pad to In (pad to IN1, IN2)<br>Pad to In Delayed (pad to IN1, IN2) | LATCH_DEL<br>LATCHD_DEL | | 4.40<br>11.63 | _ | 3.42<br>10.12 | | 2.61<br>8.72 | ns<br>ns | | Input Latch/FF Setup Timing: Pad to ExpressCLK (fast-capture latch/FF) Pad Delayed to ExpressCLK (fast-capture latch/FF) Pad to Clock (input latch/FF) Pad Delayed to Clock (input latch/FF) Clock Enable to Clock (CE to CLK) Local Set/Reset (sync) to Clock (LSR to CLK) | INREGE_SET INREGED_SET INREG_SET INREGD_SET INCE_SET INCE_SET | 6.51<br>14.25<br>1.76<br>9.53<br>2.64<br>2.37 | | 5.15<br>11.80<br>1.48<br>8.14<br>1.84<br>1.64 | | 4.18<br>10.69<br>1.29<br>7.25<br>1.23<br>1.10 | | ns<br>ns<br>ns<br>ns<br>ns | | Input FF/Latch Hold Timing: Pad from ExpressCLK (fast-capture latch/FF) Pad Delayed from ExpressCLK (fast-capture latch/FF) Pad from Clock (input latch/FF) Pad Delayed from Clock (input latch/FF) Clock Enable from Clock (CE from CLK) Local Set/Reset (sync) from Clock (LSR from CLK) | INREGE_HLD INREGED_HLD INREG_HLD INREGD_HLD INCE_HLD INCE_HLD INLSR_HLD | 0.00<br>0.00<br>0.00<br>0.00<br>0.00<br>0.00 | | 0.00<br>0.00<br>0.00<br>0.00<br>0.00<br>0.00 | | 0.00<br>0.00<br>0.00<br>0.00<br>0.00<br>0.00 | | ns<br>ns<br>ns<br>ns<br>ns | | Clock-to-in Delay (FF CLK to IN1, IN2)<br>Clock-to-in Delay (latch CLK to IN1, IN2)<br>Local S/R (async) to in (LSR to IN1, IN2)<br>Global S/R to in (GSRN to IN1, IN2) | INREG_DEL INLTCH_DEL INLSR_DEL INGSR_DEL | | 5.22<br>5.32<br>9.84<br>9.00 | | 3.88<br>3.99<br>6.93<br>6.34 | | 2.79<br>2.89<br>4.58<br>4.23 | ns<br>ns<br>ns<br>ns | Notes: Shaded values are advance information and are valid for OR3Txxx devices only. The delays for all input buffers assume an input rise/fall time of ≤1 V/ns. PIO Timing (continued) Table 45. Programmable I/O (PIO) Timing Characteristics (continued) OR3Cxx Commercial: VDD = $5.0 \text{ V} \pm 5\%$ , $0 \text{ °C} \le \text{TA} \le 70 \text{ °C}$ ; Industrial: VDD = $5.0 \text{ V} \pm 10\%$ , $-40 \text{ °C} \le \text{TA} \le +85 \text{ °C}$ . OR3Txxx Commercial: VDD = 3.0 V to 3.6 V, $0 \text{ °C} \le \text{TA} \le +85 \text{ °C}$ . | | 1 | | | Spe | eed | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|------------------------------|-------------------------|------------------------------|-----------------------|------------------------------|-----------------------------------------|----------------| | Parameter | Symbol | - | 4 | - | 5 | - | 5 | Unit | | | | Min | Max | Min | Max | Min | Max | | | Output Delays (TJ = 85 °C, VDD = Min, CL = 50 pF) | | | | | | | | | | Output to Pad (OUT2, OUT1 direct to pad): Fast Slewlim Sinklim | OUTF_DEL<br>OUTSL_DEL<br>OUTSI_DEL | _ | 5.09<br>7.52<br>8.89 | | 4.21<br>6.20<br>7.55 | = | 3.67<br>4.99<br>6.38 | ns<br>ns<br>ns | | 3-state Enable/Disable Delay (TS to pad):<br>Fast<br>Slewlim<br>Sinklim | TSF_DEL<br>TSSL_DEL<br>TSSI_DEL | | 4.89<br>7.66<br>9.21 | | 4.07<br>6.35<br>7.84 | Ξ | 3.38<br>5.17<br>6.65 | ns<br>ns<br>ns | | Local Set/Reset (async) to Pad (LSR to pad):<br>Fast<br>Slewlim<br>Sinklim | OUTLSRF_DEL<br>OUTLSRSL_DEL<br>OUTLSRSI_DEL | _ | 10.10<br>12.53<br>13.89 | | 7.68<br>9.67<br>11.01 | <br><br> | 5.95<br>7.27<br>8.65 | ns<br>ns<br>ns | | Global Set/Reset to Pad (GSRN to pad):<br>Fast<br>Slewlim<br>Sinklim | OUTGSRF_DEL<br>OUTGSRSL_DEL<br>OUTGSRSI_DEL | | 9.25<br>11.68<br>13.04 | - | 7.10<br>9.09<br>10.44 | | 5.59<br>6.91<br>8.29 | ns<br>ns | | Output FF Setup Timing: Out to ExpressCLK (OUT[2:1] to ECLK) Out to Clock (OUT[2:1] to CLK) Clock Enable to Clock (CE to CLK) Local Set/Reset (sync) to Clock (LSR to CLK) | OUTE_SET OUT_SET OUTCE_SET OUTLSR_SET | 0.00<br>0.00<br>1.13<br>1.32 | | 0.00<br>0.00<br>0.83<br>0.97 | | 0.00<br>0.00<br>0.61<br>0.68 | | ns<br>ns<br>ns | | Output FF Hold Timing: Out from ExpressCLK (OUT[2:1] from ECLK) Out from Clock (OUT[2:1] from CLK) Clock Enable from Clock (CE from CLK) Local Set/Reset (sync) from Clock (LSR from CLK) | OUTE_HLD OUT_HLD OUTCE_HLD OUTLSR_HLD | 0.52<br>0.52<br>0.00<br>0.00 | | 0.43<br>0.43<br>0.00<br>0.00 | | 0.33<br>0.33<br>0.00<br>0.00 | = = = = = = = = = = = = = = = = = = = = | ns<br>ns<br>ns | | Clock to Pad Delay (ECLK, SCLK to pad):<br>Fast<br>Slewlim<br>Sinklim | OUTREGF_DEL<br>OUTREGSL_DEL<br>OUTREGSI_DEL | | 6.92<br>9.35<br>10.72 | | 5.45<br>7.44<br>8.79 | -<br>- | 4.45<br>5.77<br>7.15 | ns<br>ns | | Additional Delay If Using Open Drain | OD_DEL | | 0.24 | | 0.17 | - | 0.12 | n: | Notes: Shaded values are advance information and are valid for OR3Txxx devices only. The delays for all input buffers assume an input rise/fall time of ≤1 V/ns. PIO Timing (continued) # Table 45. Programmable I/O (PIO) Timing Characteristics (continued) OR3Cxx Commercial: VDD = $5.0 \text{ V} \pm 5\%$ , $0 \text{ °C} \le \text{TA} \le 70 \text{ °C}$ ; Industrial: VDD = $5.0 \text{ V} \pm 10\%$ , $-40 \text{ °C} \le \text{TA} \le +85 \text{ °C}$ . OR3Txxx Commercial: VDD = 3.0 V to 3.6 V, $0 \text{ °C} \le \text{TA} \le 70 \text{ °C}$ ; Industrial: VDD = 3.0 V to 3.6 V, $-40 \text{ °C} \le \text{TA} \le +85 \text{ °C}$ . | _ | | | | | | | Speed | | | | | | |--------------------------------------------------------------------------|---------------------------------------|-----|-----------------------|-----|----------------------|----------|----------------------|----------------|--|--|--|--| | Parameter | Symbol | -4 | | -5 | | -6 | | Unit | | | | | | | | Min | Max | Min | Max | Min | Max | 1 | | | | | | PIO Logic Block Delays | | | | | <u>'</u> | Location | 100 mm | <u> </u> | | | | | | Out to Pad (OUT[2:1] via logic to pad): Fast Slewlim Sinklim | OUTLF_DEL<br>OUTLSL_DEL<br>OUTLSI_DEL | | 5.09<br>7.52<br>8.89 | _ | 4.21<br>6.20<br>7.55 | | 3.67<br>4.99<br>6.38 | ns<br>ns<br>ns | | | | | | Outreg to Pad (OUTREG via logic to pad):<br>Fast<br>Slewlim<br>Sinklim | OUTRF_DEL<br>OUTRSL_DEL<br>OUTRSI_DEL | | 6.92<br>9.35<br>10.72 | | 5.45<br>7.44<br>8.79 | | 4.45<br>5.77<br>7.15 | ns<br>ns<br>ns | | | | | | Clock to Pad (ECLK, CLK via logic to pad):<br>Fast<br>Slewlim<br>Sinklim | OUTCF_DEL<br>OUTCSL_DEL<br>OUTCSI_DEL | = | 6.97<br>9.41<br>10.77 | | 5.47<br>7.46<br>8.81 | 111 | 4.44<br>5.76<br>7.14 | ns<br>ns | | | | | Notes: Shaded values are advance information and are valid for OR3Txxx devices only. The delays for all input buffers assume an input rise/fall time of $\leq 1$ V/ns. ### **Special Function Blocks Timing** #### Table 46. Microprocessor Interface (MPI) Timing Characteristics OR3Cxx Commercial: VDD = $5.0 \text{ V} \pm 5\%$ , 0 °C $\leq$ TA $\leq$ 70 °C; Industrial: VDD = $5.0 \text{ V} \pm 10\%$ , $-40 \text{ °C} \leq$ TA $\leq$ +85 °C. OR3Txxx Commercial: VDD = 3.0 V to 3.6 V, 0 °C $\leq$ TA $\leq$ +85 °C. | | | | | Sp | eed | | | | |--------------------------------------------------------|------------|-----|----------|-----|----------|-----|----------------------|------| | Parameter | Symbol | - | 4 | | 5 | | 6 | Unit | | · | | Min | Max | Min | Max | Min | Mex | | | PowerPC Interface Timing (TJ = 85 °C, VDD = Min) | | | | | | | | | | Transfer Start to Clock Setup (TS to CLK) | TS_SET | 2.0 | | 1.8 | | 1,6 | i i | ns | | Transfer Start from Clock Hold (TS from CLK) | TS_HLD | 0.0 | | 0.0 | — | 0.0 | | ns | | Transfer Acknowledge Delay (CLK to TA) | TA_DEL | l — | 11.6 | | 9.3 | 1 | 8.0 | ns | | Burst Inhibit Delay (CLK to BIN) | BI_DEL | | 11.6 | | 9.3 | | 8.0 | กร | | Write Data Setup Time (data to CLK while MPI_STRB low) | WD_SET | 0.0 | <b> </b> | 0.0 | <b> </b> | 0.0 | | ns | | Write Data Hold Time (data from CLK while MPLACK low) | WD_HLD | 0.0 | | 0.0 | l — | 0.0 | j | ns | | Address Setup Time (addr to CLK while MPI_STRB low) | A_SET | 0.0 | | 0.0 | | 0.0 | | ns | | Address Hold Time (addr from CLK while MPI_ACK low) | A_HLD | 0.0 | | 0.0 | | 0.0 | | ns | | Read/Write Setup Time (R/W to CLK white MPI_STRB low) | RW_SET | 0.0 | | 0.0 | | 0.0 | | ns | | Read/Write Hold Time (R/W from CLK while MPLACK low) | RW_HLD | 0.0 | | 0.0 | | 0.0 | اسد | ns | | Chip Select Setup Time (CSO, CS1 to CLK) | CS_SET | 2.0 | | 1.8 | | 1.6 | para is | ns | | Chip Select Hold Time (CSO, CS1 from CLK) | CS_HLD | 0.0 | l | 0.0 | | 0.0 | | ns | | User Address Delay (pad to UA[3:0]) | UA_DEL | | 3.3 | | 2.6 | | 2.1 | ns | | User Read/Write Delay (pad to URDWR_DEL) | URDWR_DEL | | 7.0 | | 5.4 | 1 | 4.2 | ns | | i960 Interface Timing (TJ = 85 °C, VDD = Min) | | | | | | | ********** | | | Addr/Data Select to Clock Setup (ADS, R/W to CLK) | ADSN_SET | 2.0 | <b>—</b> | 1.8 | | 1.6 | | ns | | Addr/Data Select to Clock Hold (ADS from CLK) | ADSN_HLD | 0.0 | | 0.0 | | 0.0 | | ns | | Ready/Receive Delay (CLK to RDYRCV) | RDYRCV_DEL | _ | 11.6 | | 9.3 | | 8.0 | ns | | Write Data Setup Time (data to CLK) | WD_SET | 0.0 | | 0.0 | | 0.0 | | ns | | Write Data Hold Time (data from CLK) | WD_HLD | 0.0 | | 0.0 | | 0.0 | | ns | | Address Setup Time (addr to ALE low) | A_SET | 2.0 | | 1.8 | | 1.6 | (224) | ns | | Address Hold Time (addr from ALE low) | A_HLD | 2.0 | | 1.8 | - | 1.6 | -4 | ns | | Byte Enable Setup Time (BEO, BE1 to ALE low) | BE_SET | 2.0 | | 1.8 | | 1.6 | | ns | | Byte Enable Hold Time (BEO, BET from ALE low) | BE_HLD | 2.0 | | 1.8 | | 1.6 | | ns | | Read/Write Setup Time (R/W to CLK) | RW_SET | 0.0 | | 0.0 | | 0.0 | | ns | | Read/Write Hold Time (R/W from CLK) | RW_HLD | 0.0 | | 0.0 | | 0.0 | 1 <del>- 1</del> 2 - | ns | | Chip Select Setup Time (CSO, CS1 to CLK)* | CS_SET | 2.0 | | 1.8 | _ | 1.6 | | ns | | Chip Select Hold Time (CSO, CS1 from CLK)* | CS_HLD | 0.0 | | 0.0 | | 0.0 | | ns | | User Address Delay (CLK low to UA[3:0]) | UA_DEL | _ | 6.6 | | 4.3 | | 3.4 | ns | | User Read/Write Delay (pad to URDWR_DEL) | URDWR_DEL | | 7.0 | | 5.4 | | 4.2 | ns | #### Notes: Shaded values are advance information and are valid for OR3Txxx devices only. Read and write descriptions are referenced to the host microprocessor; e.g., a read is a read by the host (PowerPC, i960) from the FPGA. Timing information for configuration via the MPI can be found in Table 63 and Table 64. PowerPC and i960 timings to/from the clock are relative to the clock at the FPGA microprocessor interface clock pin (MPI\_CLK). <sup>\*</sup> For user system flexibility, CSO and CS1 may be setup to any one of the three rising clock edges, beginning with the rising clock edge when MPI\_STRB is low. If both chip selects are valid and the setup time is met, the MPI will latch the chip select state, and CSO and CS1 may go inactive before the end of the read/write cycle. ### Special Function Blocks Timing (continued) ### Table 46. Microprocessor Interface (MPI) Timing Characteristics (continued) OR3Cxx Commercial: VDD = $5.0 \text{ V} \pm 5\%$ , 0 °C $\leq$ TA $\leq$ 70 °C; Industrial: VDD = $5.0 \text{ V} \pm 10\%$ , $-40 \text{ °C} \leq$ TA $\leq$ +85 °C. OR3Txxx Commercial: VDD = 3.0 V to 3.6 V, 0 °C $\leq$ TA $\leq$ 70 °C; Industrial: VDD = 3.0 V to 3.6 V, $-40 \text{ °C} \leq$ TA $\leq$ +85 °C. | | | | Speed | | | | | | | | |----------------------------------------------|---------------|----------|-------|------|----------|-------|---------|------|--|--| | Parameter | Symbol | - | 4 | -5 | | -6 | | Unit | | | | | | Min | Max | Min | Max | Min | Max | | | | | FPGA Side Timing (TJ = 85 °C, VDD = Min) | - | | | | | | | | | | | User Start Delay (MPI_CLK falling to USTART) | USTART_DEL* | | 3.7 | | 2.9 | | 2.4 | ns | | | | User Start Clear Delay (MPL_CLK to USTART) | USTARTCLR_DEL | | 10.0 | | 7.7 | | 6.1 | ns | | | | User End Delay (USTART low to UEND low) | UEND_DEL | | 20.0 | | 20.0 | _ | 20.0 | ns | | | | Synchronous User Timing: | | <b>\</b> | | l | | 11.00 | arts to | | | | | User End Setup (UEND to MPI_CLK) | UEND_SET | 0.00 | | 0.00 | | 0.00 | | ns | | | | Data Setup for Read (D[7:0] to MPI_CLK) | RDS_SET | † | | † | | † | | ns | | | | Data Hold for Read (D[7:0] from MPI_CLK) | RDS_HLD | t | | † | | † | - | ns | | | | Asynchronous User Timing: | | | | | | | | | | | | User End to Read Data Delay (UEND to D[7:0]) | RDA_DEL | <u> </u> | ‡ | | <b>‡</b> | 150 | # | ns | | | | Data Hold from User Start (low) | RDA_HLD | t | | † | - | 1 | | ns | | | | Interrupt Request Pulse Width | Tuirq_pw | 1.00 | - | 1.00 | | 1.00 | | ns | | | #### Notes: Shaded values are advance information and are valid for OR3Txxx devices only. Read and write descriptions are referenced to the host microprocessor; e.g., a read is a read by the host (*PowerPC*, *i960*) from the FPGA. Timing information for configuration via the *MPI* can be found in Table 63 and Table 64. <sup>\*</sup> USTART\_DEL is based on the falling clock edge. <sup>†</sup> See host microprocessor (PowerPC or i960) setup and hold time requirements. <sup>‡</sup> Equals UEND\_SET + MPI\_ACK setup - RDS\_SET. ### Special Function Blocks Timing (continued) Figure 67. MPI PowerPC Read Timing 5-5832(F) # Special Function Blocks Timing (continued) Figure 68. MPI PowerPC Write Timing #### 4 5-5831(F) ### Timing Characteristics (continued) ### Special Function Blocks Timing (continued) Figure 69. MPI i960 Read Timing Figure 70. MPI i960 Write Timing 5-5830(F) ### Special Function Blocks Timing (continued) #### Table 47. Programmable Clock Manager (PCM) Timing Characteristics (Advance Information) OR3Cxx Commercial: VDD = $5.0 \text{ V} \pm 5\%$ , 0 °C $\leq$ TA $\leq$ 70 °C; Industrial: VDD = $5.0 \text{ V} \pm 10\%$ , -40 °C $\leq$ TA $\leq$ +85 °C. OR3Txxx Commercial: VDD = 3.0 V to 3.6 V, 0 °C $\leq$ TA $\leq$ 70 °C; Industrial: VDD = 3.0 V to 3.6 V, -40 °C $\leq$ TA $\leq$ +85 °C. | | | | | Sp | eed | | | | |-------------------------------------------------------------------|-------------|--------|--------|---------|----------|--------------|--------|------| | Parameter | Symbol | - | 4 | - | 5 | - | 6 | Unit | | | | Min | Max | Min | Max | Min | Max | | | Input Clock Frequency | FPCMI | 5.00 | 80.00 | 5.00 | 80.00 | 5.00 | 80.00 | MHz | | Output Clock Frequency | FPCMO | 5.00 | 80.00 | 5.00 | 80.00 | 5.00 | 80.00 | MHz | | Input Clock Duty Cycle | PCMI_DUTY | 40.00 | 60.00 | 40.00 | 60.00 | 40.00 | 60.00 | % | | Output Clock Duty Cycle | PCMO_DUTY | 3.13 | 96.90 | 3.13 | 96.90 | 3.13 | 96.90 | % | | PCM Acquisition Time (CLK In to LOCK) | PCM_ACQ | | | (500/FP | CMI) + 3 | 1 | | μ\$ | | PCM On Delay (config. Done-H, WE to PCM ready to acquire clock) | PCMON_DEL | - | 2.00 | | 2.00 | · , | 2.00 | μS | | PCM Off Delay (config. Done-L, WE to PCM power off) | PCMOFF_DEL | - | 100.00 | | 100.00 | | 100.00 | ns | | PCM Off Cycle Time (PCM Off to PCM On) | TC_PCM | 200.00 | | 200.00 | | 200.00 | | ns | | PCM Clock In to PCM Clock Out Bypass Delay (CLK In to ECLK) | PCMBYE_DEL | | 3.40 | | 2.70 | _ | 2.20 | ns | | PCM Clock In to PCM Clock Out Bypass Delay (CLK In to SCLK) | PCMBYS_DEL | - | 2.50 | | 2.00 | - | 1.70 | ns | | PIC Clock In Delay (corner pad to PCM phase detect, bypass DIV0): | PICCLK_DEL | | | | | | | | | OR3C/T55 | | | 3.10 | | 2.50 | | 2.10 | ns | | OR3C/T80 | | _ | TBD | - | TBD | | TBD | ns | | OR3T125 | | | TBD | l — | TBD | | TBO | ns | | PiC Clock In Delay (corner pad to PCM phase detect using DIV0): | PICCLKD_DEL | | | | | | | | | OR3C/T55 | | - | 3.90 | | 3.20 | | 2.70 | ns | | OR3C/T80 | | _ | TBD | | TBD | | TBO | ns | | OR3T125 | | _ | TBD | | TBD | - | TBD | ns | | Routed Clock In Delay (routing to PCM phase detect, bypass DIV0) | RTCK_DEL | | 1.30 | | 1.10 | | 0.90 | ns | | Routed Clock In Delay (routing to PCM phase detect, using DIV0) | RTCKD_DEL | | 2.70 | | 2.20 | | 1.90 | ns | | System Clock Out Delay (PCM oscillator to SCLK output at PCM) | PCMSCK_DEL | | 0.60 | | 0.50 | 11.0 | 0.40 | ns | | ExpressCLK Feedback In Delay (ECLK to PCM FB input at | PCMFB_DEL | | | | | | | | | phase detect): | | | 1 | | | | | | | OR3C/T55 | | | 3.90 | | 3.10 | - | 2.60 | ns | | OR3C/T80 | | - | TBD | | TBD | | TBD | ns | | OR3T125 | | - | TBD | - | TBD | الأنهودي الأ | TBD | ns | #### Notes: All timing values for the PCM are advance information. Shaded values are advance information and are valid for OR3Txxx devices only. ### Special Function Blocks Timing (continued) ### Table 48. Boundary-Scan Timing Characteristics OR3Cxx Commercial: VDD = $5.0 \text{ V} \pm 5\%$ , 0 °C $\leq$ TA $\leq$ 70 °C; Industrial: VDD = $5.0 \text{ V} \pm 10\%$ , $-40 \text{ °C} \leq$ TA $\leq$ +85 °C. OR3Txxx Commercial: VDD = 3.0 V to 3.6 V, 0 °C $\leq$ TA $\leq$ 70 °C; Industrial: VDD = 3.0 V to 3.6 V, $-40 \text{ °C} \leq$ TA $\leq$ +85 °C. | Parameter | Symbol | Min | Max | Unit | |----------------------------|--------|------|------|------| | TDI/TMS to TCK Setup Time | Ts | 25.0 | | ns | | TDI/TMS Hold Time from TCK | Тн | 0.0 | | ns | | TCK Low Time | TCL | 50.0 | | ns | | TCK High Time | Тсн | 50.0 | | ns | | TCK to TDO Delay | TD | | 20.0 | ns | | TCK Frequency | TTCK | | 10.0 | MHz | Figure 71. Boundary-Scan Timing Diagram BSTD(C) #### **Clock Timing** ### Table 49. ExpressCLK (ECLK) and Fast Clock (FCLK) Timing Characteristics OR3Cxx Commercial: VDD = $5.0 \text{ V} \pm 5\%$ , $0 \text{ °C} \le \text{TA} \le 70 \text{ °C}$ ; Industrial: VDD = $5.0 \text{ V} \pm 10\%$ , $-40 \text{ °C} \le \text{TA} \le +85 \text{ °C}$ . OR3Txxx Commercial: VDD = 3.0 V to 3.6 V, $0 \text{ °C} \le \text{TA} \le +85 \text{ °C}$ . | Device | | 1 | | Sp | eed | | f | <b>.</b> | |------------------------------------------|-----------|--------------|----------|------|------|----------|------------|----------| | (TJ = 85 °C, VDD = Min) | Symbol | - | 4 | | -5 | | 6 | Unit | | (15 55 5, 155 1111) | | Min | Max | Min | Max | Min | Hax | | | Clock Shut-off Timing: | | | | | | | | | | Setup from Middle ECLK (shutoff to CLK) | OFFM_SET | 0.77 | | 0.51 | | 0.44 | | ns | | Hold from Middle ECLK (shutoff from CLK) | OFFM_HLD | 0.00 | _ | 0.00 | | 0.00 | 4.44.4 | ns | | Setup from Corner ECLK (shutoff to CLK) | OFFC_SET | 0.77 | _ | 0.51 | | 0.44 | | ns | | Hold from Corner ECLK (shutoff from CLK) | OFFC_HLD | 0.00 | | 0.00 | | 0.00 | L. | ns | | ECLK Delay (middle pad): | ECLKM_DEL | 1 | | | | 4 12 19 | 357 F 37 T | | | OR3C/T55 | | | 2.64 | | 1.93 | | 1.48 | ns | | OR3C/T80 | | | 2.93 | | 2.21 | السا | 1.70 | ns | | OR3T125 | | | TBD | | TBD | | TBD | ns | | ECLK Delay (corner pad): | ECLKC_DEL | l | | | | | a Lie | | | OR3C/T55 | | _ | 3.93 | | 3.03 | | 2.23 | ns | | OR3C/T80 | | | 4.49 | | 3.52 | | 2.60 | ns | | OR3T125 | | l — ' | TBD | | TBD | <u>,</u> | TBD | ns | | FCLK Delay (middle pad): | FCLKM_DEL | <del> </del> | <u> </u> | | | | či. | | | OR3C/T55 | | _ : | 6.18 | | 4.85 | | 3.83 | ns | | OR3C/T80 | | l — : | 6.75 | | 5.27 | | 4.12 | ns | | OR3T125 | | - | TBD | | TBD | | TBD | ns | | FCLK Delay (corner pad): | FCLKC_DEL | 1 | l | | | 44744 | Se 8 % | | | OR3C/T55 | | | 7.47 | | 5.95 | | 4.58 | ns | | OR3C/T80 | Ì | | 8.30 | | 6.59 | | 5.02 | ns | | OR3T125 | | | TBD | | TBD | | TBD | ns | #### Notes: Shaded values are advance information and are valid for OR3Txxx devices only. The ECLK delays are to all of the PICs on one side of the device for middle pin input, or two sides of the device for corner pin input. The delay includes both the input buffer delay and the clock routing to the PIC clock input. The FCLK delays are for a fully routed clock tree that uses the ExpressCLK input into the Fast Clock network. It includes both the input buffer delay and the clock routing to the PFU CLK input. The delay will be reduced if any of the clock branches are not used. #### Table 50. General-Purpose Clock Timing Characteristics (Internally Generated Clock) OR3Cxx Commercial: VDD = $5.0 \text{ V} \pm 5\%$ , $0 ^{\circ}\text{C} \le \text{TA} \le 70 ^{\circ}\text{C}$ ; Industrial: VDD = $5.0 \text{ V} \pm 10\%$ , $-40 ^{\circ}\text{C} \le \text{TA} \le +85 ^{\circ}\text{C}$ . OR3Txxx Commercial: VDD = 3.0 V to 3.6 V, $0 ^{\circ}\text{C} \le \text{TA} \le +85 ^{\circ}\text{C}$ . | Device | | | | Sp | eed | | | |-------------------------|---------|-----|------|-----|------|---------|------| | (TJ = 85 °C, VDD = Min) | Symbol | | 4 | | ·5 | -6 | Unit | | (10 00 0, 100 11111) | | Min | Max | Min | Max | Min Mex | | | OR3C/T55 | CLK_DEL | | 6.42 | | 5.09 | - 4.06 | ns | | OR3C/T80 | CLK_DEL | _ | 6.92 | | 5.43 | - 4.31 | ns | | OR3T125 | CLK_DEL | _ | TBD | _ | TBD | ТВО | пs | #### Notes: Shaded values are advance information and are valid for OR3Txxx devices only. This table represents the delay for an internally generated clock from the clock tree input in one of the four middle PICs (using pSW routing) on any side of the device which is then distributed to the PFU/PIO clock inputs. If the clock tree input used is located at any other PIC, see the results reported by ORCA Foundry. This clock delay is for a fully-routed clock tree that uses the general clock network. The delay will be reduced if any of the clock branches are not used. See pin-to-pin timing in Table 53 for clock delays of clocks input on general I/O pins. #### **Clock Timing** (continued) #### Table 51. OR3Cxx ExpressCLK to Output Delay (Pin-to-Pin) OR3Cxx Commercial: VDD = $5.0 \text{ V} \pm 5\%$ , $0 \text{ °C} \le \text{TA} \le 70 \text{ °C}$ ; Industrial: VDD = $5.0 \text{ V} \pm 10\%$ , $-40 \text{ °C} \le \text{TA} \le +85 \text{ °C}$ ; CL = 50 pF. OR3Txxx Commercial: VDD = 3.0 V to 3.6 V, $0 \text{ °C} \le \text{TA} \le 70 \text{ °C}$ ; Industrial: VDD = 3.0 V to 3.6 V, $-40 \text{ °C} \le \text{TA} \le +85 \text{ °C}$ ; CL = 50 pF. | Description | | | | | | | | | |----------------------------------------------------|----------|----------------|-------|-----|-------|------|------|------| | <b>Description</b> (TJ = 85 °C, VDD = <b>M</b> in) | Device | ļ . | 4 | | .5 | | 6 | Unit | | ( 22 2) | | Min | Max | Min | Max | Min | Max | | | ECLK Middle Input Pin→OUTPUT Pin (Fast) | OR3C/T55 | | 9.28 | | 7.32 | | 6.16 | ns | | | OR3C/T80 | | 9.56 | _ | 7.59 | | 6.40 | ns | | | OR3T125 | <del> </del> - | TBD | | TBD | | TBD | ns | | ECLK Middle Input Pin→OUTPUT Pin (Slewlim) | OR3C/T55 | T | 11.71 | | 9.30 | - 22 | 7.48 | ns | | , | OR3C/T80 | | 12.00 | | 9.57 | 4 | 7.73 | ns | | | OR3T125 | | TBD | | TBD | - | TBD | ns | | ECLK Middle Input Pin→OUTPUT Pin (Sinklim) | OR3C/T55 | _ | 13.07 | | 10.66 | | 8.86 | ns | | , , , | OR3C/T80 | | 13.36 | | 10.92 | | 9.11 | ns | | | OR3T125 | | TBD | | TBD | | TBD | ns | | Additional Delay if ECLK Corner Pin Used | OR3C/T55 | | 1.29 | | 1.10 | | 0.75 | ns | | • | OR3C/T80 | | 1.55 | | 1.32 | - | 0.90 | ns | | | OR3T125 | | TBD | | TBD | | TBD | ns | Notes: Shaded values are advance information and are valid for OR3Txxx devices only. Timing is without the use of the programmable clock manager (PCM). This clock delay is for a fully routed clock tree that uses the *ExpressCLK* network. It includes both the input buffer delay, the clock routing to the PIO CLK input, the clock→Q of the FF, and the delay through the output buffer. The given timing requires that the input clock pin be located at one of the six *ExpressCLK* inputs of the device, and that a PIO FF be used. Figure 74. ExpressCLK to Output Delay 5-4846(F).a **Clock Timing** (continued) #### Table 52. OR3Cxx Fast Clock (FCLK) to Output Delay (Pin-to-Pin) OR3Cxx Commercial: VDD = $5.0 \text{ V} \pm 5\%$ , $0 \text{ °C} \le \text{TA} \le 70 \text{ °C}$ ; Industrial: VDD = $5.0 \text{ V} \pm 10\%$ , $-40 \text{ °C} \le \text{TA} \le +85 \text{ °C}$ ; CL = 50 pF. OR3Txxx Commercial: VDD = 3.0 V to 3.6 V, $0 \text{ °C} \le \text{TA} \le +85 \text{ °C}$ ; CL = 50 pF. | Description | | 1 | | Sp | eed | | | | |----------------------------------------------|-------------------|--------|---------|---------|---------|-------|-------|------| | (TJ = 85 °C, VDD = Min) | Device | - | 4 | -5 | | -6 | | Unit | | (11 27 27 1111) | | Min | Max | Min | Max | Min | Max | | | Output Not On Same Side of Device As Input ( | Clock (Fast Clock | Delays | Using I | Express | CLK Inp | outs) | | | | ECLK Middle Input Pin →OUTPUT Pin (Fast) | OR3C/T55 | | 12.81 | | 10.24 | | 8.50 | ns | | | OR3C/T80 | | 13.38 | | 10.65 | _ | 8.79 | ns | | | OR3T125 | | TBD | | TBD | - | TBD | ns | | ECLK Middle Input Pin →OUTPUT Pin (Slewlim) | OR3C/T55 | | 15.25 | | 12.23 | | 9.82 | ns | | | OR3C/T80 | | 15.82 | | 12.63 | | 10.12 | ns | | | OR3T125 | | TBD | | TBD | | TBD | ns | | ECLK Middle Input Pin →OUTPUT Pin (Sinklim) | OR3C/T55 | | 16.61 | | 13.58 | | 11.20 | ns | | | OR3C/T80 | | 17.18 | | 13.98 | | 12.41 | ns | | | OR3T125 | | TBD | | TBD | | TBD | ns | | Additional Delay if ECLK Corner Pin Used | OR3C/T55 | | 1.29 | | 1.10 | | 0.75 | ns | | | OR3C/T80 | | 1.55 | | 1.32 | _ | 0.90 | ns | | | OR3T125 | _ | TBD | | TBD | _ | TBD | ns | Notes: Shaded values are advance information and are valid for OR3Txxx devices only. Timing is without the use of the programmable clock manager (PCM). This clock delay is for a fully routed clock tree that uses the primary clock network. It includes both the input buffer delay, the clock routing to the PIO CLK input, the clock→Q of the FF, and the delay through the output buffer. The delay will be reduced if any of the clock branches are not used. The given timing requires that the input clock pin be located at one of the six *ExpressCLK* inputs of the device and that a PIO FF be used. 5-4846(F).b Figure 75. Fast Clock to Output Delay ### Clock Timing (continued) #### Table 53. OR3Cxx General System Clock (SCLK) to Output Delay (Pin-to-Pin) OR3Cxx Commercial: VDD = $5.0 \text{ V} \pm 5\%$ , $0 \text{ °C} \le \text{TA} \le 70 \text{ °C}$ ; Industrial: VDD = $5.0 \text{ V} \pm 10\%$ , $-40 \text{ °C} \le \text{TA} \le +85 \text{ °C}$ ; CL = 50 pF. OR3Txxx Commercial: VDD = 3.0 V to 3.6 V, $0 \text{ °C} \le \text{TA} \le 70 \text{ °C}$ ; Industrial: VDD = 3.0 V to 3.6 V, $-40 \text{ °C} \le \text{TA} \le +85 \text{ °C}$ ; CL = 50 pF. | Deparintion | | | | Sp | eed | | | | |---------------------------------------------------|-----------------|--------|---------|---------|-----------|---------|-------|------| | Description (TJ = 85 °C, VDD = Min) | Device | - | 4 | - | 5 | | 6 | Unit | | (10 00 0, 100 11111) | | Min | Max | Min | Max | Min | Max | | | Output On Same Side of Device As Input Clock (S | ystem Clock Del | ays Us | ing Gen | eral Us | ser I/O I | nputs) | | | | Clock Input Pin (mid-PIC) →OUTPUT Pin (Fast) | OR3C/T55 | | 12.92 | | 10.47 | | 8.78 | ns | | , , , , , , , , , , , , , , , , , , , , | OR3C/T80 | | 13.39 | | 10.81 | | 9.03 | ns | | | OR3T125 | | TBD | | TBD | | TBD | ns | | Clock Input Pin (mid-PIC) →OUTPUT Pin (Slewlim) | OR3C/T55 | | 15.36 | | 12.46 | | 10.10 | ns | | | OR3C/T80 | _ | 15.83 | | 12.79 | | 10.36 | ns | | | OR3T125 | | TBD | | TBD | - 1447 | TBD | ns | | Clock Input Pin (mid-PIC) →OUTPUT Pin (Sinklim) | OR3C/T55 | - | 16.72 | | 13.81 | | 11.48 | ns | | | OR3C/T80 | l — | 17.19 | | 14.14 | | 11.74 | ns | | | OR3T125 | | TBD | | TBD | | TBD | ns | | Additional Delay if Non-mid PIC Used as Clock Pin | OR3C/T55 | _ | 0.44 | | 0.32 | _ | 0.22 | ns | | · · | OR3C/T80 | | 0.49 | | 0.37 | | 0.23 | ns | | | OR3T125 | | TBD | | TBD | - | TBD | ns | | Output Not On Same Side of Device As Input Cloc | k (System Clock | Delays | S Using | Gener | al User | I/O Inp | uts) | | | Additional Delay if Output Not On Same Side as | OR3C/T55 | | 0.60 | | 0.40 | | 0.29 | ns | | Input Clock Pin | OR3C/T80 | | 0.65 | | 0.45 | | 0.33 | ns | | | OR3T125 | | TBD | | TBD | | TBD | ns | Notes: Shaded values are advance information and are valid for OR3Txxx devices only. This clock delay is for a fully routed clock tree that uses the primary clock network. It includes both the input buffer delay, the clock routing to the PIO CLK input, the clock→Q of the FF, and the delay through the output buffer. The delay will be reduced if any of the clock branches are not used. The given timing requires that the input clock pin be located at one of the four center PICs on any side of the device and that a PIO FF be used. For clock pins located at any other PIO, see the results reported by ORCA Foundry. Figure 76. System Clock to Output Delay 5-4846(F) **Clock Timing** (continued) ### Table 54. OR3C/Txxx Input to ExpressCLK (ECLK) Fast Capture Set-Up/Hold Time (Pin-to-Pin) OR3Cxx Commercial: VDD = $5.0 \text{ V} \pm 5\%$ , 0 °C $\leq$ TA $\leq$ 70 °C; Industrial: VDD = $5.0 \text{ V} \pm 10\%$ , $-40 \text{ °C} \leq$ TA $\leq$ +85 °C. OR3Txxx Commercial: VDD = 3.0 V to 3.6 V, 0 °C $\leq$ TA $\leq$ +85 °C. Industrial: VDD = 3.0 V to 3.6 V, $-40 \text{ °C} \leq$ TA $\leq$ +85 °C. | Description | | İ | | Sp | eed | | | | |----------------------------------------------------|----------|------|-----|------|-----|------|----------------|------| | (TJ = 85 °C, VDD = Min) | Device | | 4 | | 5 | | 6 | Unit | | · | | Min | Max | Min | Max | Min | Max | | | Input to ECLK Setup Time (middle ECLK pin) | OR3C/T55 | 2.52 | | 1.83 | | 1.61 | | ns | | | OR3C/T80 | 2.31 | | 1.72 | l | 1.60 | | ns | | | OR3T125 | TBD | | TBD | | TBD | | ns | | Input to ECLK Setup Time (middle ECLK pin, delayed | OR3C/T55 | 9.70 | | 9.27 | | 8.32 | 14 | ns | | data input) | OR3C/T80 | 9.48 | | 9.17 | | 8.31 | | ns | | | OR3T125 | TBD | | TBD | | TBD | - 1 | ns | | Input to ECLK Setup Time (corner ECLK pin) | OR3C/T55 | 1.49 | | 0.95 | | 0.85 | | ns | | | OR3C/T80 | 0.76 | | 0.42 | | 0.63 | | ns | | | OR3T125 | TBD | | TBD | | TBD | | ns | | Input to ECLK Setup Time (corner ECLK pin, delayed | OR3C/T55 | 8.66 | | 8.39 | | 7.72 | | ns | | data input) | OR3C/T80 | 7.93 | | 7.86 | _ | 7.32 | - 1 | ns | | | OR3T125 | TBD | | TBD | | TBD | | ns | | Input to ECLK Hold Time (middle ECLK pin) | OR3C/T55 | 0.00 | | 0.00 | | 0.00 | Y <u>- 1</u> | ns | | • | OR3C/T80 | 0.00 | | 0.00 | | 0.00 | | ns | | · | OR3T125 | TBD | _ | TBD | | TBO | | ns | | Input to ECLK Hold Time (middle ECLK pin, delayed | OR3C/T55 | 0.00 | | 0.00 | | 0.00 | 12 | ns | | data input) | OR3C/T80 | 0.00 | | 0.00 | | 0.00 | - | ns | | | OR3T125 | TBD | | TBD | _ | TBD | - t | ns | | Input to ECLK Hold Time (corner ECLK pin) | OR3C/T55 | 0.00 | | 0.00 | | 0.00 | | ns | | | OR3C/T80 | 0.00 | | 0.00 | | 0.00 | | ns | | | OR3T125 | TBD | _ | TBD | | TBD | H <u>144</u> H | ns | | Input to ECLK Hold Time (corner ECLK pin, delayed | OR3C/T55 | 0.00 | _ | 0.00 | | 0.00 | | ns | | data input) | OR3C/T80 | 0.00 | | 0.00 | | 0.00 | | ns | | | OR3T125 | TBD | | TBD | | TBD | | ns | #### Notes: The ECLK delays are to all of the PIOs on one side of the device for middle pin input, or two sides of the device for corner pin input. The delay includes both the input buffer delay and the clock routing to the PIO clock input. Shaded values are advance information and are valid for OR3Txxx devices only. Figure 77. Input to ExpressCLK Setup/Hold Time The pin-to-pin timing parameters in this table should be used instead of results reported by ORCA Foundry. #### Clock Timing (continued) #### Table 55. OR3C/Txxx Input to Fast Clock Setup/Hold Time (Pin-to-Pin) OR3Cxx Commercial: VDD = $5.0 \text{ V} \pm 5\%$ , 0 °C $\leq$ Ta $\leq$ 70 °C; Industrial: VDD = $5.0 \text{ V} \pm 10\%$ , $-40 \text{ °C} \leq$ Ta $\leq$ +85 °C. OR3Txxx Commercial: VDD = 3.0 V to 3.6 V, 0 °C $\leq$ Ta $\leq$ +85 °C. | Description | | | | Sp | eed | | | | |----------------------------------------------------------------|---------------------------------|---------------------|----------|---------------------|---------|----------------------|----------|----------------| | (T <sub>J</sub> = 85 °C, V <sub>DD</sub> = Min) | Device | - | 4 | | 5 | 2100-50 6 <b>*</b> | 8 | Unit | | (15 55 5, 155 1111) | | Min | Max | Min | Max | Min | Mex | | | Output Not On Same Side of Device As Inpo | ut Clock (Fast Clo | ck Delay | ys Using | Expres | sCLK Ir | puts) | | | | Input to FCLK Setup Time (middle ECLK pin) | OR3C/T55<br>OR3C/T80<br>OR3T125 | 0.00<br>0.00<br>TBD | | 0.00<br>0.00<br>TBD | | 0.00<br>0.00<br>TBID | = 1 | ns<br>ns<br>ns | | Input to FCLK Setup Time (middle ECLK pin, delayed data input) | OR3C/T55<br>OR3C/T80<br>OR3T125 | 4.75<br>2.78<br>TBD | 1 1 1 | 4.57<br>3.05<br>TBD | | 4.27<br>3.21<br>TBD | = | ns<br>ns<br>ns | | Input to FCLK Setup Time (corner ECLK pin) | OR3C/T55<br>OR3C/T80<br>OR3T125 | 0.00<br>0.00<br>TBD | | 0.00<br>0.00<br>TBD | | 0.00<br>0.00<br>TBD | = | ns<br>ns<br>ns | | Input to FCLK Setup Time (corner ECLK pin, delayed data input) | OR3C/T55<br>OR3C/T80<br>OR3T125 | 4.15<br>1.23<br>TBD | | 3.97<br>1.73<br>TBD | | 3.67<br>2.31<br>TBD | = | ns<br>ns<br>ns | | Input to FCLK Hold Time (middle ECLK pin) | OR3C/T55<br>OR3C/T80<br>OR3T125 | 5.29<br>5.63<br>TBD | | 4.13<br>4.51<br>TBD | _ | 3.11<br>3.73<br>TBD | -<br>- | ns<br>ns<br>ns | | Input to FCLK Hold Time (middle ECLK pin, delayed data input) | OR3C/T55<br>OR3C/T80<br>OR3T125 | 0.00<br>0.00<br>TBD | | 0.00<br>0.00<br>TBD | | 0.00<br>0.00<br>TBD | | ns<br>ns<br>ns | | Input to FCLK Hold Time (corner ECLK pin) | OR3C/T55<br>OR3C/T80<br>OR3T125 | 6.58<br>7.18<br>TBD | | 5.23<br>5.83<br>TBD | | 3.86<br>4.63<br>TBD | <br><br> | ns<br>ns<br>ns | | Input to FCLK Hold Time (corner ECLK pin, delayed data input) | OR3C/T55<br>OR3C/T80<br>OR3T125 | 0.00<br>0.00<br>TBD | | 0.00<br>0.00<br>TBD | | 0.00<br>0.00<br>TBD | | ns<br>ns<br>ns | #### Notes: The pin-to-pin timing parameters in this table should be used instead of results reported by ORCA Foundry. Shaded values are advance information and are valid for OR3Txxx devices only. The FCLK delays are for a fully routed clock tree that uses the *ExpressCLK* input into the Fast Clock network. It includes both the input buffer delay and the clock routing to the PFU CLK input. The delay will be reduced if any of the clock branches are not used. Figure 78. Input to Fast Clock Setup/Hold Time 5-4847(F).b Clock Timing (continued) #### Table 56. OR3C/Txxx Input to General System Clock (SCLK) Setup/Hold Time (Pin-to-Pin) OR3Cxx Commercial: VDD = $5.0 \text{ V} \pm 5\%$ , 0 °C $\leq$ Ta $\leq$ 70 °C; Industrial: VDD = $5.0 \text{ V} \pm 10\%$ , $-40 \text{ °C} \leq$ Ta $\leq$ +85 °C. OR3Txxx Commercial: VDD = 3.0 V to 3.6 V, 0 °C $\leq$ Ta $\leq$ +85 °C. | Description | | | | Spe | eed | | · | | |----------------------------------------------|----------|------|-----|------|-----|------|----------|----| | (Tu = 85 °C, Voo = Min) | Device | - | 4 | - | 5 | | Unit | | | (10 00 0, 125 10) | | Min | Max | Min | Max | Min | Max | | | Input to SCLK Setup Time | OR3C/T55 | 0.00 | _ | 0.00 | | 0.00 | | ns | | | OR3C/T80 | 0.00 | | 0.00 | _ | 0.00 | | ns | | | OR3T125 | TBD | | TBD | | TBD | | ns | | Input to SCLK Setup Time (delayed data | OR3C/T55 | 3.88 | | 3.75 | | 3.63 | 12 | ns | | input) | OR3C/T80 | 2.00 | | 2.43 | | 3.06 | | ns | | | OR3T125 | TBD | | TBD | | TED | | ns | | Input to SCLK Hold Time | OR3C/T55 | 4.96 | | 3.87 | | 2.89 | <u> </u> | ns | | | OR3C/T80 | 5.52 | | 4.42 | | 3.37 | 79 III | ns | | | OR3T125 | TBD | | TBD | | TBD | | ns | | Input to SCLK Hold Time (delayed data input) | OR3C/T55 | 0.00 | | 0.00 | | 0.00 | | ns | | | OR3C/T80 | 0.00 | | 0.00 | | 0.00 | | ns | | | OR3T125 | TBD | | TBD | _ | TBD | | ns | | Additional Hold Time if Non-mid PIC Used as | OR3C/T55 | 0.44 | | 0.32 | | 0.22 | | ns | | SCLK Pin (no delay on data input) | OR3C/T80 | 0.40 | | 0.29 | | 0.19 | | ns | | | OR3T125 | TBD | | TBD | | TBD | | กร | #### Notes The pin-to-pin timing parameters in this table should be used instead of results reported by ORCA Foundry. Shaded values are advance information and are valid for OR3Txxx devices only. This clock delay is for a fully routed clock tree that uses the clock network. It includes both the input buffer delay and the clock routing to the PIO FF CLK input. The delay will be reduced if any of the clock branches are not used. The given setup (delayed and no delay) and hold (delayed) timing allows the input clock pin to be located in any PIO on any side of the device, but a PIO FF must be used. The hold (no delay) timing assumes the clock pin is located at one of the four middle PICs on any side of the device and that a PIO FF is used. If the clock pin is located elsewhere, then the last parameter in the table must be added to the hold (no delay) timing. 5-4847(F) Figure 79. Input to System Clock Setup/Hold Time ### **Configuration Timing** Table 57. General Configuration Mode Timing Characteristics OR3Cxx Commercial: VDD = $5.0 \text{ V} \pm 5\%$ , 0 °C $\leq$ TA $\leq$ 70 °C; Industrial: VDD = $5.0 \text{ V} \pm 10\%$ , $-40 \text{ °C} \leq$ TA $\leq$ +85 °C. OR3Txxx Commercial: VDD = 3.0 V to 3.6 V, 0 °C $\leq$ TA $\leq$ +85 °C. Industrial: VDD = 3.0 V to 3.6 V, $-40 \text{ °C} \leq$ TA $\leq$ +85 °C. | Parameter | Symbol | Min | Max | Unit | |-----------------------------------------------------------------------------------------------|---------------------|-------------------------------------------------------|-------------------------------------------------|----------------------------------------------| | All Configuration Modes | | · | <del></del> | <u> </u> | | M[3:0] Setup Time to INIT High | TSMODE | 0.00 | | ns | | M[3:0] Hold Time from INIT High | THMODE | 600.00 | | ns | | RESET Pulse Width Low to Start Reconfiguration | TRW | 50.00 | | ns | | PRGM Pulse Width Low to Start Reconfiguration | TPGW | 50.00 | | ns | | Master and Asynchronous Peripheral Modes | | | L | | | Power-on Reset Delay CCLK Period (M3 = 0) (M3 = 1) Configuration Letters (substancement made) | TPO<br>TCCLK<br>TCL | 15.70<br>60.00<br>480.00 | 52.40<br>200.00<br>1600.00 | ms<br>ns<br>ns | | Configuration Latency (autoincrement mode):<br> OR3C/T55 | TOL | 23.20<br>185.00<br>33.70<br>270.00<br>52.30<br>418.00 | 77.40* 619.00* 113.00* 900.00* 175.00* 1395.00* | ms<br>ms<br>ms<br>ms<br>ms | | Microprocessor (MPI) Mode | | • | | • | | Power-on Reset Delay Configuration Latency (autoincrement mode): OR3C/T55 OR3C/T80 OR3T125 | TPO<br>TCL | 15.70<br>53341<br>76317<br>116581 | 52.40<br> | ms write cycles write cycles write cycles | | Partial Reconfiguration (explicit mode): OR3C/T55 OR3C/T80 OR3T125 | TPR | 43.00<br>51.00<br>62.00 | | write cycles<br>write cycles<br>write cycles | | Slave Serial Mode | | | | | | Power-on Reset Delay CCLK Period Configuration Latency (autoincrement mode): | TPO<br>TCCLK<br>TCL | 3.90<br>40.00 | 13.10 | ms<br>ns | | OR3C/T55<br>OR3C/T80<br>OR3T125 | | 15.50<br>22.50<br>34.90 | | ms<br>ms<br>ms | <sup>\*</sup> Not applicable to asynchronous peripheral mode. ### **Configuration Timing (continued)** Table 57. General Configuration Mode Timing Characteristics (continued) OR3Cxx Commercial: VDD = $5.0 \text{ V} \pm 5\%$ , 0 °C $\leq$ TA $\leq$ 70 °C; Industrial: VDD = $5.0 \text{ V} \pm 10\%$ , -40 °C $\leq$ TA $\leq$ +85 °C. OR3Txxx Commercial: VDD = 3.0 V to 3.6 V, 0 °C $\leq$ TA $\leq$ 70 °C; Industrial: VDD = 3.0 V to 3.6 V, -40 °C $\leq$ TA $\leq$ +85 °C. | Parameter | Symbol | Min | Max | Unit | |------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------------------------------|-------------------------------|----------------------------------| | Slave Parallel Mode | | | <u> </u> | | | Power-on Reset Delay CCLK Period Configuration Latency (normal mode): OB3C/T55 | TPO<br>TCCLK<br>TCL | 3.90<br>40.00<br>1.94 | 13.10 | ms<br>ns<br>ms | | OR3C/T80<br>OR3T125 | | 2.87<br>4.36 | | ms<br>ms | | Partial Reconfiguration (explicit mode): OR3C/T55 OR3C/T80 OR3T125 | TPR | 1.72<br>2.04<br>2.48 | | μs/frame<br>μs/frame<br>μs/frame | | INIT Timing | | | • | • | | INIT High to CCLK Delay: Slave Parallel Slave Serial Master Serial (M3 = 1) (M3 = 0) Master Parallel (M3 = 1) (M3 = 0) | TINIT_CCLK | 1.00<br>1.00<br>1.00<br>0.50<br>4.80<br>1.00 | 3.40<br>2.00<br>16.20<br>3.60 | µs<br>µs<br>µs<br>µs | | Initialization Latency (PRGM high to INIT high): OR3C/T55 OR3C/T80 OR3T125 | TIL | 0.30<br>0.36<br>0.45 | 1.00<br>1.20<br>1.50 | ms<br>ms<br>ms | | INIT High to WR, Asynchronous Peripheral | TINIT_WR | 2.00 | | μ\$ | Note: TPO is triggered when Vpb reaches between 3.0 V to 4.0 V for the OR3Cxx and between 2.7 V and 3.0 V for the OR3Txxx. 8 # Timing Characteristics (continued) ## **Configuration Timing (continued)** Figure 80. General Configuration Mode Timing Diagram ### Configuration Timing (continued) #### **Table 58. Master Serial Configuration Mode Timing Characteristics** OR3Cxx Commercial: VDD = $5.0 \text{ V} \pm 5\%$ , $0 \text{ °C} \le \text{TA} \le 70 \text{ °C}$ ; Industrial: VDD = $5.0 \text{ V} \pm 10\%$ , $-40 \text{ °C} \le \text{TA} \le +85 \text{ °C}$ . OR3Txxx Commercial: VDD = 3.0 V to 3.6 V, $0 \text{ °C} \le \text{TA} \le +85 \text{ °C}$ . | Parameter | Symbol | Min | Max | Unit | |-------------------------|--------|-------|-------|------| | DIN Setup Time | Ts | 60.00 | | ns | | DIN Hold Time | Тн | 0.00 | _ | ns | | CCLK Frequency (M3 = 0) | Fc | 5.00 | 16.67 | MHz | | CCLK Frequency (M3 = 1) | Fc | 0.63 | 2.08 | MHz | | CCLK to DOUT Delay | TD | _ | 5.00 | ns | Note: Serial configuration data is transmitted out on DOUT on the falling edge of CCLK after it is input DIN. Figure 81. Master Serial Configuration Mode Timing Diagram ### Configuration Timing (continued) #### **Table 59. Master Parallel Configuration Mode Timing Characteristics** OR3Cxx Commercial: VDD = $5.0 \text{ V} \pm 5\%$ , $0 \text{ °C} \le \text{TA} \le 70 \text{ °C}$ ; Industrial: VDD = $5.0 \text{ V} \pm 10\%$ , $-40 \text{ °C} \le \text{TA} \le +85 \text{ °C}$ . OR3Txxx Commercial: VDD = 3.0 V to 3.6 V, $0 \text{ °C} \le \text{TA} \le +85 \text{ °C}$ . | Parameter | Symbol | Min | Max | Unit | |--------------------------------|--------|-------|-------|-------------| | RCLK to Address Valid | TAV | | 60.00 | ns | | D[7:0] Setup Time to RCLK High | Ts | 60.00 | | ns | | D[7:0] Hold Time to RCLK High | TH | 0.00 | | ns | | RCLK Low Time (M3 = 0) | TCL | 7.00 | 7.00 | CCLK cycles | | RCLK High Time (M3 = 0) | Тсн | 1.00 | 1.00 | CCLK cycles | | RCLK Low Time (M3 = 1) | TCL | 7.00 | 7.00 | CCLK cycles | | RCLK High Time (M3 = 1) | Тсн | 1.00 | 1.00 | CCLK cycles | | CCLK to DOUT | TD | | 5.00 | ns | Notes The RCLK period consists of seven CCLKs for RCLK low and one CCLK for RCLK high. Serial data is transmitted out on DOUT 1.5 CCLK cycles after the byte is input D[7:0]. Figure 82. Master Parallel Configuration Mode Timing Diagram # **Configuration Timing (continued)** # Table 60. Asynchronous Peripheral Configuration Mode Timing Characteristics OR3Cxx Commercial: VDD = $5.0 \text{ V} \pm 5\%$ , $0 \text{ °C} \le \text{TA} \le 70 \text{ °C}$ ; Industrial: VDD = $5.0 \text{ V} \pm 10\%$ , $-40 \text{ °C} \le \text{TA} \le +85 \text{ °C}$ . OR3Txxx Commercial: VDD = 3.0 V to 3.6 V, $0 \text{ °C} \le \text{TA} \le +85 \text{ °C}$ . | Parameter | Symbol | Min | Max | Unit | |----------------------------------|--------|-------|-------|--------------| | WR, CS0, and CS1 Pulse Width | Twr | 50.00 | | | | D[7:0] Setup Time | Ts | 20.00 | | ns | | D[7:0] Hold Time | Тн | 0.00 | | ns | | RDY Delay | TRDY | | 40.00 | ns | | RDY Low | Тв | 1.00 | 8.00 | CCLK Periods | | Earliest WR After RDY Goes High* | TWR2 | 0.00 | | ns | | RD to D7 Enable/Disable | TDEN | | 40.00 | ns | | CCLK to DOUT | TD | | 5.00 | ns | <sup>\*</sup> This parameter is valid whether the end of not RDY is determined from the RDY pin or from the D7 pin. Notes: Serial data is transmitted out on DOUT on the falling edge of CCLK after the byte is input D[7:0]. D[6:0] timing is the same as the write data portion of the D7 waveform because D[6:0] are not enabled by RD. Figure 83. Asynchronous Peripheral Configuration Mode Timing Diagram ### **Configuration Timing (continued)** ### **Table 61. Slave Serial Configuration Mode Timing Characteristics** OR3Cxx Commercial: VDD = $5.0 \text{ V} \pm 5\%$ , 0 °C $\leq$ TA $\leq$ 70 °C; Industrial: VDD = $5.0 \text{ V} \pm 10\%$ , $-40 \text{ °C} \leq$ TA $\leq$ +85 °C. OR3Txxx Commercial: VDD = 3.0 V to 3.6 V, 0 °C $\leq$ TA $\leq$ +85 °C. Industrial: VDD = 3.0 V to 3.6 V, $-40 \text{ °C} \leq$ TA $\leq$ +85 °C. | Parameter | Symbol | Min | Max | Unit | |----------------|--------|--------|-------|------| | DIN Setup Time | Ts | 20.00 | | ns | | DIN Hold Time | TH | 0.00 | | ns | | CCLK High Time | Тсн | 20.00 | _ | ns | | CCLK Low Time | TCL | 20.00 | _ | ns | | CCLK Frequency | Fc | | 25.00 | MHz | | CCLK to DOUT | TD | ****** | 20.00 | ns | Note: Serial configuration data is transmitted out on DOUT on the falling edge of CCLK after it is input on DIN. Figure 84. Slave Serial Configuration Mode Timing Diagram # **Configuration Timing (continued)** # Table 62. Slave Parallel Configuration Mode Timing Characteristics OR3Cxx Commercial: VDD = $5.0 \text{ V} \pm 5\%$ , $0 \text{ °C} \le \text{TA} \le 70 \text{ °C}$ ; Industrial: VDD = $5.0 \text{ V} \pm 10\%$ , $-40 \text{ °C} \le \text{TA} \le +85 \text{ °C}$ . OR3Txxx Commercial: VDD = 3.0 V to 3.6 V, $0 \text{ °C} \le \text{TA} \le 70 \text{ °C}$ ; Industrial: VDD = 3.0 V to 3.6 V, $-40 \text{ °C} \le \text{TA} \le +85 \text{ °C}$ . | Parameter | Symbol | Min | Max | Unit | |-------------------------|--------|-------|-------|------| | CS0, CS1, WR Setup Time | TS1 | 40.00 | _ | ns | | CS0, CS1, WR Hold Time | TH1 | 20.00 | | ns | | D[7:0] Setup Time | TS2 | 20.00 | | ns | | D[7:0] Hold Time | TH2 | 0.00 | | ns | | CCLK High Time | Тсн | 20.00 | _ | ns | | CCLK Low Time | TCL | 20.00 | | ns | | CCLK Frequency | Fc | | 25.00 | MHz | Note: Daisy-chaining of FPGAs is not supported in this mode. Figure 85. Slave Parallel Configuration Mode Timing Diagram ### Configuration Timing (continued) #### Table 63. Microprocessor Interface (MPI) Timing Characteristics OR3Cxx Commercial: VDD = $5.0 \text{ V} \pm 5\%$ , 0 °C $\leq$ TA $\leq$ 70 °C; Industrial: VDD = $5.0 \text{ V} \pm 10\%$ , $-40 \text{ °C} \leq$ TA $\leq$ +85 °C. OR3Txxx Commercial: VDD = 3.0 V to 3.6 V, 0 °C $\leq$ TA $\leq$ +85 °C. | | | Speed | | | | | | | |--------------------------------------------------------|-----------|-------|------|-----|-----|-----|---------------|------| | Parameter | Symbol | -4 | | -5 | | -6 | | Unit | | <u> </u> | <u> </u> | Min | Max | Min | Max | Min | Max | | | PowerPC Interface Timing (TJ = 85 °C, VDD = Min) | | | | | | | | | | Transfer Start to Clock Setup (TS to CLK) | TS_SET | 2.0 | _ | 1.8 | | 1.6 | | ns | | Transfer Start from Clock Hold (TS from CLK) | TS_HLD | 0.0 | l I | 0.0 | | 0.0 | | ns | | Transfer Acknowledge Delay (CLK to TA) | TA_DEL | | 11.6 | | 9.3 | | 8.0 | ns | | Burst Inhibit Delay (CLK to BIN) | BLDEL | | 11.6 | | 9.3 | | 8.0 | ns | | Write Data Setup Time (data to CLK while MPLSTRB low) | WD_SET | 0.0 | | 0.0 | | 0.0 | <del></del> - | ns | | Write Data Hold Time (data from CLK while MPI_ACK low) | WD_HLD | 0.0 | } | 0.0 | | 0.0 | <u></u> | ns | | Address Setup Time (addr to CLK while MPLSTRB low) | A_SET | 0.0 | | 0.0 | | 0.0 | | ns | | Address Hold Time (addr from CLK while MPI_ACK low) | A_HLD | 0.0 | | 0.0 | | 0.0 | | ns | | Read/Write Setup Time (R/W to CLK while MPLSTRB low) | RW_SET | 0.0 | | 0.0 | | 0.0 | 4 | ns | | Read/Write Hold Time (R/W from CLK while MPI_ACK low) | RW_HLD | 0.0 | | 0.0 | | 0.0 | 4 | ns | | Chip Select Setup Time (CSO, CS1 to CLK) | CS_SET | 2.0 | | 1.8 | - | 1.6 | | ns | | Chip Select Hold Time (CSO, CS1 from CLK) | CS_HLD | 0.0 | | 0.0 | | 0.0 | · | ns | | User Address Delay (pad to UA[3:0]) | UA_DEL | | 3.3 | | 2.6 | | 2.1 | ns | | User Read/Write Delay (pad to URDWR_DEL) | URDWR_DEL | | 7.0 | | 5.4 | | 4.2 | ns | #### Notes: Shaded values are advance information and are valid for OR3Txxx devices only. MPI configuration timing information is the same as general MPI host processor timing. Read and write descriptions are referenced to the host microprocessor; e.g., a read is a read by the host (PowerPC, i960) from the FPGA. PowerPC and i960 timings to/from the clock are relative to the clock at the FPGA microprocessor interface clock pin (MPI\_CLK). See Figures 67 through 70 for MPI timing diagrams. ### Configuration Timing (continued) #### Table 63. Microprocessor Interface (MPI) Timing Characteristics (continued) OR3Cxx Commercial: VDD = $5.0 \text{ V} \pm 5\%$ , $0 \text{ °C} \le \text{TA} \le 70 \text{ °C}$ ; Industrial: VDD = $5.0 \text{ V} \pm 10\%$ , $-40 \text{ °C} \le \text{TA} \le +85 \text{ °C}$ . OR3Txxx Commercial: VDD = 3.0 V to 3.6 V, $0 \text{ °C} \le \text{TA} \le +85 \text{ °C}$ . | | | Speed | | | | | | | |---------------------------------------------------|------------|-------|------|-----|------------|-----|------------------|------| | Parameter | Symbol | -4 | | -5 | | -6 | | Unit | | | | Min | Max | Min | Max | Min | Max | | | i960 Interface Timing (TJ = 85 °C, VDD = Min) | | | | | | | | | | Addr/Data Select to Clock Setup (ADS, R/W to CLK) | ADSN_SET | 2.0 | _ | 1.8 | | 1.6 | · : | ns | | Addr/Data Select to Clock Hold (ADS from CLK) | ADSN_HLD | 0.0 | | 0.0 | | 0.0 | \$ <u>\$ _</u> * | ns | | Ready/Receive Delay (CLK to RDYRCV) | RDYRCV_DEL | | 11.6 | | 9.3 | 44 | 8.0 | ns | | Write Data Setup Time (data to CLK) | WD_SET | 0.0 | | 0.0 | | 0.0 | 7 <del>(</del> . | ns | | Write Data Hold Time (data from CLK) | WD_HLD | 0.0 | | 0.0 | | 0.0 | | ns | | Address Setup Time (addr to ALE low) | A_SET | 2.0 | | 1.8 | _ | 1.6 | | ns | | Address Hold Time (addr from ALE low) | A_HLD | 2.0 | _ | 1.8 | l — | 1.6 | . <del>(</del> ) | ns | | Byte Enable Setup Time (BE0, BE1 to CLK) | BE_SET | 2.0 | | 1.8 | | 1.6 | | ns | | Byte Enable Hold Time (BEO, BE1 from CLK) | BE_HLD | 2.0 | | 1.8 | <b> </b> — | 1.6 | | ns | | Read/Write Setup Time (R/W to CLK) | RW_SET | 0.0 | | 0.0 | | 0.0 | | ns | | Read/Write Hold Time (R/W from CLK) | RW_HLD | 0.0 | | 0.0 | | 0.0 | | ns | | Chip Select Setup Time (CSO, CS1 to CLK)* | CS_SET | 2.0 | | 1.8 | | 1.6 | <del>-</del> | ns | | Chip Select Hold Time (CSO, CS1 from CLK)* | CS_HLD | 0.0 | | 0.0 | l — | 0.0 | السا | ns | | User Address Delay (CLK low to UA[3:0]) | UA_DEL | | 6.6 | | 4.3 | | 3.4 | กร | | User Read/Write Delay (pad to URDWR_DEL) | URDWR_DEL | | 7.0 | | 5.4 | | 4.2 | ns | #### Notes: Shaded values are advance information and are valid for OR3Txxx devices only. MPI configuration timing information is the same as general MPI host processor timing. Read and write descriptions are referenced to the host microprocessor; e.g., a read is a read by the host (*PowerPC*, *i960*) from the FPGA. *PowerPC* and *i960* timings to/from the clock are relative to the clock at the FPGA microprocessor interface clock pin (MPI\_CLK). See Figures 67 through 70 for MPI timing diagrams. <sup>\*</sup> For user system flexibility, CS0 and CS1 may be setup to any one of the three rising clock edges, beginning with the rising clock edge when MPLSTRB is low. If both chip selects are valid and the setup time is met, the MPI will latch the chip select state, and CS0 and CS1 may go inactive before the end of the read/write cycle. #### 2 ## Timing Characteristics (continued) ### **Readback Timing** #### **Table 64. Readback Timing Characteristics** OR3Cxx Commercial: VDD = $5.0 \text{ V} \pm 5\%$ , 0 °C $\leq$ TA $\leq$ 70 °C; Industrial: VDD = $5.0 \text{ V} \pm 10\%$ , $-40 \text{ °C} \leq$ TA $\leq$ +85 °C. OR3Txxx Commercial: VDD = 3.0 V to 3.6 V, 0 °C $\leq$ TA $\leq$ 70 °C; Industrial: VDD = 3.0 V to 3.6 V, $-40 \text{ °C} \leq$ TA $\leq$ +85 °C. | Parameter | Symbol | Min | Max | Unit | |-------------------------------------|--------|-------|-------|-------------| | RD_CFG to CCLK Setup Time | Ts | 50.00 | | ns | | RD_CFG High Width to Abort Readback | TRBA | 2 | | CCLK cycles | | CCLK Low Time | TCL | 40.00 | | ns | | CCLK High Time | Тсн | 40.00 | | ns | | CCLK Frequency | Fc | | 12.50 | MHz | | CCLK to RD_DATA Delay | TD | | 40.00 | ns | Figure 86. Readback Timing Diagram # Input/Output Buffer Measurement Conditions A. Load Used to Measure Propagation Delay B. Load Used to Measure Rising/Falling Edges 5-3234(F) Figure 87. ac Test Loads 5-3233.a(F) Figure 88. Output Buffer Delays 0.0 V Figure 89. Input Buffer Delays #### 2 5-4635(C) ## **Output Buffer Characteristics** ### **OR3Cxx** Figure 90. Sinklim (TJ = 25 $^{\circ}$ C, VDD = 5.0 V) Figure 91. Slewlim (TJ = 25 °C, VDD = 5.0 V) Figure 92. Fast (TJ = 25 $^{\circ}$ C, VDD = 5.0 V) Figure 93. Sinklim (T<sub>J</sub> = 125 $^{\circ}$ C, V<sub>DD</sub> = 4.5 V) Figure 94. Slewlim (TJ = 125 °C, VDD = 4.5 V) Figure 95. Fast (TJ = 125 °C, VDD = 4.5 V) ### **Output Buffer Characteristics** (continued) ### **OR3Txxx** (Advance Information) Figure 96. Sinklim (TJ = 25 $^{\circ}$ C, VDD = 3.3 V) Figure 97. Slewlim (TJ = 25 °C, VDD = 3.3 V) Figure 98. Fast (TJ = 25 °C, VDD = 3.3 V) Figure 99. Sinklim (TJ = $125 \, ^{\circ}$ C, VDD = $3.0 \, \text{V}$ ) Figure 100. Slewlim (T<sub>J</sub> = 125 °C, V<sub>DD</sub> = 3.0 V) Figure 101. Fast (TJ = 125 °C, VDD = 3.0 V) #### 2 ### **Estimating Power Dissipation** #### **OR3Cxx** The total operating power dissipated is estimated by summing the standby (IDDSB), internal, and external power dissipated. The internal and external power is the power consumed in the PLCs and PICs, respectively. In general, the standby power is small and may be neglected. The total operating power is as follows: $$PT = \Sigma PPLC + \Sigma PPIC$$ The internal operating power is made up of two parts: clock generation and PFU output power. The PFU output power can be estimated based upon the number of PFU outputs switching when driving an average fan-out of two: $$PPFU = 0.136 \text{ mW/MHz}$$ For each PFU output that switches, 0.136 mW/MHz needs to be multiplied times the frequency (in MHz) that the output switches. Generally, this can be estimated by using one-half the clock rate, multiplied by some activity factor; for example, 20%. The power dissipated by the clock generation circuitry is based upon four parts: the fixed clock power, the power/clock branch row or column, the clock power dissipated in each PFU that uses this particular clock, and the power from the subset of those PFUs that are configured as synchronous memory. Therefore, the clock power can be calculated for the four parts using the following equations: #### **OR3C55 Clock Power** - P = [0.183 mW/MHz] - + (0.235 mW/MHz/Branch) (# Branches) - + (0.033 mW/MHz/PFU) (# PFUs) - + (0.008 mW/MHz/PIO (# PIOs)] For a quick estimate, the worst-case (typical circuit) OR3C55 Clock Power ≈ 14.64 mW/MHz. #### **OR3C80 Clock Power** - P = [0.224 mW/MHz] - + (0.288 mW/MHz/Branch) (# Branches) - + (0.033 mW/MHz/PFU) (# PFUs) - + (0.008 mW/MHz/PIO (# PIOs)] For a quick estimate, the worst-case (typical circuit) OR3C80 Clock Power ≈ 21.06 mW/MHz. The power dissipated in a PIC is the sum of the power dissipated in the four PIOs in the PIC. This consists of power dissipated by inputs and ac power dissipated by outputs. The power dissipated in each PIO depends on whether it is configured as an input, output, or input/output. If a PIO is operating as an output, then there is a power dissipation component for PIN, as well as POUT. This is because the output feeds back to the input. The power dissipated by a TTL input buffer is estimated as: $$PTTL = 2.2 \text{ mW} + 0.17 \text{ mW/MHz}$$ The power dissipated by an input buffer is estimated as: $$PCMOS = 0.17 \text{ mW/MHz}$$ The ac power dissipation from an output or bidirectional is estimated by the following: Pout = (CL + 8.8 pF) x $$VDD^2$$ x F Watts where the unit for CL is farads, and the unit for F is Hz. As an example of estimating power dissipation, suppose that a fully utilized OR3C55 has an average of six outputs for each of the 324 PFUs, that 10 clock branches are used so that the clock is driven to the entire PLC array, that 150 of the 324 PFUs have FFs clocked at 40 MHz, and that the PFU outputs have an average activity factor of 20%. Twenty TTL-configured inputs, 20 CMOS-configured inputs, 32 outputs driving 30 pF loads, and 16 bidirectional I/Os driving 50 pF loads are also generated from the 40 MHz clock with an average activity factor of 20%. All of the output PIOs are registered, and 30 of the input PIOs are registered. The worst-case (VDD = 5.25 V) power dissipation is estimated as follows: PPFU = $324 \times 6 (0.136 \text{ mW/MHz} \times 20 \text{ MHz} \times 20\%)$ = 1057.54 mW PCLK = [0.183 mW/MHz + (0.235 mW/MHz - Branch) (10 Branches) - + (0.033 mW/MHz PFU) (150 PFUs) - + (0.008 mW/MHz/PIO (58 PIOs)) - = 318.63 mW PTTL = $20 \times [2.2 \text{ mW} + (0.17 \text{ mW/MHz} \times 20 \text{ MHz} \times 20\%)]$ = 57.6 mW PcMos = $20 \times [0.17 \text{ mW} \times 20 \text{ MHz} \times 20\%]$ = 13.6 mW POUT = $32 \times [(30 \text{ pF} + 8.8 \text{ pF}) \times (5.25)^2 \times 20 \text{ MHz} \times 20\%]$ = 136.89 mW PBID = $16 \times [(50 \text{ pF} + 8.8 \text{ pF}) \times (5.25)^2 \times 20 \text{ MHz} \times 20\%]$ = 103.72 mW TOTAL = 1.69 W ## **Estimating Power Dissipation (continued)** ### **OR3Txxx** (Advance Information) The total operating power dissipated is estimated by summing the standby (IDDSB), internal, and external power dissipated. The internal and external power is the power consumed in the PLCs and PICs, respectively. In general, the standby power is small and may be neglected. The total operating power is as follows: $$PT = \Sigma PPLC + \Sigma PPIC$$ The internal operating power is made up of two parts: clock generation and PFU output power. The PFU output power can be estimated based upon the number of PFU outputs switching when driving an average fan-out of two: $$PPFU = 0.068 \text{ mW/MHz}$$ For each PFU output that switches, 0.068 mW/MHz needs to be multiplied times the frequency (in MHz) that the output switches. Generally, this can be estimated by using one-half the clock rate, multiplied by some activity factor; for example, 20%. The power dissipated by the clock generation circuitry is based upon four parts: the fixed clock power, the power/clock branch row or column, the clock power dissipated in each PFU that uses this particular clock, and the power from the subset of those PFUs configured as synchronous memory. Therefore, the clock power can be calculated for the four parts using the following equations. #### **OR3T55 Clock Power** - P = [0.88 mW/MHz] - + (0.102 mW/MHz/Branch) (# Branches) - + (0.015 mW/MHz/PFU) (# PFUs) - + (0.004 mW/MHz/PIO (# PIOs)] For a quick estimate, the worst-case (typical circuit) OR3T55 Clock Power $\approx 6.58$ mW/MHz. #### **OR3T80 Clock Power** - P = [0.107 mW/MHz] - + (0.124 mW/MHz/Branch) (# Branches) - + (0.015 mW/MHz/PFU) (# PFUs) - + (0.004 mW/MHz/PIO (# PIOs)] For a quick estimate, the worst-case (typical circuit) OR3T80 Clock Power ≈ 9.47 mW/MHz. #### **OR3T125 Clock Power** - P = [0.167 mW/MHz] - + (0.193 mW/MHz/Branch) (# Branches) - + (0.015 mW/MHz/PFU) (# PFUs) - + (0.004 mW/MHz/PIO (# PIOs)] For a quick estimate, the worst-case (typical circuit) OR3T80 Clock Power ≈ 15.44 mW/MHz. The power dissipated in a PIC is the sum of the power dissipated in the four PIOs in the PIC. This consists of power dissipated by inputs and ac power dissipated by outputs. The power dissipated in each PIO depends on whether it is configured as an input, output, or input/output. If a PIO is operating as an output, then there is a power dissipation component for PIN, as well as POUT. This is because the output feeds back to the input. The power dissipated by an input buffer (VIH = VDD - 0.3 V or higher) is estimated as: $$PiN = 0.09 \text{ mW/MHz}$$ The ac power dissipation from an output or bidirectional is estimated by the following: POUT = $$(CL + 8.8 pF) \times VDD^2 \times F$$ Watts where the unit for CL is farads, and the unit for F is Hz. ### Estimating Power Dissipation (continued) As an example of estimating power dissipation, suppose that a fully utilized OR3T80 has an average of six outputs for each of the 484 PFUs, that 12 clock branches are used so that the clock is driven to the entire PLC array, that 250 of the 484 PFUs have FFs clocked at 40 MHz, and that the PFU outputs have an average activity factor of 20%. Eighty inputs, 40 of them used as 5 V tolerant inputs, 50 outputs driving 30 pF loads, and 30 bidirectional I/Os driving 50 pF loads are also generated from the 40 MHz clock with an average activity factor of 20%. All of the output PIOs are registered, and 30 of the input PIOs are registered. The worst-case (VDD = 3.6 V) power dissipation is estimated as follows: PPFU = $484 \times 6 (0.09 \text{ mW/MHz} \times 20 \text{ MHz} \times 20\%)$ = 789.9 mW PCLK = [0.107 mW/MHz + (0.09 mW/MHz - Branch) (12 Branches) + (0.015 mW/MHz - PFU) (250 PFUs) + (0.004 mW/MHz/PIO) (110 PIOs)] = 230.43 mW Pin = $80 \times [0.09 \text{ mW/MHz} \times 20 \text{ MHz} \times 20\%]$ $= 28.8 \, \text{mW}$ POUT = $50 \times [(30 \text{ pF} + 8.8 \text{ pF}) \times (3.6)^2 \times 20 \text{ MHz} \times 20\%]$ = 100.57 mW PBID = $30 \times [(50 \text{ pF} + 8.8 \text{ pF}) \times (3.6)^2 \times 20 \text{ MHz} \times 20\%]$ = 91.45 mW TOTAL = 1.241 W ### **PCM** Power Dissipation Table 9. Programmable Clock Manager (PCM) Power Dissipation (Advance Information) | Parameter | Symbol | Test Conditions | Min | Max | Unit | |-----------------------------------------------|-------------|----------------------------------------------------|-----|-----|------| | Off State | PPCM_OFF | POWER_OFF = H,<br>no clock | | 10 | μW | | Maximum Power Dissipation in<br>PLL Mode | PMAX_PLL | POWER_OFF = L,<br>CLK_IN = 80 MHz,<br>PLL mode | - | 100 | mW | | Standby Power Dissipation in PLL Mode | PSTBY_PLL | POWER_OFF = L,<br>no clock, PLL mode | | 10 | mW | | Maximum Power Dissipation in<br>DLL Mode | PMAX_DLL | POWER_OFF = L,<br>CLK_IN = 80 MHz,<br>DLL mode | | 100 | mW | | Standby Power Dissipation in DLL Mode | PSTBY_DLL | POWER_OFF= L, no clock DLL mode | | 10 | mW | | Maximum Power Dissipation in<br>Clock 2x Mode | IMAX_CLK2x | POWER_OFF = L<br>CLK_IN = 80 MHz,<br>clock 2x mode | | 100 | mW | | Standby Power Dissipation in<br>Clock 2x Mode | ISTBY_CLK2x | POWER_OFF = L, no clock,<br>clock 2x mode | | 10 | mW | #### Pin Information ### **Pin Descriptions** This section describes the pins found on the OR3C/Txxx Series FPGAs. Any pin not described in this table is a user-programmable I/O. During configuration, the user-programmable I/Os are 3-stated with an internal pull-up resistor enabled. If any pin is not used (or not bonded to a package pin), it is also 3-stated with an internal pull-up resistor enabled after configuration. **Table 10. Pin Descriptions** | Symbol | 1/0 | Description | | |----------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Dedicated Pins | • | | | | VDD | _ | Positive power supply. | | | GND | | Ground supply. | | | VDD5 | | 5 V tolerant select. VDD5 pin locations are shown for package compatibility with OR2TxxA devices. Connections to 5 V power sources are not used for 5 V tolerant I/Os in the OR3Txxx devices. | | | RESET | 1 | During configuration, RESET forces the restart of configuration and a pull-up is enabled. After configuration, RESET can be used as a general FPGA input or as a direct input, which causes all PLC latches/FFs to be asynchronously set/reset. | | | CCLK | 1 | In the master and asynchronous peripheral modes, CCLK is an output which strobes configuration data in. In the slave or synchronous peripheral mode, CCLK is input synchronous with the data on DIN or D[7:0]. In microprocessor mode, CCLK is used internally and output for daisy-chain operation. | | | DONE | ł | As an input, a low level on DONE delays FPGA start-up after configuration (see Note). | | | | 0 | As an active-high, open-drain output, a high-level on this signal indicates that configuration is complete. DONE has an optional pull-up resistor. | | | PRGM | l | PRGM is an active-low input that forces the restart of configuration and resets the boundary-scan circuitry. This pin always has an active pull-up. | | | RD_CFG | 1 | This pin must be held high during device initialization until the INIT pin goes high. | | | | | During configuration, RD_CFG is an active-low input that activates the TS_ALL function and 3-states all of the I/O. | | | | | After configuration, RD_CFG can be selected (via a bit stream option) to activate the TS_ALL function as described above, or, if readback is enabled via a bit stream option, a high-to-low transition on RD_CFG will initiate readback of the configuration data, including PFU output states, starting with frame address 0. | | | RD_DATA/TDO | 0 | RD_DATA/TDO is a dual-function pin. If used for readback, RD_DATA provides configuration data out. If used in boundary scan, TDO is test data out. | | | Special-Purpose Pins | | | | | M0, M1, M2 | _ | During powerup and initialization, M0—M2 are used to select the configuration mode with their values latched on the rising edge of INIT; see Table 33 for the configuration modes. During configuration, a pull-up is enabled. | | | | I/O | After configuration, these pins are user-programmable I/O (see Note). | | Note: The FPGA States of Operation section contains more information on how to control these signals during start-up. The timing of DONE release is controlled by one set of bit stream options, and the timing of the simultaneous release of all other configuration pins (and the activation of all user I/Os) is controlled by a second set of options. ### Pin Information (continued) ### Pin Descriptions (continued) Table 67. Pin Descriptions (continued) | Symbol | 1/0 | Description | | | | |----------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Special-Purpose Pins (continued) | | | | | | | M3 | 1 | During powerup and initialization, M3 is used to select the speed of the internal oscillator during configuration with their values latched on the rising edge of INIT. When M3 is low, the oscillator frequency is 10 MHz. When M3 is high, the oscillator is 1.25 MHz. During configuration, a pull-up is enabled. | | | | | | 1/0 | After configuration, this pin is a user-programmable I/O pin (see Note). | | | | | TDI, TCK, TMS | | If boundary scan is used, these pins are Test Data In, Test Clock, and Test Mode Select inputs. If boundary scan is not selected, all boundary-scan functions are inhibited once configuration is complete. Even if boundary scan is not used, either TCK or TMS must be held at logic 1 during configuration. Each pin has a pull-up enabled during configuration. | | | | | | 1/0 | After configuration, these pins are user-programmable I/O (see Note). | | | | | RDY/RCLK/<br>MPI_ALE | 0 | During configuration in peripheral mode, RDY/RCLK indicates another byte can be written to the FPGA. If a read operation is done when the device is selected, the same status is also available on D7 in asynchronous peripheral mode. | | | | | | 0 | During the master parallel configuration mode, RCLK is a read output signal to an external memory. This output is not normally used. | | | | | | 1 | In 1960 microprocessor mode, this pin acts as the address latch enable (ALE) input. | | | | | | 1/0 | After configuration, if the MPI is not used, this pin is a user-programmable I/O pin (see Note). | | | | | HDC | 0 | High During Configuration is output high until configuration is complete. It is used as a control output indicating that configuration is not complete. | | | | | | 1/0 | After configuration, this pin is a user-programmable I/O pin (see Note). | | | | | LDC | 0 | Low During Configuration is output low until configuration is complete. It is used as a control output indicating that configuration is not complete. | | | | | | 1/0 | After configuration, this pin is a user-programmable I/O pin (see Note). | | | | | TIMI | 1/0 | INIT is a bidirectional signal before and during configuration. During configuration, a pull-up is enabled, but an external pull-up resistor is recommended. As an active-low open-drain output, INIT is held low during power stabilization and internal clearing of memory. As an active-low input, INIT holds the FPGA in the wait-state before the start of configuration. | | | | | | 1/0 | After configuration, this pin is a user-programmable I/O pin (see Note). | | | | Note: The FPGA States of Operation section contains more information on how to control these signals during start-up. The timing of DONE release is controlled by one set of bit stream options, and the timing of the simultaneous release of all other configuration pins (and the activation of all user I/Os) is controlled by a second set of options. ## Pin Information (continued) Pin Descriptions (continued) Table 67. Pin Descriptions (continued) | Symbol | I/O | Description | | | | |----------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Special-Purpose Pins (continued) | | | | | | | CS0, CS1 | | CSO and CS1 are used in the asynchronous peripheral, slave parallel, and miccessor configuration modes. The FPGA is selected when CSO is low and CS1 high. During configuration, a pull-up is enabled. | | | | | | 1/0 | After configuration, these pins are user-programmable I/O pins (see Note). | | | | | RD/MPI_STRB | 1 | RD is used in the asynchronous peripheral configuration mode. A low on RD changes D7 into a status output. As a status indication, a high indicates ready, and a low indicates busy. WR and RD should not be used simultaneously. If they are, the write strobe overrides. | | | | | | | This pin is also used as the microprocessor interface ( <i>MPI</i> ) data transfer strobe. For <i>PowerPC</i> , it is the transfer start (TS). For <i>i960</i> , it is the address/data strobe ( <del>ADS</del> ). | | | | | | 1/0 | After configuration, if the MPI is not used, this pin is a user-programmable I/O pin (see Note). | | | | | WR | 1 | WR is used in the asynchronous peripheral configuration mode. When the FPGA is selected, a low on the write strobe, WR, loads the data on D[7:0] inputs into an internal data buffer. WR and RD should not be used simultaneously. If they are, the write strobe overrides. | | | | | | 1/0 | After configuration, this pin is a user-programmable I/O pin (see Note). | | | | | A[17:0] | 0 | During master parallel configuration mode, A[17:0] address the configuration EPROM. In microprocessor interface ( <i>MPI</i> ) mode, many of the A[n] pins have alternate uses as described below. See the Special Function Blocks section for more <i>MPI</i> information. During configuration, if not in master parallel or an <i>MPI</i> configuration mode, these pins are 3-stated with a pull-up enabled. | | | | | | J/O | After configuration, the pins are user-programmable I/O pins (see Note). | | | | Note: The FPGA States of Operation section contains more information on how to control these signals during start-up. The timing of DONE release is controlled by one set of bit stream options, and the timing of the simultaneous release of all other configuration pins (and the activation of all user I/Os) is controlled by a second set of options. #### Pin Descriptions (continued) Table 67. Pin Descriptions (continued) | Symbol | I/O | Description | |---------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Special-Purpose Pir | s (cor | ntinued) | | A11/MPURQ | 0 | MPI active-low interrupt request output. | | A10/MPI_BI | 0 | PowerPC mode MPI burst inhibit output. | | A9/MPI_ACK | 0 | In PowerPC mode MPI operation, this is the active-high transfer acknowledge (TA) output. For i960 MPI operation, it is the active-low ready/record (RDYRCV) output. | | A8/MPI_RW | 1 | In <i>PowerPC</i> mode <i>MPI</i> operation, this is the active-low write/ active-high read control signals. For <i>i960</i> operation, it is the active-high write/active-low read control signal. | | A7/MPI_CLK | 1 | This is the clock used for the synchronous <i>MPI</i> interface. For <i>PowerPC</i> , it is the CLK-OUT signal. For <i>i960</i> , it is the system clock that is chosen for the <i>i960</i> external bus interface. | | A[4:0] | 1 | For <i>PowerPC</i> operation, these are the <i>PowerPC</i> address inputs. The address bit mapping (in <i>PowerPC</i> /FPGA notation) is A[31]/A[0], A[30]/A[1], A[29]/A[2], A[28]/A[3], A[27]/A[4]. Note that A[27]/A[4] is the MSB of the address. The A[4:2] inputs are not used in <i>i960 MPI</i> mode. | | A[1:0]/MPI_BE[1:0] | 1 | For <i>i960</i> operation, MPI_BE[1:0] provide the <i>i960</i> byte enable signals, BE[1:0], that are used as address bits A[1:0] in <i>i960</i> byte-wide operation. | | D[7:0] | l | During master parallel, peripheral, and slave parallel configuration modes, D[7:0] receive configuration data, and each pin has a pull-up enabled. During serial configuration modes, D0 is the DIN input. D[7:0] are also the data pins for <i>PowerPC</i> microprocessor mode and the address/data pins for <i>i960</i> microprocessor mode. | | | 1/0 | After configuration, the pins are user-programmable I/O pins (see Note). | | DIN | 1 | During slave serial or master serial configuration modes, DIN accepts serial configuration data synchronous with CCLK. During parallel configuration modes, DIN is the D0 input. During configuration, a pull-up is enabled. | | | 1/0 | After configuration, this pin is a user-programmable I/O pin (see Note). | | DOUT | 0 | During configuration, DOUT is the serial data output that can drive the DIN of daisy-chained slave LCA devices. Data out on DOUT changes on the falling edge of CCLK. | | | 1/0 | After configuration, DOUT is a user-programmable I/O pin (see Note). | Note: The FPGA States of Operation section contains more information on how to control these signals during start-up. The timing of DONE release is controlled by one set of bit stream options, and the timing of the simultaneous release of all other configuration pins (and the activation of all user I/Os) is controlled by a second set of options. #### **Package Compatibility** Table 68A provides the number of user I/Os available for the *ORCA* OR3C/Txxx Series FPGAs for each available package. Each package has six dedicated configuration pins. Tables 69—74 provide the package pin and pin function for the *ORCA* OR3C/Txxx Series FPGAs and packages. The bond pad name is identified in the PIC nomenclature used in the *ORCA* Foundry design editor. When the number of FPGA bond pads exceeds the number of package pins, bond pads are unused. When the number of package pins exceeds the number of bond pads, package pins are left unconnected (no connects). When a package pin is to be left as a no connect for a specific die, it is indicated as a note in the device pad column for the FPGA. The tables provide no information on unused pads. OR2TxxA VDD5 pin locations are shown in Tables 69—74 for upward compatibility reference only. VDD5 connections are not used for 5 V tolerant I/Os in the OR3Txxx devices. Table 68A. ORCA OR3C/Txxx Series FPGA I/Os Summary | Device | 208-Pin<br>SQFP2 | 240-Pin<br>SQFP2 | 256-Pin<br>PBGA | 352-Pin<br>PBGA | 432-Pin<br>EBGA | 600-Pin<br>EBGA | |---------------|------------------|------------------|-----------------|-----------------|-----------------|-----------------| | OR3C/T55 | | | • | ' | | | | User I/Os | 171 | 192 | 223 | 288 | | _ | | VDD/VSS | 31 | 42 | 26 | 48 | _ | | | Configuration | 6 | 6 | 6 | 6 | | | | Unused | 0 | 0 | 1 | 10 | | | | OR3C/T80 | • | | | | | · | | User I/Os | 171 | 192 | | 298 | 342 | 352 | | VDD/VSS | 31 | 42 | | 48 | 84 | 140 | | Configuration | 6 | 6 | | 6 | 6 | 6 | | Unused | 0 | 0 | | 0 | 0 | 102 | | OR3T125 | • | | | | | | | User I/Os | 163 | 184 | | | 326 | 432 | | VDD/VSS | 31 | 42 | | | 84 | 140 | | Configuration | 6 | 6 | | | 6 | 6 | | Unused | 0 | 0 | <del></del> | | 0 | 6 | #### Compatibility with OR2C/TxxA Series The pinouts shown for the OR3Cxx and OR3Txxx devices are consistent with the OR2C/TxxA Series for all devices offered in the same packages. This includes the following pins: VDD, VSS, VDD5 (OR2TxxA Series only), and all configuration pins. The following restrictions apply: - There are two configuration modes supported in the OR2C/TxxA series that are **not** supported in the OR3C/Txxx Series: master parallel down and synchronous peripheral modes. The OR3C/Txxx FPGAs have two new microprocessor interface (*MPI*) configuration modes that are unavailable in the OR2C/TxxA Series. - 2. There are four pins—one per each device side—that are user I/O in the OR2C/TxxA Series which can only be used as fast dedicated clocks or global inputs in the OR3C/Txxx Series. These pins are also used to drive the ExpressCLK to the I/O FFs on their given side of the device. These four middle ExpressCLK pins should not be used to connect to a programmable clock manager (PCM). A corner ExpressCLK input should be used instead (see Item 3 below). See Table 68B for a list of these pins in each package. - 3. There are two other pins that are user I/O in both the OR2C/TxxA and OR3C/Txxx Series but also have optional added functionality. Each of these pins drives the ExpressCLKs on two sides of the device. They also have fast connectivity to the programmable clock manager (PCM). See Table 68B for a list of these pins in each package. #### Table 68B. OR3C/Txxx ExpressCLK Pins | Pin Name/<br>Package | 208-Pin<br>SQFP2 | 240-Pin<br>SQFP2 | 256-Pin<br>PBGA | 352-Pin<br>PBGA | 432-Pin<br>EBGA | 600-Pin<br>EBGA | |----------------------|------------------|------------------|-----------------|-----------------|-----------------|-----------------| | ECKL | 22 | 26 | КЗ | N2 | R29 | U33 | | ECKB | 80 | 91 | W11 | AE14 | AH16 | AM18 | | ECKR | 131 | 152 | K18 | N23 | T2 | V2 | | ECKT | 178 | 207 | B11 | B14 | C15 | C17 | | I/O—SECKLL | 49 | 56 | W1 | AB4 | AG29 | AK34 | | I/O-SECKUR | 159 | 184 | A19 | A25 | D5 | D5 | Note: The ECKR, ECKL, ECKT, and ECKB pins drive the ExpressCLK on their given edge of the device, while I/O—SECKLL and I/O—SECKUR drive an ExpressCLK on two edges of the device. Table 69. OR3C/T55, OR3C/T80, and OR3T125 208-Pin SQFP2 Pinout | Pin | OR3C/T55 Pad | OR3C/T80 Pad | OR3T125 Pad | Function | |-----|--------------|--------------|-------------|----------------| | 1 | Vss | Vss | Vss | Vss | | 2 | Vss | Vss | Vss | Vss | | 3 | PL1D | PL1D | PL1D | 1/0 | | 4 | PL2D | PL2D | PL2D | I/O-A0/MPI_BE0 | | 5 | PL3D | PL4D | VDD5 | I/O-VDD5 | | 6 | PL3A | PL4A | PL5D | 1/0 | | 7 | PL4A | PL5A | PL7D | I/O-A1/MPI_BE1 | | 8 | PL5A | PL6A | PL8A | I/O-A2 | | 9 | PL6D | PL7D | PL9D | 1/0 | | 10 | PL6B | PL7B | PL9B | 1/0 | | 11 | PL6A | PL7A | PL9A | I/O-A3 | | 12 | VDD | VDD | VDD | VDD | | 13 | PL7D | PL8D | PL10D | 1/0 | | 14 | PL7C | PL8A | PL10A | 1/0 | | 15 | PL7B | PL9D | PL11D | 1/0 | | 16 | PL7A | PL9B | PL11A | I/O-A4 | | 17 | PL8D | PL9A | PL12D | I/O-A5 | | 18 | PL8C | PL10C | PL12A | 1/0 | | 19 | PL8B | PL10B | PL13D | 1/0 | | 20 | PL8A | PL10A | PL13A | I/O-A6 | | 21 | Vss | Vss | Vss | Vss | | 22 | ECKL | ECKL | ECKL | ECKL | | 23 | PL9C | PL11C | PL14C | 1/0 | | 24 | PL9B | PL11B | PL14B | 1/0 | | 25 | PL9A | PL11A | PL14A | I/O-A7/MPI_CLK | | 26 | VDD | VDD | VDD | VDD | | 27 | PL10D | PL12D | PL15D | 1/0 | | 28 | PL10C | PL12C | VDD5 | I/O-VDD5 | | 29 | PL10B | PL12B | PL15B | 1/0 | | 30 | PL10A | PL12A | PL15A | I/O-A8/MPI_RW | | 31 | Vss | Vss | Vss | Vss | | 32 | PL11D | PL13D | PL16D | I/O-A9/MPI_ACK | | 33 | PL11C | PL13B | PL16A | 1/0 | | 34 | PL11B | PL13A | PL17D | 1/0 | | 35 | PL11A | PL14C | PL17A | I/O-A10/MPI_BI | | 36 | PL12D | PL14B | PL18D | 1/0 | | 37 | PL12C | PL15C | PL18A | I/O | | 38 | PL12B | PL15B | PL19D | 1/0 | | 39 | PL12A | PL15A | PL19A | I/O-A11/MPLIRQ | | 40 | VDD | VDD | VDD | VDD | | 41 | PL13D | PL16D | PL20D | I/O-A12 | | 42 | PL13B | PL16B | PL20B | 1/0 | Table 69. OR3C/T55, OR3C/T80, and OR3T125 208-Pin SQFP2 Pinout (continued) | Pin | OR3C/T55 Pad | OR3C/T80 Pad | OR3T125 Pad | Function | |-----|--------------|--------------|-------------|------------| | 43 | PL14D | PL17D | PL21D | 1/0 | | 44 | PL14B | PL17B | PL21B | I/O-A13 | | 45 | PL15D | PL18D | PL22D | 1/0 | | 46 | PL16D | PL19D | PL24A | I/O-A14 | | 47 | PL17D | PL20D | PL26D | 1/0 | | 48 | PL17A | PL21D | PL27D | 1/0 | | 49 | PL18C | PL21A | PL27A | I/O-SECKLL | | 50 | PL18A | PL22A | PL28A | I/O-A15 | | 51 | Vss | Vss | Vss | Vss | | 52 | CCLK | CCLK | CCLK | CCLK | | 53 | Vss | Vss | Vss | Vss | | 54 | Vss | Vss | Vss | Vss | | 55 | PB1A | PB1A | PB1A | I/O-A16 | | 56 | PB1D | PB2A | PB2A | 1/0 | | 57 | PB2A | PB2D | VDD5 | I/O-VDD5 | | 58 | PB2D | PB3D | PB3D | 1/0 | | 59 | PB3D | PB4D | PB4D | I/O-A17 | | 60 | PB4D | PB5D | PB5D | 1/0 | | 61 | PB5B | PB6B | PB6D | 1/0 | | 62 | PB5D | PB6D | PB7D | 1/0 | | 63 | PB6B | PB7B | PB8D | I/O | | 64 | PB6D | PB7D | PB9D | 1/0 | | 65 | VDD | VDD | VDD | VDD | | 66 | PB7A | PB8A | PB10A | 1/0 | | 67 | PB7B | PB8D | PB10D | 1/0 | | 68 | PB7C | PB9A | PB11A | 1/0 | | 69 | PB7D | PB9C | PB11D | 1/0 | | 70 | PB8A | PB9D | PB12A | 1/0 | | 71 | PB8B | PB10A | PB12D | I/O | | 72 | PB8C | PB10B | PB13A | 1/0 | | 73 | PB8D | PB10D | PB13D | 1/0 | | 74 | Vss | Vss | Vss | Vss | | 75 | PB9A | PB11A | PB14A | I/O | | 76 | PB9B | PB11B | PB14B | 1/0 | | 77 | PB9C | PB11C | PB14C | 1/0 | | 78 | PB9D | PB11D | PB14D | I/O | | 79 | Vss | Vss | Vss | Vss | | 80 | ECKB | ECKB | ECKB | ECKB | | 81 | PB10B | PB12B | PB15B | I/O | | 82 | PB10C | PB12C | PB15C | 1/0 | | 83 | PB10D | PB12D | PB15D | 1/0 | | 84 | Vss | Vss | Vss | Vss | Table 69. OR3C/T55, OR3C/T80, and OR3T125 208-Pin SQFP2 Pinout (continued) | Pin | OR3C/T55 Pad | OR3C/T80 Pad | OR3T125 Pad | Function | |-----|--------------|--------------|-------------|----------| | 85 | PB11A | PB13A | VDD5 | 1/O-VDD5 | | 86 | PB11B | PB13B | PB16D | I/O | | 87 | PB11C | PB13C | PB17A | 1/0 | | 88 | PB11D | PB14A | PB17D | 1/0 | | 89 | PB12A | PB14B | PB18A | I/O-HDC | | 90 | PB12B | PB14D | PB18D | 1/0 | | 91 | PB12C | PB15A | PB19A | 1/0 | | 92 | PB12D | PB15D | PB19D | 1/0 | | 93 | VDD | VDD | VDD | VDD | | 94 | PB13A | PB16A | PB20A | I/O-LDC | | 95 | PB13D | PB16D | PB21D | 1/0 | | 96 | PB14A | PB17A | PB22A | 1/0 | | 97 | PB14D | PB17D | PB23D | 1/0 | | 98 | PB15A | PB18A | PB24A | I/O-INIT | | 99 | PB16A | PB19A | PB25A | 1/0 | | 100 | PB17A | PB20A | PB26A | 1/0 | | 101 | PB18A | PB21D | PB27D | 1/0 | | 102 | PB18D | PB22D | PB28D | 1/0 | | 103 | Vss | Vss | Vss | Vss | | 104 | DONE | DONE | DONE | DONE | | 105 | Vss | Vss | Vss | Vss | | 106 | RESET | RESET | RESET | RESET | | 107 | PRGM | PRGM | PRGM | PRGM | | 108 | PR18A | PR22A | PR28A | 1/O-M0 | | 109 | PR18D | PR21A | PR27A | 1/0 | | 110 | PR17B | PR20A | PR26A | 1/0 | | 111 | PR16A | PR19A | PR25A | 1/0 | | 112 | PR15D | PR18D | PR22D | I/O-M1 | | 113 | PR14A | PR17A | PR21A | 1/0 | | 114 | PR14D | PR17D | VDD5 | I/O-VDD5 | | 115 | PR13A | PR16A | PR20A | 1/0 | | 116 | VDD | VDD | VDD | VDD | | 117 | PR12A | PR15A | PR19A | I/O-M2 | | 118 | PR12B | PR15D | PR19D | 1/0 | | 119 | PR12C | PR14A | PR18A | 1/0 | | 120 | PR12D | PR14C | PR18D | 1/0 | | 121 | PR11A | PR14D | PR17A | 1/O-M3 | | 122 | PR11B | PR13A | PR17D | 1/0 | | 123 | PR11C | PR13B | PR16A | I/O | | 124 | PR11D | PR13D | PR16D | 1/0 | | 125 | Vss | Vss | Vss | Vss | | 126 | PR10A | PR12A | PR15A | 1/0 | Table 69. OR3C/T55, OR3C/T80, and OR3T125 208-Pin SQFP2 Pinout (continued) | Pin | OR3C/T55 Pad | OR3C/T80 Pad | OR3T125 Pad | Function | |-----|--------------|--------------|-------------|---------------------| | 127 | PR10B | PR12B | PR15B | 1/0 | | 128 | PR10C | PR12C | PR15C | 1/0 | | 129 | PR10D | PR12D | PR15D | 1/0 | | 130 | VDD | VDD | VDD | VDD | | 131 | ECKR | ECKR | ECKR | ECKR | | 132 | PR9B | PR11B | PR14B | 1/0 | | 133 | PR9C | PR11C | PR14C | 1/0 | | 134 | PR9D | PR11D | PR14D | 1/0 | | 135 | Vss | Vss | Vss | Vss | | 136 | PR8A | PR10A | VDD5 | I/O-VDD5 | | 137 | PR8B | PR10C | PR13D | 1/0 | | 138 | PR8C | PR10D | PR12A | 1/0 | | 139 | PR8D | PR9B | PR12D | 1/0 | | 140 | PR7A | PR9C | PR11A | I/O-CS1 | | 141 | PR7B | PR9D | PR11D | 1/0 | | 142 | PR7C | PR8A | PR10A | 1/0 | | 143 | PR7D | PR8D | PR10D | 1/0 | | 144 | VDD | VDD | VDD | VDD | | 145 | PR6A | PR7A | PR9A | I/O-CS0 | | 146 | PR6B | PR7B | PR9B | 1/0 | | 147 | PR5B | PR6B | PR8B | I/O | | 148 | PR5D | PR6D | PR8D | 1/0 | | 149 | PR4A | PR5A | PR7A | I/O-RD/MPI_STRB | | 150 | PR4D | PR5D | PR5A | 1/0 | | 151 | PR3A | PR4A | PR4A | 1/0 | | 152 | PR2A | PR3A | PR3A | I/O-WR | | 153 | PR2C | PR2A | PR2A | I/O | | 154 | PR1A | PR1A | PR1A | 1/0 | | 155 | Vss | Vss | Vss | Vss | | 156 | RD_CFG | RD_CFG | RD_CFG | RD_CFG | | 157 | Vss | Vss | Vss | Vss | | 158 | Vss | Vss | Vss | Vss | | 159 | PT18D | PT22D | PT28D | I/O-SECKUR | | 160 | PT17D | PT21A | PT27A | I/O-RDY/RCLK/MPI_AL | | 161 | PT16D | PT19D | PT25D | 1/0 | | 162 | PT16A | PT19A | PT25A | 1/0 | | 163 | PT15D | PT18D | PT24D | I/O-D7 | | 164 | PT14D | PT17D | VDD5 | I/O-VDD5 | | 165 | PT14A | PT17A | PT22D | 1/0 | | 166 | PT13D | PT16D | PT21D | 1/0 | | 167 | PT13B | PT16B | PT20D | I/O-D6 | | 168 | VDD | VDD | VDD | VDD | Table 69. OR3C/T55, OR3C/T80, and OR3T125 208-Pin SQFP2 Pinout (continued) | Pin | OR3C/T55 Pad | OR3C/T80 Pad | OR3T125 Pad | Function | |-----|--------------|--------------|-------------|-------------| | 169 | PT12D | PT15D | PT19D | 1/0 | | 170 | PT12C | PT15B | PT19A | 1/0 | | 171 | PT12B | PT15A | PT18D | 1/0 | | 172 | PT12A | PT14C | PT18A | I/O-D5 | | 173 | PT11D | PT14B | PT17D | 1/0 | | 174 | PT11C | PT13D | PT17A | 1/0 | | 175 | PT11B | PT13C | PT16D | I/O | | 176 | PT11A | PT13A | PT16A | I/O-D4 | | 177 | Vss | Vss | Vss | Vss | | 178 | ECKT | ECKT | ECKT | ECKT | | 179 | PT10C | PT12C | PT15C | 1/0 | | 180 | PT10B | PT12B | PT15B | 1/0 | | 181 | PT10A | PT12A | PT15A | I/O-D3 | | 182 | Vss | Vss | Vss | Vss | | 183 | PT9D | PT11D | PT14D | 1/0 | | 184 | PT9C | PT11C | PT14C | 1/0 | | 185 | PT9B | PT11B | VDD5 | I/O-VDD5 | | 186 | PT9A | PT11A | PT14A | I/O-D2 | | 187 | Vss | Vss | Vss | Vss | | 188 | PT8D | PT10D | PT13D | I/O-D1 | | 189 | PT8C | PT10B | PT13A | 1/0 | | 190 | PT8B | PT10A | PT12D | 1/0 | | 191 | PT8A | PT9C | PT12A | I/O-D0/DIN | | 192 | PT7D | PT9B | PT11D | 1/0 | | 193 | PT7C | PT8D | PT11A | I/O | | 194 | PT7B | PT8C | PT10D | I/O | | 195 | PT7A | PT8A | PT10A | I/O-DOUT | | 196 | VDD | VDD | VDD | VDD | | 197 | PT6D | PT7D | PT9D | 1/0 | | 198 | PT6A | PT7A | PT8A | I/O | | 199 | PT5C | PT6C | PT7A | 1/0 | | 200 | PT5A | PT6A | PT6A | I/O-TDI | | 201 | PT4A | PT5A | PT5A | 1/0 | | 202 | PT3A | PT4A | PT4A | I/O-TMS | | 203 | PT2C | PT3A | РТЗА | 1/0 | | 204 | PT2A | PT2A | PT2A | I/O | | 205 | PT1D | PT1D | PT1D | 1/0 | | 206 | PT1A | PT1A | PT1A | I/O-TCK | | 207 | Vss | Vss | Vss | Vss | | 208 | RD_DATA | RD_DATA | RD_DATA | RD_DATA/TDO | Table 70. OR3C/T55, OR3C/T80, and OR3T125 240-Pin SQFP2 Pinout | Pin | OR3C/T55 | OR3C/T80 | OR3T125 | Function | |-----|-------------|-------------|---------|----------------| | 1 | Vss | Vss | Vss | Vss | | 2 | VDD | VDD | VDD | VDD | | 3 | PL1D | PL1D | PL1D | 1/0 | | 4 | PL1C | PL1C | PL1C | 1/0 | | 5 | PL1B | PL1B | PL1B | 1/0 | | 6 | PL2D | PL2D | PL2D | I/O-A0/MPI_BE0 | | 7 | Vss | Vss | Vss | Vss | | 8 | PL3D | PL4D | VDD5 | I/O-VDD5 | | 9 | PL3A | PL4A | PL5D | 1/0 | | 10 | PL4D | PL5D | PL6D | 1/0 | | 11 | PL4A | PL5A | PL7D | I/O-A1/MPI_BE1 | | 12 | PL5A | PL6A | PL8A | I/O-A2 | | 13 | PL6D | PL7D | PL9D | 1/0 | | 14 | PL6B | PL7B | PL9B | 1/0 | | 15 | PL6A | PL7A | PL9A | I/O-A3 | | 16 | VDD | VDD | VDD | VDD | | 17 | PL7D | PL8D | PL10D | 1/0 | | 18 | PL7C | PL8A | PL10A | 1/0 | | 19 | PL7B | PL9D | PL11D | 1/0 | | 20 | PL7A | PL9B | PL11A | I/O-A4 | | 21 | PL8D | PL9A | PL12D | I/O-A5 | | 22 | PL8C | PL10C | PL12A | 1/0 | | 23 | PL8B | PL10B | PL13D | 1/0 | | 24 | PL8A | PL10A | PL13A | I/O-A6 | | 25 | Vss | Vss | Vss | Vss | | 26 | ECKL | ECKL | ECKL | ECKL | | 27 | PL9C | PL11C | PL14C | I/O | | 28 | PL9B | PL11B | PL14B | 1/0 | | 29 | PL9A | PL11A | PL14A | I/O-A7/MPI_CLK | | 30 | <b>V</b> DD | <b>V</b> DD | VDD | VDD | | 31 | PL10D | PL12D | PL15D | 1/0 | | 32 | PL10C | PL12C | VDD5 | I/O-VDD5 | | 33 | PL10B | PL12B | PL15B | 1/0 | | 34 | PL10A | PL12A | PL15A | I/O-A8/MPI_RW | | 35 | Vss | Vss | Vss | Vss | | 36 | PL11D | PL13D | PL16D | I/O-A9/MPI_ACK | | 37 | PL11C | PL13B | PL16A | I/O | | 38 | PL11B | PL13A | PL17D | I/O | | 39 | PL11A | PL14C | PL17A | I/O-A10/MPI_BI | | 40 | PL12D | PL14B | PL18D | I/O | | 41 | PL12C | PL15C | PL18A | 1/0 | Table 70. OR3C/T55, OR3C/T80, and OR3T125 240-Pin SQFP2 Pinout (continued) | Pin | OR3C/T55 | OR3C/T80 | OR3T125 | Function | |-----|----------|----------|---------|-----------------| | 42 | PL12B | PL15B | PL19D | 1/0 | | 43 | PL12A | PL15A | PL19A | I/O-A11/MPI_IRC | | 44 | VDD | VDD | VDD | VDD | | 45 | PL13D | PL16D | PL20D | I/O-A12 | | 46 | PL13B | PL16B | PL20B | I/O | | 47 | PL14D | PL17D | PL21D | 1/0 | | 48 | PL14B | PL17B | PL21B | I/O-A13 | | 49 | PL14A | PL17A | PL21A | 1/0 | | 50 | PL15D | PL18D | PL22D | I/O | | 51 | PL15B | PL18B | PL23D | 1/0 | | 52 | PL16D | PL19D | PL24A | I/O-A14 | | 53 | Vss | Vss | Vss | Vss | | 54 | PL17D | PL20D | PL26D | I/O | | 55 | PL17A | PL21D | PL27D | 1/0 | | 56 | PL18C | PL21A | PL27A | I/O-SECKLL | | 57 | PL18A | PL22A | PL28A | I/O-A15 | | 58 | Vss | Vss | Vss | Vss | | 59 | CCLK | CCLK | CCLK | CCLK | | 60 | VDD | Vod | VDD | VDD | | 61 | Vss | Vss | Vss | Vss | | 62 | Vss | Vss | Vss | Vss | | 63 | PB1A | PB1A | PB1A | I/O-A16 | | 64 | PB1D | PB2A | PB2A | 1/0 | | 65 | PB2A | PB2D | VDD5 | I/O-VDD5 | | 66 | PB2D | PB3D | PB3D | 1/0 | | 67 | Vss | Vss | Vss | Vss | | 68 | PB3D | PB4D | PB4D | I/O-A17 | | 69 | PB4D | PB5D | PB5D | 1/0 | | 70 | PB5A | PB6A | PB6A | 1/0 | | 71 | PB5B | PB6B | PB6D | 1/0 | | 72 | PB5D | PB6D | PB7D | 1/0 | | 73 | PB6A | PB7A | PB8A | 1/0 | | 74 | PB6B | PB7B | PB8D | 1/0 | | 75 | PB6D | PB7D | PB9D | 1/0 | | 76 | VDD | VDD | VDD | VDD | | 77 | PB7A | PB8A | PB10A | 1/0 | | 78 | PB7B | PB8D | PB10D | 1/0 | | 79 | PB7C | PB9A | PB11A | 1/0 | | 80 | PB7D | PB9C | PB11D | 1/0 | | 81 | PB8A | PB9D | PB12A | 1/0 | | 82 | PB8B | PB10A | PB12D | 1/0 | Table 70. OR3C/T55, OR3C/T80, and OR3T125 240-Pin SQFP2 Pinout (continued) | Pin | OR3C/T55 | OR3C/T80 | OR3T125 | Function | |-----|----------|----------|---------|-------------| | 83 | PB8C | PB10B | PB13A | I/O | | 84 | PB8D | PB10D | PB13D | 1/0 | | 85 | Vss | Vss | Vss | Vss | | 86 | PB9A | PB11A | PB14A | 1/0 | | 87 | PB9B | PB11B | PB14B | 1/0 | | 88 | PB9C | PB11C | PB14C | 1/0 | | 89 | PB9D | PB11D | PB14D | 1/0 | | 90 | Vss | Vss | Vss | Vss | | 91 | ECKB | ECKB | ECKB | ECKB | | 92 | PB10B | PB12B | PB15B | 1/0 | | 93 | PB10C | PB12C | PB15C | I/O | | 94 | PB10D | PB12D | PB15D | I/O | | 95 | Vss | Vss | Vss | Vss | | 96 | PB11A | PB13A | VDD5 | I/O-VDD5 | | 97 | PB11B | PB13B | PB16D | I/O | | 98 | PB11C | PB13C | PB17A | 1/0 | | 99 | PB11D | PB14A | PB17D | 1/0 | | 100 | PB12A | PB14B | PB18A | I/O-HDC | | 101 | PB12B | PB14D | PB18D | 1/0 | | 102 | PB12C | PB15A | PB19A | 1/0 | | 103 | PB12D | PB15D | PB19D | 1/0 | | 104 | VDD | VDD | DaV | VDD | | 105 | PB13A | PB16A | PB20A | I/O-LDC | | 106 | PB13D | PB16D | PB21D | I/O | | 107 | PB14A | PB17A | PB22A | 1/0 | | 108 | PB14D | PB17D | PB23D | 1/0 | | 109 | PB15A | PB18A | PB24A | I/O-INIT | | 110 | PB15D | PB18D | PB24D | 1/0 | | 111 | PB16A | PB19A | PB25A | 1/0 | | 112 | PB16D | PB19D | PB25D | 1/0 | | 113 | Vss | Vss | Vss | Vss | | 114 | PB17A | PB20A | PB26A | 1/0 | | 115 | PB17D | PB21A | PB27A | 1/0 | | 116 | PB18A | PB21D | PB27D | I/O | | 117 | PB18D | PB22D | PB28D | I/O | | 118 | Vss | Vss | Vss | Vss | | 119 | DONE | DONE | DONE | DONE | | 120 | VDD | VDD | VDD | <b>V</b> DD | | 121 | Vss | Vss | Vss | Vss | | 122 | RESET | RESET | RESET | RESET | | 123 | PRGM | PRGM | PRGM | PRGM | Table 70. OR3C/T55, OR3C/T80, and OR3T125 240-Pin SQFP2 Pinout (continued) | Pin | OR3C/T55 | OR3C/T80 | OR3T125 | Function | |-----|----------|----------|---------|----------| | 124 | PR18A | PR22A | PR28A | I/O-M0 | | 125 | PR18C | PR22D | PR28D | 1/0 | | 126 | PR18D | PR21A | PR27A | 1/0 | | 127 | PR17B | PR20A | PR26A | I/O | | 128 | Vss | Vss | Vss | Vss | | 129 | PR16A | PR19A | PR25A | I/O | | 130 | PR16D | PR19D | PR24A | I/O | | 131 | PR15A | PR18A | PR23A | 1/0 | | 132 | PR15C | PR18C | PR23D | 1/0 | | 133 | PR15D | PR18D | PR22D | I/O-M1 | | 134 | PR14A | PR17A | PR21A | I/O | | 135 | PR14D | PR17D | VDD5 | I/O-VDD5 | | 136 | PR13A | PR16A | PR20A | 1/0 | | 137 | VDD | Voo | VDD | VDD | | 138 | PR12A | PR15A | PR19A | I/O-M2 | | 139 | PR12B | PR15D | PR19D | 1/0 | | 140 | PR12C | PR14A | PR18A | 1/0 | | 141 | PR12D | PR14C | PR18D | I/O | | 142 | PR11A | PR14D | PR17A | I/O-M3 | | 143 | PR11B | PR13A | PR17D | I/O | | 144 | PR11C | PR13B | PR16A | 1/0 | | 145 | PR11D | PR13D | PR16D | I/O | | 146 | Vss | Vss | Vss | Vss | | 147 | PR10A | PR12A | PR15A | I/O | | 148 | PR10B | PR12B | PR15B | 1/0 | | 149 | PR10C | PR12C | PR15C | 1/0 | | 150 | PR10D | PR12D | PR15D | I/O | | 151 | VDD | VDD | VDD | VDD | | 152 | ECKR | ECKR | ECKR | ECKR | | 153 | PR9B | PR11B | PR14B | 1/0 | | 154 | PR9C | PR11C | PR14C | 1/0 | | 155 | PR9D | PR11D | PR14D | 1/0 | | 156 | Vss | Vss | Vss | Vss | | 157 | PR8A | PR10A | VDD5 | I/O-VDD5 | | 158 | PR8B | PR10C | PR13D | 1/0 | | 159 | PR8C | PR10D | PR12A | 1/0 | | 160 | PR8D | PR9B | PR12D | 1/0 | | 161 | PR7A | PR9C | PR11A | I/O-CS1 | | 162 | PR7B | PR9D | PR11D | 1/0 | | 163 | PR7C | PR8A | PR10A | I/O | | 164 | PR7D | PR8D | PR10D | I/O | Table 70. OR3C/T55, OR3C/T80, and OR3T125 240-Pin SQFP2 Pinout (continued) | Pin | OR3C/T55 | OR3C/T80 | OR3T125 | Function | |-----|----------|----------|---------|--------------------------| | 165 | VDD | VDD | VDD | VDD | | 166 | PR6A | PR7A | PR9A | I/O-CS0 | | 167 | PR6B | PR7B | PR9B | 1/0 | | 168 | PR5B | PR6B | PR8B | 1/0 | | 169 | PR5D | PR6D | PR8D | 1/0 | | 170 | PR4A | PR5A | PR7A | I/O-RD/MPI_STRE | | 171 | PR4B | PR5B | PR6A | 1/0 | | 172 | PR4D | PR5D | PR5A | 1/0 | | 173 | PR3A | PR4A | PR4A | 1/0 | | 174 | Vss | Vss | Vss | Vss | | 175 | PR2A | PR3A | PR3A | I/O-WR | | 176 | PR2C | PR2A | PR2A | 1/0 | | 177 | PR1A | PR1A | PR1A | 1/0 | | 178 | PR1D | PR1D | PR1D | 1/0 | | 179 | Vss | Vss | Vss | Vss | | 180 | RD_CFG | RD_CFG | AD_CFG | RD_CFG | | 181 | Vss | Vss | Vss | Vss | | 182 | VDD | VDD | VDD | VDD | | 183 | Vss | Vss | Vss | Vss | | 184 | PT18D | PT22D | PT28D | I/O-SECKUR | | 185 | PT18B | PT22A | PT28A | 1/0 | | 186 | PT18A | PT21D | PT27D | 1/0 | | 187 | PT17D | PT21A | PT27A | I/O-RDY/RCLK/<br>MPI_ALE | | 188 | Vss | Vss | Vss | Vss | | 189 | PT16D | PT19D | PT25D | 1/0 | | 190 | PT16C | PT19C | PT25C | 1/0 | | 191 | PT16A | PT19A | PT25A | 1/0 | | 192 | PT15D | PT18D | PT24D | I/O-D7 | | 193 | PT14D | PT17D | VDD5 | I/O-VDD5 | | 194 | PT14A | PT17A | PT22D | 1/0 | | 195 | PT13D | PT16D | PT21D | 1/0 | | 196 | PT13B | PT16B | PT20D | I/O-D6 | | 197 | VDD | Von | VDD | VDD | | 198 | PT12D | PT15D | PT19D | 1/0 | | 199 | PT12C | PT15B | PT19A | 1/0 | | 200 | PT12B | PT15A | PT18D | 1/0 | | 201 | PT12A | PT14C | PT18A | I/O-D5 | | 202 | PT11D | PT14B | PT17D | 1/0 | | 203 | PT11C | PT13D | PT17A | 1/0 | | 204 | PT11B | PT13C | PT16D | 1/0 | Table 70. OR3C/T55, OR3C/T80, and OR3T125 240-Pin SQFP2 Pinout (continued) | Pin | OR3C/T55 | OR3C/T80 | OR3T125 | Function | |-----|----------|----------|---------|-------------| | 205 | PT11A | PT13A | PT16A | I/O-D4 | | 206 | Vss | Vss | Vss | Vss | | 207 | ECKT | ECKT | ECKT | ECKT | | 208 | PT10C | PT12C | PT15C | 1/0 | | 209 | PT10B | PT12B | PT15B | 1/0 | | 210 | PT10A | PT12A | PT15A | I/O-D3 | | 211 | Vss | Vss | Vss | Vss | | 212 | PT9D | PT11D | PT14D | 1/0 | | 213 | PT9C | PT11C | PT14C | 1/0 | | 214 | PT9B | PT11B | VDD5 | I/O-VDD5 | | 215 | PT9A | PT11A | PT14A | I/O-D2 | | 216 | Vss | Vss | Vss | Vss | | 217 | PT8D | PT10D | PT13D | I/O-D1 | | 218 | PT8C | PT10B | PT13A | 1/0 | | 219 | PT8B | PT10A | PT12D | 1/0 | | 220 | PT8A | PT9C | PT12A | I/O-D0/DIN | | 221 | PT7D | PT9B | PT11D | 1/0 | | 222 | PT7C | PT8D | PT11A | 1/0 | | 223 | PT7B | PT8C | PT10D | I/O | | 224 | PT7A | PT8A | PT10A | I/O-DOUT | | 225 | VDD | VDD | VDD | VDD | | 226 | PT6D | PT7D | PT9D | 1/0 | | 227 | PT6A | PT7A | PT8A | 1/0 | | 228 | PT5C | PT6C | PT7A | 1/0 | | 229 | PT5A | PT6A | PT6A | I/O-TDI | | 230 | PT4D | PT5D | PT5D | 1/0 | | 231 | PT4A | PT5A | PT5A | 1/0 | | 232 | PT3D | PT4D | PT4D | 1/0 | | 233 | PT3A | PT4A | PT4A | I/O-TMS | | 234 | Vss | Vss | Vss | Vss | | 235 | PT2C | PT3A | PT3A | 1/0 | | 236 | PT2A | PT2A | PT2A | 1/0 | | 237 | PT1D | PT1D | PT1D | 1/0 | | 238 | PT1A | PT1A | PT1A | I/O-TCK | | 239 | Vss | Vss | Vss | Vss | | 240 | RD_DATA | RD_DATA | RD_DATA | RD_DATA/TDO | Table 71. OR3C/T55 256-Pin PBGA Pinout | Pin | OR3C/T55 | Function | |-----|----------|-----------------| | B1 | VDD | VDD | | C2 | PL1D | 1/0 | | D2 | PL1C | 1/0 | | D3 | PL1B | 1/0 | | E4 | PL2D | I/O-A0/MPI BEO | | C1 | PL2C | 1/0 | | D1 | PL2B | 1/0 | | E3 | PL2A | 1/0 | | E2 | PL3D | I/O-VDD5 | | E1 | PL3A | 1/0 | | F3 | PL4D | 1/0 | | G4 | PL4A | I/O-A1/MPI_BET | | F2 | PL5D | 1/0 | | F1 | PL5A | I/O-A2 | | G3 | PL6D | 1/0 | | G2 | PL6B | 1/0 | | G1 | PL6A | I/O-A3 | | H3 | PL7D | 1/0 | | H2 | PL7C | 1/0 | | H1 | PL7B | 1/0 | | | PL7A | 1/O-A4 | | J3 | PL8D | I/O-A5 | | J2 | PL8C | 1/0 | | J1 | PL8B | 1/0 | | K2 | PL8A | I/O-A6 | | K3 | ECKL | ECKL | | K1 | PL9C | 1/0 | | L1 | PL9B | 1/0 | | L2 | PL9A | I/O-A7/MPI CLK | | L3 | PL10D | 1/0 | | L4 | PL10C | I/O-VDD5 | | M1 | PL10B | 1/0 | | M2 | PL10A | I/O-A8/MPI_RW | | M3 | PL11D | I/O-A9/MPL ACK | | M4 | PL11C | 1/0 | | N1 | PL11B | 1/0 | | N2 | PL11A | I/O-A10/MPI_BI | | N3 | PL12D | 1/0 | | P1 | PL12C | 1/0 | | P2 | PL12B | 1/0 | | R1 | PL12A | I/O-A11/MPI_IRQ | | P3 | PL13D | 1/O-A12 | | R2 | PL13B | 1/0 | | T1 | PL14D | 1 1/0 | | P4 | PL14B | I/O-A13 | | F# | FL14D | 1/U-A13 | | Pin | OR3C/T55 | Function | |------------|----------|------------| | R3 | PL14A | 1/0 | | T2 | PL15D | 1/0 | | U1 | PL15B | 1/0 | | T3 | PL16D | I/O-A14 | | U2 | PL17D | I/O-VDD5 | | V1 | PL17C | 1/0 | | T4 | PL17B | 1/0 | | U3 | PL17A | 1/0 | | V2 | PL18D | 1/0 | | W1 | PL18C | I/O-SECKLL | | V3 | PL18B | I/O | | W2 | PL18A | I/O-A15 | | Y1 | CCLK | CCLK | | W3 | | NC NC | | Y2 | PB1A | I/O-A16 | | W4 | PB1C | 1/0 | | V4 | PB1D | 1/0 | | U5 | PB2A | I/O-VDD5 | | Y3 | PB2B | 1/O-V003 | | Y4 | PB2C | 1/0 | | V5 | PB2D | 1/0 | | W5 | PB3D | I/O-A17 | | Y5 | PB4D | 1/0-217 | | V6 | PB5A | 1/0 | | U7 | PB5B | 1/0 | | W6 | PB5D | I/O | | Y6 | PB6A | 1/0 | | V7 | PB6B | 1/0 | | W7 | PB6D | 1/0 | | Y7 | PB7A | 1/0 | | V8 | PB7B | 1/0 | | W8 | PB7C | 1/O | | Y8 | PB7D | 1/0 | | U9 | PB8A | 1/0 | | V9 | PB8B | 1/0 | | W9 | PB8C | 1/0 | | Y9 | PB8D | 1/0 | | W10 | PB9A | 1/0 | | V10<br>V10 | PB9B | 1/0 | | Y10 | PB9C | 1/0 | | Y11 | PB9D | 1/0 | | W11 | ECKB | ECKB | | V11 | PB10B | I/O | | U11 | PB10C | 1/0 | | Y12 | PB10D | 1/0 | | Y 12 | עטומין | I/U | Table 71. OR3C/T55 256-Pin PBGA Pinout (continued) | Pin | OR3C/T55 | Function | |-----|----------|----------| | W12 | PB11A | I/O-VDD5 | | V12 | PB11B | I/O | | U12 | PB11C | I/O | | Y13 | PB11D | 1/0 | | W13 | PB12A | I/O-HDC | | V13 | PB12B | 1/0 | | Y14 | PB12C | 1/0 | | W14 | PB12D | I/O | | Y15 | PB13A | I/O-LDC | | V14 | PB13B | I/O | | W15 | PB13C | 1/0 | | Y16 | PB13D | 1/0 | | U14 | PB14A | 1/0 | | V15 | PB14D | 1/0 | | W16 | PB15A | I/O-INIT | | Y17 | PB15D | 1/0 | | V16 | PB16A | I/O-VDD5 | | W17 | PB16D | 1/0 | | Y18 | PB17A | 1/0 | | U16 | PB17C | 1/0 | | V17 | PB17D | 1/0 | | W18 | PB18A | 1/0 | | Y19 | PB18B | 1/0 | | V18 | PB18C | 1/0 | | W19 | PB18D | I/O | | Y20 | DONE | DONE | | W20 | RESET | RESET | | V19 | PRGM | PRGM | | U19 | PR18A | I/O-M0 | | U18 | PR18C | I/O | | T17 | PR18D | I/O | | V20 | PR17A | I/O | | U20 | PR17B | 1/0 | | T18 | PR17C | 1/0 | | T19 | PR17D | 1/0 | | T20 | PR16A | 1/0 | | R18 | PR16D | 1/0 | | P17 | PR15A | 1/0 | | R19 | PR15C | I/O | | R20 | PR15D | I/O-M1 | | P18 | PR14A | I/O | | P19 | PR14D | I/O-VDD5 | | P20 | PR13A | I/O | | N18 | PR12A | I/O-M2 | | N19 | PR12B | 1/0 | | Pin | OR3C/T55 | Function | |------------|--------------|----------------------| | N20 | PR12C | 1/0 | | M17 | PR12D | 1/0 | | M18 | PR11A | I/O-M3 | | M19 | PR11B | 1/0 | | M20 | PR11C | 1/0 | | L19 | PR11D | 1/0 | | L18 | PR10A | 1/0 | | L20 | PR10B | 1/0 | | K20 | PR10C | I/O | | K19 | PR10D | 1/0 | | K18 | ECKR | ECKR | | K17 | PR9B | 1/0 | | J20 | PR9C | 1/0 | | J19 | PR9D | I/O | | J18 | PR8A | I/O-VDD5 | | J17 | PR8B | 1/0 | | H20 | PR8C | 1/0 | | H19 | PR8D_ | 1/0 | | H18 | PR7A | I/O-CS1 | | G20 | PR7B | 1/0 | | G19 | PR7C | 1/0 | | F20 | PR7D | 1/0 | | G18 | PR6A | I/O-CS0 | | F19 | PR6B | 1/0 | | E20 | PR5B | 1/0 | | G17 | PR5D | 1/0 | | F18 | PR4A | I/O-RD/MPI_STRB | | E19 | PR4B | 1/0 | | D20 | PR4D | 1/0 | | E18 | PR3A | I/O-VDD5 | | D19<br>C20 | PR2A<br>PR2B | I/O-WR | | E17 | PR2C | 1/0 | | D18 | PR2D | 1/0 | | C19 | PR1A | 1/0 | | B20 | PR1B | 1/0 | | C18 | PR1C | 1/0 | | B19 | PR1D | 1/0 | | A20 | RD_CFG | RD_CFG | | A19 | PT18D | I/O-SECKUR | | B18 | PT18C | 1/0 0201011 | | B17 | PT18B | 1/0 | | C17 | PT18A | 1/0 | | D16 | PT17D | I/O-RDY/RCLK/MPI_ALE | | A18 | PT17A | 1/0 | | | , | | Table 71. OR3C/T55 256-Pin PBGA Pinout (continued) | Pin | OR3C/T55 | Function | |-----|----------|------------| | A17 | PT16D | 1/0 | | C16 | PT16C | 1/0 | | B16 | PT16A | 1/0 | | A16 | PT15D | I/O-D7 | | C15 | PT15A | 1/0 | | D14 | PT14D | I/O-VDD5 | | B15 | PT14A | 1/0 | | A15 | PT13D | 1/0 | | C14 | PT13B | I/O-D6 | | B14 | PT13A | 1/0 | | A14 | PT12D | 1/0 | | C13 | PT12C | 1/0 | | B13 | PT12B | 1/0 | | A13 | PT12A | I/O-D5 | | D12 | PT11D | I/O | | C12 | PT11C | I/O | | B12 | PT11B | 1/0 | | A12 | PT11A | I/O-D4 | | B11 | ECKT | ECKT | | C11 | PT10C | 1/0 | | A11 | PT10B | I/O | | A10 | PT10A | I/O-D3 | | B10 | PT9D | 1/0 | | C10 | PT9C | I/O | | D10 | PT9B | I/O-VDD5 | | A9 | PT9A | I/O-D2 | | B9 | PT8D | I/O-D1 | | C9 | PT8C | 1/0 | | D9 | PT8B | 1/0 | | A8 | PT8A | I/O-D0/DIN | | B8 | PT7D | 1/0 | | C8 | PT7C | 1/0 | | A7 | PT7B | I/O | | B7 | PT7A | I/O-DOUT | | A6 | PT6D | I/O | | C7 | PT6A | 1/0 | | B6 | PT5C | I/O | | A5 | PT5A | I/O-TDI | | D7 | PT4D | I/O | | C6 | PT4A | I/O-VDD5 | | B5 | PT3D | 1/0 | | A4 | PT3A | I/O-TMS | | C5 | PT2D | 1/0 | | B4 | PT2C | I/O | | A3 | PT2B | 1/0 | | D5 | PT2A | 1/0 | | | 1 | 1/ 🗸 | | OR3C/T55 | Function | |----------|--------------------------------------------------------------------| | PT1D | 1/0 | | PT1C | 1/0 | | PT1B | 1/0 | | PT1A | I/O-TCK | | RD_DATA | RD DATA/TDO | | Vss | Vss | Vss | | Vss | Vss | | Vss | Vss | | | Vss | | Vss VDD | VDD | | VDD | VDD | | VDD | aav | | Voo | VDD | | VDD | VDD | | VDD | VDD | | VDD | VDD | | VDD | VDD | | VDD | VDD | | VDD | VDD | | VDO | VDD | | VDD | VDD | | | PT1D PT1C PT1B PT1A RD_DATA VSS VSS VSS VSS VSS VSS VSS VSS VSS VS | Table 72. OR3C/T55 and OR3C/T80 352-Pin PBGA Pinout | Pin | OR3C/T55 | OR3C/T80 | Function | |-----|----------|----------|----------------| | B1 | PL1D | PL1D | 1/0 | | C2 | PL1C | PL1C | 1/0 | | C1 | PL1B | PL1B | 1/0 | | D2 | PL1A | PL1A | 1/0 | | D3 | PL2D | PL2D | I/O-A0/MPI_BE0 | | D1 | PL2C | PL2A | 1/0 | | E2 | PL2B | PL3D | I/O | | E4 | ***** | PL3B | I/O | | E3 | PL2A | PL3A | 1/0 | | E1 | PL3D | PL4D | I/O-VDD5 | | F2 | PL3C | PL4C | 1/0 | | G4 | PL3B | PL4B | 1/0 | | F3 | PL3A | PL4A | I/O | | F1 | PL4D | PL5D | 1/0 | | G2 | PL4C | PL5C | 1/0 | | G1 | PL4B | PL5B | 1/0 | | G3 | PL4A | PL5A | I/O-A1/MPI_BE1 | | H2 | PL5D | PL6D | I/O | | J4 | PL5C | PL6C | 1/0 | | H1 | PL5B | PL6B | I/O | | H3 | PL5A | PL6A | 1/O-A2 | | J2 | PL6D | PL7D | I/O | | J1 | PL6C | PL7C | I/O | | K2 | PL6B | PL7B | 1/0 | | J3 | PL6A | PL7A | I/O-A3 | | K1 | PL7D | PL8D | 1/0 | | K4 | PL7C | PL8A | I/O | | L2 | PL7B | PL9D | 1/0 | | K3 | PL7A | PL9B | I/O-A4 | | L1 | PL8D | PL9A | I/O-A5 | | M2 | PL8C | PL10C | 1/0 | | M1 | PL8B | PL10B | 1/0 | | L3 | PL8A | PL10A | I/O-A6 | | N2 | ECKL | ECKL | ECKL | | M4 | PL9C | PL11C | I/O | | N1 | PL9B | PL11B | I/O | | M3 | PL9A | PL11A | I/O-A7/MPI_CLK | | P2 | PL10D | PL12D | 1/0 | | P4 | PL10C | PL12C | I/O-VDD5 | | P1 | PL10B | PL12B | 1/0 | | N3 | PL10A | PL12A | I/O-A8/MPI_RW | | R2 | PL11D | PL13D | I/O-A9/MPI_ACK | | P3 | PL11C | PL13B | I/O | | R1 | PL11B | PL13A | I/O | | T2 | PL11A | PL14C | I/O-A10/MPI_BI | Table 72. OR3C/T55 and OR3C/T80 352-Pin PBGA Pinout (continued) | Pin | OR3C/T55 | OR3C/T80 | Function | |-----|----------|----------|-----------------| | R3 | PL12D | PL14B | 1/0 | | T1 | PL12C | PL15C | I/O | | R4 | PL12B | PL15B | 1/0 | | U2 | PL12A | PL15A | I/O-A11/MPI_IRQ | | T3 | PL13D | PL16D | I/O-A12 | | U1 | PL13C | PL16C | 1/0 | | U4 | PL13B | PL16B | 1/0 | | V2 | PL13A | PL16A | 1/0 | | U3 | PL14D | PL17D | 1/0 | | V1 | PL14C | PL17C | 1/0 | | W2 | PL14B | PL17B | I/O-A13 | | W1 | PL14A | PL17A | 1/0 | | V3 | PL15D | PL18D | 1/0 | | Y2 | PL15C | PL18C | 1/0 | | W4 | PL15B | PL18B | 1/0 | | Y1 | PL15A | PL18A | 1/0 | | W3 | PL16D | PL19D | I/O-A14 | | AA2 | PL16C | PL19C | 1/0 | | Y4 | PL16B | PL19B | 1/0 | | AA1 | PL16A | PL19A | 1/0 | | Y3 | PL17D | PL20D | 1/O-VDD5 | | AB2 | PL17C | PL20C | 1/0 | | AB1 | PL17B | PL20A | 1/0 | | AA3 | PL17A | PL21D | 1/0 | | AC2 | PL18D | PL21C | 1/0 | | AB4 | PL18C | PL21A | I/O-SECKLL | | AC1 | PL18B | PL22D | 1/0 | | AB3 | | PL22C | 1/0 | | AD2 | | PL22B | 1/0 | | AC3 | PL18A | PL22A | I/O-A15 | | AD1 | CCLK | CCLK | CCLK | | AF2 | PB1A | PB1A | I/O-A16 | | AE3 | | PB1B | 1/0 | | AF3 | PB1B | PB1C | 1/0 | | AE4 | PB1C | PB1D | 1/0 | | AD4 | PB1D | PB2A | I/O | | AF4 | PB2A | PB2D | I/O-VDD5 | | AE5 | PB2B | PB3A | 1/0 | | AC5 | PB2C | PB3C | I/O | | AD5 | PB2D | PB3D | 1/0 | | AF5 | PB3A | PB4A | 1/0 | | AE6 | PB3B | PB4B | 1/0 | | AC7 | PB3C | PB4C | 1/0 | | AD6 | PB3D | PB4D | I/O-A17 | | AF6 | PB4A | PB5A | I/O | Table 72. OR3C/T55 and OR3C/T80 352-Pin PBGA Pinout (continued) | Pin | OR3C/T55 | OR3C/T80 | Function | |------|----------|----------|----------| | AE7 | PB4B | PB5B | 1/0 | | AF7 | PB4C | PB5C | 1/0 | | AD7 | PB4D | PB5D | 1/0 | | AE8 | PB5A | PB6A | 1/0 | | AC9 | PB5B | PB6B | 1/0 | | AF8 | PB5C | PB6C | 1/0 | | AD8 | PB5D | PB6D | 1/0 | | AE9 | PB6A | PB7A | 1/0 | | AF9 | PB6B | PB7B | 1/0 | | AE10 | PB6C | PB7C | I/O | | AD9 | PB6D | PB7D | 1/0 | | AF10 | PB7A | PB8A | 1/0 | | AC10 | PB7B | PB8D | I/O | | AE11 | PB7C | PB9A | I/O | | AD10 | PB7D | PB9C | I/O | | AF11 | PB8A | PB9D | 1/0 | | AE12 | PB8B | PB10A | 1/0 | | AF12 | PB8C | PB10B | 1/0 | | AD11 | PB8D | PB10D | 1/0 | | AE13 | PB9A | PB11A | I/O | | AC12 | PB9B | PB11B | 1/0 | | AF13 | PB9C | PB11C | 1/0 | | AD12 | PB9D | PB11D | 1/0 | | AE14 | ECKB | ECKB | ECKB | | AC14 | PB10B | PB12B | 1/0 | | AF14 | PB10C | PB12C | 1/0 | | AD13 | PB10D | PB12D | 1/0 | | AE15 | PB11A | PB13A | I/O-VDD5 | | AD14 | PB11B | PB13B | 1/0 | | AF15 | PB11C | PB13C | 1/0 | | AE16 | PB11D | PB14A | 1/0 | | AD15 | PB12A | PB14B | I/O-HDC | | AF16 | PB12B | PB14D | 1/0 | | AC15 | PB12C | PB15A | 1/0 | | AE17 | PB12D | PB15D | 1/0 | | AD16 | PB13A | PB16A | I/O-LDC | | AF17 | PB13B | PB16B | I/O | | AC17 | PB13C | PB16C | 1/0 | | AE18 | PB13D | PB16D | 1/0 | | AD17 | PB14A | PB17A | I/O | | AF18 | PB14B | PB17B | I/O | | AE19 | PB14C | PB17C | 1/0 | | AF19 | PB14D | PB17D | 1/0 | | AD18 | PB15A | PB18A | I/O-INIT | | AE20 | PB15B | PB18B | 1/0 | Table 72. OR3C/T55 and OR3C/T80 352-Pin PBGA Pinout (continued) | OR3C/T55 | OR3C/T80 | Function | |----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PB15C | PB18C | I/O | | PB15D | PB18D | 1/0 | | PB16A | PB19A | I/O-VDD5 | | PB16B | PB19B | 1/0 | | PB16C | PB19C | 1/0 | | PB16D | PB19D | I/O | | PB17A | PB20A | I/O | | PB17B | PB20B | 1/0 | | PB17C | PB20D | 1/0 | | PB17D | PB21A | I/O | | | PB21B | 1/0 | | PB18A | | 1/0 | | PB18B | PB22A | 1/0 | | PB18C | PB22B | I/O | | | · | 1/0 | | PB18D | | 1/0 | | | <del> </del> | DONE | | | 1 = ( | RESET | | | I | PRGM | | PR18A | PB22A | I/O-M0 | | | | 1/0 | | | | 1/0 | | | | 1/0 | | | 1 | 1/0 | | | | 1/0 | | | | 1/0 | | | 1 | I/O | | | | 1/0 | | | | 1/0 | | | 1 | 1/0 | | | | 1/0 | | | | 1/0 | | | 1 | 1/0 | | | | 1/0 | | | | I/O-M1 | | | PR17A | I/O | | | 1 | 1/0 | | | | 1/0 | | | | I/O-VDD5 | | | | I/O | | | <u> </u> | 1/0 | | | | 1/0 | | | l | 1/0 | | | | I/O-M2 | | PR12B | PR15D | 1/0 | | | PB15C PB15D PB16A PB16B PB16C PB16D PB17A PB17B PB17C PB17D PB18A PB18B PB18C PB18C PB18B PR18C PR18B PR18C PR18B PR18C PR18B PR18C PR18B PR18C PR18D PR17A PR17B PR17C PR17D PR17B PR17C PR17D PR16A PR16B PR16C PR16D PR15A PR16B PR16C PR16D PR15A PR15B PR16C PR16D PR15A PR18B PR16C PR16D PR15A PR16B PR15B PR15C PR15D PR14A PR14B PR14C PR14D PR13A PR13B PR13C PR13D PR12A | PB15C PB18D PB15D PB18D PB16A PB19A PB16B PB19B PB16C PB19B PB16D PB19D PB16D PB19D PB17A PB20A PB17B PB20B PB17B PB20B PB17C PB20D PB20D PB21A PB21D PB21B PB18A PB21D PB18B PB22A PB18C PB22B DONE DONE RESET RESET PRGM PRGM PR18A PR22A PR18B PR22A PR18B PR22A PR18C PR22D PR18C PR22D PR18D PR21A PR17A PR21D PR17B PR20A PR17B PR20A PR17C PR20B PR16A PR19A PR16B PR19B PR16C | Table 72. OR3C/T55 and OR3C/T80 352-Pin PBGA Pinout (continued) | Pin | OR3C/T55 | OR3C/T80 | Function | |-----|----------|----------|-----------------| | U24 | PR12C | PR14A | 1/0 | | T26 | PR12D | PR14C | 1/0 | | R25 | PR11A | PR14D | I/O-M3 | | R26 | PR11B | PR13A | 1/0 | | T24 | PR11C | PR13B | I/O | | P25 | PR11D | PR13D | 1/0 | | R23 | PR10A | PR12A | 1/0 | | P26 | PR10B | PR12B | 1/0 | | R24 | PR10C | PR12C | 1/0 | | N25 | PR10D | PR12D | 1/0 | | N23 | ECKR | ECKR | ECKR | | N26 | PR9B | PR11B | I/O | | P24 | PR9C | PR11C | I/O | | M25 | PR9D | PR11D | I/O | | N24 | PR8A | PR10A | I/O-VDD5 | | M26 | PR8B | PR10C | I/O | | L25 | PR8C | PR10D | 1/0 | | M24 | PR8D | PR9B | 1/0 | | L26 | PR7A | PR9C | I/O-CS1 | | M23 | PR7B | PR9D | 1/0 | | K25 | PR7C | PR8A | 1/0 | | L24 | PR7D | PR8D | 1/0 | | K26 | PR6A | PR7A | I/O-CS0 | | K23 | PR6B | PR7B | 1/0 | | J25 | PR6C | PR7C | 1/0 | | K24 | PR6D | PR7D | 1/0 | | J26 | PR5A | PR6A | 1/0 | | H25 | PR5B | PR6B | 1/0 | | H26 | PR5C | PR6C | 1/0 | | J24 | PR5D | PR6D | 1/0 | | G25 | PR4A | PR5A | I/O-RD/MPI_STRB | | H23 | PR4B | PR5B | 1/0 | | G26 | PR4C | PR5C | 1/0 | | H24 | PR4D | PR5D | 1/0 | | F25 | PR3A | PR4A | I/O-VDD5 | | G23 | PR3B | PR4B | 1/0 | | F26 | PR3C | PR4C | 1/0 | | G24 | PR3D | PR4D | 1/0 | | E25 | PR2A | PR3A | I/O-WR | | E26 | PR2B | PR3B | 1/0 | | F24 | - | PR3D | 1/0 | | D25 | PR2C | PR2A | 1/0 | | E23 | PR2D | PR2D | 1/0 | | D26 | PRIA | PR1A | 1/0 | | E24 | PR1B | PR1B | 1/0 | Table 72. OR3C/T55 and OR3C/T80 352-Pin PBGA Pinout (continued) | Pin | OR3C/T55 | OR3C/T80 | Function | |-----|----------|----------|----------------------| | C25 | PR1C | PR1C | I/O | | D24 | PR1D | PR1D | 1/0 | | C26 | RD_CFG | RD_CFG | RD_CFG | | A25 | PT18D | PT22D | I/O-SECKUR | | B24 | PT18C | PT22C | 1/0 | | A24 | | PT22B | I/O | | B23 | PT18B | PT22A | 1/0 | | C23 | PT18A | PT21D | 1/0 | | A23 | PT17D | PT21A | I/O-RDY/RCLK/MPI_ALE | | B22 | PT17C | PT20D | 1/0 | | D22 | PT17B | PT20C | 1/0 | | C22 | PT17A | PT20A | I/O | | A22 | PT16D | PT19D | 1/0 | | B21 | PT16C | PT19C | 1/0 | | D20 | PT16B | PT19B | 1/0 | | C21 | PT16A | PT19A | 1/0 | | A21 | PT15D | PT18D | I/O-D7 | | B20 | PT15C | PT18C | 1/0 | | A20 | PT15B | PT18B | 1/0 | | C20 | PT15A | PT18A | 1/0 | | B19 | PT14D | PT17D | I/O-VDD5 | | D18 | PT14C | PT17C | 1/0 | | A19 | PT14B | PT17B | 1/0 | | C19 | PT14A | PT17A | 1/0 | | B18 | PT13D | PT16D | 1/0 | | A18 | PT13C | PT16C | 1/0 | | B17 | PT13B | PT16B | I/O-D6 | | C18 | PT13A | PT16A | 1/0 | | A17 | PT12D | PT15D | 1/0 | | D17 | PT12C | PT15B | 1/0 | | B16 | PT12B | PT15A | 1/0 | | C17 | PT12A | PT14C | I/O-D5 | | A16 | PT11D | PT14B | 1/0 | | B15 | PT11C | PT13D | 1/0 | | A15 | PT11B | PT13C | 1/0 | | C16 | PT11A | PT13A | I/O-D4 | | B14 | ECKT | ECKT | ECKT | | D15 | PT10C | PT12C | 1/0 | | A14 | PT10B | PT12B | 1/0 | | C15 | PT10A | PT12A | I/O-D3 | | B13 | PT9D | PT11D | 1/0 | | D13 | PT9C | PT11C | 1/0 | | A13 | PT9B | PT11B | I/O-VDD5 | | C14 | PT9A | PT11A | I/O-D2 | | B12 | PT8D | PT10D | I/O-D1 | Table 72. OR3C/T55 and OR3C/T80 352-Pin PBGA Pinout (continued) | Pin | OR3C/T55 | OR3C/T80 | Function | |------|----------|----------|-------------| | C13 | PT8C | PT10B | 1/0 | | A12 | PT8B | PT10A | 1/0 | | B11 | PT8A | PT9C | I/O-D0/DIN | | C12 | PT7D | РТ9В | I/O | | A11 | PT7C | PT8D | I/O | | D12 | PT7B | PT8C | 1/0 | | B10 | PT7A | PT8A | I/O-DOUT | | C11 | PT6D | PT7D | I/O | | A10 | PT6C | PT7C | 1/0 | | D10 | PT6B | PT7B | 1/0 | | B9 | PT6A | PT7A | 1/0 | | C10 | PT5D | PT6D | I/O | | A9 | PT5C | PT6C | I/O | | B8 | PT5B | PT6B | I/O | | A8 | PT5A | PT6A | I/O-TDI | | C9 | PT4D | PT5D | 1/0 | | B7 | PT4C | PT5C | 1/0 | | D8 | PT4B | PT5B | 1/0 | | A7 | PT4A | PT5A | I/O-VDD5 | | C8 | PT3D | PT4D | 1/0 | | B6 | PT3C | PT4C | 1/0 | | D7 | PT3B | PT4B | 1/0 | | A6 | PT3A | PT4A | I/O-TMS | | C7 | PT2D | PT3D | 1/0 | | B5 | PT2C | PT3A | 1/0 | | A5 | PT2B | PT2D | 1/0 | | C6 | | PT2C | 1/0 | | B4 | | PT2B | 1/0 | | D5 | PT2A | PT2A | 1/0 | | A4 | PT1D | PT1D | 1/0 | | C5 | PT1C | PT1C | 1/0 | | B3 | PT1B | PT1B | 1/0 | | C4 | PT1A | PT1A | I/O-TCK | | A3 | RD_DATA | RD_DATA | RD_DATA/TDO | | A1 | Vss | Vss | Vss | | A2 | Vss | Vss | Vss | | A26 | Vss | Vss | Vss | | AC13 | Vss | Vss | Vss | | AC18 | Vss | Vss | Vss | | AC23 | Vss | Vss | Vss | | AC4 | Vss | Vss | Vss | | AC8 | Vss | Vss | Vss | | AD24 | Vss | Vss | Vss | | AD3 | Vss | Vss | Vss | | AE1 | Vss | Vss · | Vss | Table 72. OR3C/T55 and OR3C/T80 352-Pin PBGA Pinout (continued) | Pin | OR3C/T55 | OR3C/T80 | Function | |------|----------|----------|----------| | AE2 | Vss | Vss | Vss | | AE25 | Vss | Vss | Vss | | AF1 | Vss | Vss | Vss | | AF25 | Vss | Vss | Vss | | AF26 | Vss | Vss | Vss | | B2 | Vss | Vss | Vss | | B25 | Vss | Vss | Vss | | B26 | Vss | Vss | Vss | | C24 | Vss | Vss | Vss | | C3 | Vss | Vss | Vss | | D14 | Vss | Vss | Vss | | D19 | Vss | Vss | Vss | | D23 | Vss | Vss | Vss | | D4 | Vss | Vss | Vss | | D9 | Vss | Vss | Vss | | H4 | Vss | Vss | Vss | | J23 | Vss | Vss | Vss | | N4 | Vss | Vss | Vss | | P23 | Vss | Vss | Vss | | V4 | Vss | Vss | Vss | | W23 | Vss | Vss | Vss | | L11 | Vss | Vss | Vss | | L12 | Vss | Vss | Vss | | L13 | Vss | Vss | Vss | | L14 | Vss | Vss | Vss | | L15 | Vss | Vss | Vss | | L16 | Vss | Vss | Vss | | M11 | Vss | Vss | Vss | | M12 | Vss | Vss | Vss | | M13 | Vss | Vss | Vss | | M14 | Vss | Vss | Vss | | M15 | Vss | Vss | Vss | | M16 | Vss | Vss | Vss | | N11 | Vss | Vss | Vss | | N12 | Vss | Vss | Vss | | N13 | Vss | Vss | Vss | | N14 | Vss | Vss | Vss | | N15 | Vss | Vss | Vss | | N16 | Vss | Vss | Vss | | P11 | Vss | Vss | Vss | | P12 | Vss | Vss | Vss | | P13 | Vss | Vss | Vss | | P14 | Vss | Vss | Vss | | P15 | Vss | Vss | Vss | | P16 | Vss | Vss | Vss | Table 72. OR3C/T55 and OR3C/T80 352-Pin PBGA Pinout (continued) | Pin | OR3C/T55 | OR3C/T80 | Function | |------|-------------|-------------|----------| | R11 | Vss | Vss | Vss | | R12 | Vss | Vss | Vss | | R13 | Vss | Vss | Vss | | R14 | Vss | Vss | Vss | | R15 | Vss | Vss | Vss | | R16 | Vss | Vss | Vss | | T11 | Vss | Vss | Vss | | T12 | Vss | Vss | Vss | | T13 | Vss | Vss | Vss | | T14 | Vss | Vss | Vss | | T15 | Vss | Vss | Vss | | T16 | Vss | Vss | Vss | | AA23 | VDD | <b>V</b> DD | VDD | | AA4 | VDD | VDD | VDD | | AC11 | VDD | VDD | Vob | | AC16 | ODV | <b>V</b> DD | VDD | | AC21 | VDD | VDD | VDD | | AC6 | VDD | VDD | VDD | | D11 | VDD | VDD | VDD | | D16 | VDD | VDD | VDD | | D21 | VDD | VDD | VDD | | D6 | VDD | VDD | VDD | | F23 | VDD | VDD | VDD | | F4 | VDD | VDD | VDD | | L23 | VDD | VDD | VDD | | L4 | VDD | VDD | VDD | | T23 | VDD | VDD | VDD | | T4 | <b>V</b> DD | VDD | VDD | Table 73. OR3C/T80 and OR3T125 432-Pin EBGA Pinout | Pin | OR3C/T80 | OR3T125 | Function | |-----|----------|---------|-----------------| | E4 | RD_CFG | RD_CFG | RD_CFG | | D3 | PR1D | PR1D | 1/0 | | D2 | PR1C | PR1C | 1/0 | | D1 | PR1B | PR1B | 1/0 | | F4 | PR1A | PR1A | I/O | | E3 | PR2D | PR2D | 1/0 | | E2 | PR2C | PR2C | 1/0 | | E1 | PR2B | PR2B | 1/0 | | F3 | PR2A | PR2A | 1/0 | | F2 | PR3D | PR3D | 1/0 | | F1 | PR3C | PR3C | 1/0 | | H4 | PR3B | PR3B | 1/O | | G3 | PR3A | PR3A | I/O-WR | | G2 | PR4D | PR4D | 1/0 | | G1 | PR4C | PR4C | 1/0 | | J4 | PR4B | PR4B | I/O | | НЗ | PR4A | VDD5 | I/O-VDD5 | | H2 | PR5D | PR5A | I/O | | J3 | PR5C | PR6C | 1/0 | | K4 | PR5B | PR6A | 1/0 | | J2 | PR5A | PR7A | I/O-RD/MPI_STRB | | J1 | PR6D | PR8D | 1/0 | | K3 | PR6C | PR8C | I/O | | K2 | PR6B | PR8B | 1/0 | | K1 | PR6A | PR8A | 1/0 | | L3 | PR7D | PR9D | 1/0 | | M4 | PR7C | PR9C | 1/0 | | L2 | PR7B | PR9B | 1/0 | | L1 | PR7A | PR9A | I/O-CS0 | | M3 | PR8D | PR10D | 1/0 | | N4 | PR8A | PR10A | 1/0 | | M2 | PR9D | PR11D | 1/0 | | N3 | PR9C | PR11A | I/O-CS1 | | N2 | PR9B | PR12D | I/O | | P4 | PR9A | PR12C | 1/0 | | N1 | PR10D | PR12A | 1/0 | | P3 | PR10C | PR13D | 1/0 | | P2 | PR10B | PR13C | 1/0 | | P1 | PR10A | VDD5 | I/O-VDD5 | | R3 | PR11D | PR14D | I/O | | R2 | PR11C | PR14C | 1/0 | | R1 | PR11B | PR14B | 1/0 | | T2 | ECKR | ECKR | ECKR | | T4 | PR12D | PR15D | 1/0 | | T3 | PR12C | PR15C | I/O | Table 73. OR3C/T80 and OR3T125 432-Pin EBGA Pinout (continued) | Pin | OR3C/T80 | OR3T125 | Function | |------------|----------|---------|----------| | U1 | PR12B | PR15B | 1/0 | | J2 - | PR12A | PR15A | 1/0 | | J3 | PR13D | PR16D | 1/0 | | V1 - | PR13C | PR16B | 1/0 | | V2 | PR13B | PR16A | 1/0 | | V3 | PR13A | PR17D | 1/0 | | N1 | PR14D | PR17A | I/O-M3 | | V4 | PR14C | PR18D | 1/0 | | N2 | PR14B | PR18B | 1/0 | | W3 | PR14A | PR18A | 1/0 | | Y2 | PR15D | PR19D | 1/0 | | W4 | PR15A | PR19A | I/O-M2 | | Y3 | PR16D | PR20D | 1/0 | | AA1 | PR16C | PR20C | 1/0 | | AA2 | PR16B | PR20B | 1/0 | | Y4 | PR16A | PR20A | 1/0 | | AA3 | PR17D | VDD5 | I/O-VDD5 | | AB1 | PR17C | PR21C | 1/0 | | AB2 | PR17B | PR21B | 1/0 | | AB3 | PR17A | PR21A | 1/0 | | AC1 | PR18D | PR22D | I/O-M1 | | AC2 | PR18C | PR23D | 1/0 | | AB4 | PR18B | PR23B | 1/0 | | AC3 | PR18A | PR23A | 1/0 | | AD2 | PR19D | PR24A | 1/0 | | AD3 | PR19C | PR25C | 1/0 | | AC4 | PR19B | PR25B | 1/0 | | AÉ1 | PR19A | PR25A | 1/0 | | AE2 | PR20D | PR26D | 1/0 | | AE3 | PR20C | PR26C | 1/0 | | AD4 | PR20B | PR26B | 1/0 | | AF1 | PR20A | PR26A | 1/0 | | AF2 | PR21D | PR27D | 1/0 | | AF3 | PR21C | PR27C | 1/0 | | AG1 | PR21B | PR27B | 1/0 | | AG2 | PR21A | VDD5 | I/O-VDD5 | | | PR22D | PR28D | 1/0 | | AG3<br>AF4 | PR22C | PR28C | 1/0 | | AH1 | PR22B | PR28B | 1/0 | | | PR22A | PR28A | I/O-M0 | | AH2 | PRGM | PRGM | PRGM | | AH3 | RESET | RESET | RESET | | AG4 | DONE | DONE | DONE | | AH5 | PB22D | PB28D | 1/0 | | AJ4<br>AK4 | PB22C | PB28C | 1/0 | Table 73. OR3C/T80 and OR3T125 432-Pin EBGA Pinout (continued) | Pin | OR3C/T80 | OR3T125 | Function | |------|----------|---------|----------| | AL4 | PB22B | PB28B | 1/0 | | AH6 | PB22A | PB28A | 1/0 | | AJ5 | PB21D | PB27D | 1/0 | | AK5 | PB21C | PB27C | I/O | | AL5 | PB21B | PB27B | 1/0 | | AJ6 | PB21A | PB27A | 1/0 | | AK6 | PB20D | PB26D | 20 | | AL6 | PB20C | PB26C | 1/0 | | AH8 | PB20B | PB26B | 1/0 | | AJ7 | PB20A | PB26A | 1/0 | | AK7 | PB19D | PB25D | 1/0 | | AL7 | PB19C | PB25C | 1/0 | | AH9 | PB19B | PB25B | 1/0 | | AJ8 | PB19A | VDD5 | I/O-VDD5 | | AK8 | PB18D | PB24D | 1/0 | | AJ9 | PB18C | PB24C | 1/0 | | AH10 | PB18B | PB24B | 1/0 | | AK9 | PB18A | PB24A | I/O-INIT | | AL9 | PB17D | PB23D | 1/0 | | AJ10 | PB17C | PB23C | 1/0 | | AK10 | PB17B | PB23A | 1/0 | | AL10 | PB17A | PB22A | 1/0 | | AJ11 | PB16D | PB21D | 1/0 | | AH12 | PB16C | PB21A | 1/0 | | AK11 | PB16B | PB20D | 1/0 | | AL11 | PB16A | PB20A | I/O-LDC | | AJ12 | PB15D | PB19D | 1/0 | | AH13 | PB15B | PB19B | 1/0 | | AK12 | PB15A | PB19A | 1/0 | | AJ13 | PB14D | PB18D | 1/0 | | AK13 | PB14C | PB18B | 1/0 | | AH14 | PB14B | PB18A | I/O-HDC | | AL13 | PB14A | PB17D | 1/0 | | AJ14 | PB13D | PB17B | 1/0 | | AK14 | PB13C | PB17A | 1/0 | | AL14 | PB13B | PB16D | 1/0 | | AJ15 | PB13A | VDD5 | I/O-VDD5 | | AK15 | PB12D | PB15D | 1/0 | | AL15 | PB12C | PB15C | 1/0 | | AK16 | PB12B | PB15B | 1/0 | | AH16 | ECKB | ECKB | ECKB | | AJ16 | PB11D | PB14D | 1/0 | | AL17 | PB11C | PB14C | 1/0 | | AK17 | PB11B | PB14B | 1/0 | | AJ17 | PB11A | PB14A | 1/0 | Table 73. OR3C/T80 and OR3T125 432-Pin EBGA Pinout (continued) | Pin | OR3C/T80 | OR3T125 | Function | |------|----------|---------|------------| | AL18 | PB10D | PB13D | 1/0 | | AK18 | PB10C | PB13B | 1/0 | | AJ18 | PB10B | PB13A | 1/0 | | AL19 | PB10A | PB12D | I/O | | AH18 | PB9D | PB12A | I/O | | AK19 | PB9C | PB11D | I/O | | AJ19 | PB9B | PB11B | 1/0 | | AK20 | PB9A | PB11A | 1/0 | | AH19 | PB8D | PB10D | 1/0 | | AJ20 | PB8B | PB10B | 1/0 | | AL21 | PB8A | VDD5 | I/O-VDD5 | | AK21 | PB7D | PB9D | 1/0 | | AH20 | PB7C | PB9A | I/O | | AJ21 | PB7B | PB8D | 1/0 | | AL22 | PB7A | PB8A | I/O | | AK22 | PB6D | PB7D | 1/0 | | AJ22 | PB6C | PB7A | 1/0 | | AL23 | PB6B | PB6D | 1/0 | | AK23 | PB6A | PB6A | 1/0 | | AH22 | PB5D | PB5D | 1/0 | | AJ23 | PB5C | PB5C | 1/0 | | AK24 | PB5B | PB5B | 1/0 | | AJ24 | PB5A | PB5A | 1/0 | | AH23 | PB4D | PB4D | I/O-A17 | | AL25 | PB4C | PB4C | 1/0 | | AK25 | PB4B | PB4B | 1/0 | | AJ25 | PB4A | PB4A | 1/0 | | AH24 | PB3D | PB3D | 1/0 | | AL26 | PB3C | PB3C | 1/0 | | AK26 | PB3B | PB3B | 1/0 | | AJ26 | PB3A | PB3A | 1/0 | | AL27 | PB2D | VDD5 | I/O-VDD5 | | AK27 | PB2C | PB2C | 1/0 | | AJ27 | PB2B | PB2B | 1/0 | | AH26 | PB2A | PB2A | 1/0 | | AL28 | PB1D | PB1D | 1/0 | | AK28 | PB1C | PB1C | 1/0 | | AJ28 | PB1B | PB1B | 1/0 | | AH27 | PB1A | PB1A | I/O-A16 | | AG28 | CCLK | CCLK | CCLK | | AH29 | PL22A | PL28A | I/O-A15 | | AH30 | PL22B | PL28B | 1/0-7/13 | | AH31 | PL22C | PL28C | 1/0 | | AF28 | PL22D | PL28D | 1/0 | | AG29 | PL21A | PL27A | I/O-SECKLL | Table 73. OR3C/T80 and OR3T125 432-Pin EBGA Pinout (continued) | Pin | OR3C/T80 | OR3T125 | Function | |------|----------|---------|-----------------| | AG30 | PL21B | PL27B | 1/0 | | AG31 | PL21C | PL27C | 1/0 | | AF29 | PL21D | PL27D | 1/0 | | AF30 | PL20A | PL26A | 1/0 | | AF31 | PL20B | PL26B | 1/0 | | AD28 | PL20C | PL26C | 1/0 | | AE29 | PL20D | VDD5 | I/O-VDD5 | | AE30 | PL19A | PL25A | I/O | | AE31 | PL19B | PL25B | 1/0 | | AC28 | PL19C | PL25C | I/O | | AD29 | PL19D | PL24A | I/O-A14 | | AD30 | PL18A | PL24D | 1/0 | | AC29 | PL18B | PL23D | 1/0 | | AB28 | PL18C | PL22C | I/O | | AC30 | PL18D | PL22D | 1/0 | | AC31 | PL17A | PL21A | 1/0 | | AB29 | PL17B | PL21B | I/O-A13 | | AB30 | PL17C | PL21C | 1/0 | | AB31 | PL17D | PL21D | 1/0 | | AA29 | PL16A | PL20A | I/O | | Y28 | PL16B | PL20B | 1/0 | | AA30 | PL16C | PL20C | 1/0 | | AA31 | PL16D | PL20D | I/O-A12 | | Y29 | PL15A | PL19A | I/O-A11/MPI_IRQ | | W28 | PL15B | PL19D | 1/0 | | Y30 | PL15C | PL18A | 1/0 | | W29 | PL14A | PL18C | 1/0 | | W30 | PL14B | PL18D | 1/0 | | V28 | PL14C | PL17A | I/O-A10/MPI_BI | | W31 | PL14D | PL17C | 1/0 | | V29 | PL13A | PL17D | 1/0 | | V30 | PL13B | PL16A | 1/0 | | V31 | PL13C | PL16C | 1/0 | | U29 | PL13D | PL16D | I/O-A9/MPT ACK | | U30 | PL12A | PL15A | I/O-A8/MPI RW | | U31 | PL12B | PL15B | 1/0 | | T30 | PL12C | VDD5 | I/O-VDD5 | | T28 | PL12D | PL15D | 1/0 | | T29 | PL11A | PL14A | I/O-A7/MPI_CLK | | R31 | PL11B | PL14B | 1/0 | | R30 | PL11C | PL14C | 1/0 | | R29 | ECKL | ECKL | ECKL | | P31 | PL10A | PL13A | I/O-A6 | | P30 | PL10B | PL13D | 1/0 | | P29 | PL10C | PL12A | 1/0 | Table 73. OR3C/T80 and OR3T125 432-Pin EBGA Pinout (continued) | Pin | OR3C/T80 | OR3T125 | Function | |-----|----------|---------|----------------| | N31 | PL10D | PL12C | I/O | | P28 | PL9A | PL12D | I/O-A5 | | N30 | PL9B | PL11A | I/O-A4 | | N29 | PL9C | PL11C | 1/0 | | M30 | PL9D | PL11D | I/O | | N28 | PL8A | PL10A | 1/0 | | M29 | PL8C | PL10C | 1/0 | | L31 | PL8D | VDD5 | I/O-VDD5 | | L30 | PL7A | PL9A | I/O-A3 | | M28 | PL7B | PL9B | 1/0 | | L29 | PL7C | PL9C | 1/0 | | K31 | PL7D | PL9D | 1/0 | | K30 | PL6A | PL8A | I/O-A2 | | K29 | PL6B | PL8B | 1/0 | | J31 | PL6C | PL8C | 1/0 | | J30 | PL6D | PL8D | 1/0 | | K28 | PL5A | PL7D | I/O-A1/MPI_BE1 | | J29 | PL5B | PL6B | I/O | | H30 | PL5C | PL6C | 1/0 | | H29 | PL5D | PL6D | 1/0 | | J28 | PL4A | PL5D | 1/0 | | G31 | PL4B | PL4B | I/O | | G30 | PL4C | PL4C | 1/0 | | G29 | PL4D | VDD5 | I/O-Vpp5 | | H28 | PL3A | PL3A | I/O | | F31 | PL3B | PL3B | I/O | | F30 | PL3C | PL3C | 1/0 | | F29 | PL3D | PL3D | 1/0 | | E31 | PL2A | PL2A | 1/0 | | E30 | PL2B | PL2B | 1/0 | | E29 | PL2C | PL2C | 1/0 | | F28 | PL2D | PL2D | I/O-A0/MPI_BE0 | | D31 | PLIA | PL1A | 1/0 | | D30 | PL1B | PL1B | 1/0 | | D29 | PL1C | PL1C | 1/0 | | E28 | PL1D | PL1D | 1/0 | | D27 | RD DATA | RD DATA | RD DATA/TDO | | C28 | PT1A | PT1A | I/O-TCK | | B28 | PT1B | PT1B | 1/0 | | A28 | PT1C | PT1C | 1/0 | | D26 | PT1D | PT1D | 1/0 | | C27 | PT2A | PT2A | I/O | | B27 | PT2B | PT2B | 1/0 | | A27 | PT2C | PT2C | 1/0 | | C26 | PT2D | PT2D | 1/0 | Table 73. OR3C/T80 and OR3T125 432-Pin EBGA Pinout (continued) | Pin | OR3C/T80 | OR3T125 | Function | |-----|----------|---------|------------| | B26 | PT3A | PT3A | 1/0 | | A26 | РТЗВ | РТЗВ | 1/0 | | D24 | PT3C | PT3C | I/O | | C25 | PT3D | PT3D | 1/0 | | B25 | PT4A | PT4A | I/O-TMS | | A25 | PT4B | PT4B | 1/0 | | D23 | PT4C | PT4C | 1/0 | | C24 | PT4D | PT4D | 1/0 | | B24 | PT5A | VDD5 | I/O-VDD5 | | C23 | PT5B | PT5B | 1/0 | | D22 | PT5C | PT5C | 1/0 | | B23 | PT5D | PT5D | 1/0 | | A23 | PT6A | PT6A | I/O-TDI | | C22 | PT6B | PT6D | 1/0 | | B22 | PT6C | PT7A | 1/0 | | A22 | PT6D | PT7D | 1/0 | | C21 | PT7A | PT8A | 1/0 | | D20 | PT7B | PT8D | 1/0 | | B21 | PT7C | PT9A | 1/0 | | A21 | PT7D | PT9D | 1/0 | | C20 | PT8A | PT10A | I/O-DOUT | | D19 | PT8C | PT10D | 1/0 | | B20 | PT8D | PT11A | 1/0 | | C19 | PT9A | PT11C | 1/0 | | B19 | PT9B | PT11D | 1/0 | | D18 | PT9C | PT12A | I/O-D0/DIN | | A19 | PT9D | PT12C | 1/0 | | C18 | PT10A | PT12D | 1/0 | | B18 | PT10B | PT13A | 1/0 | | A18 | PT10C | PT13C | 1/0 | | C17 | PT10D | PT13D | I/O-D1 | | B17 | PT11A | PT14A | I/O-D2 | | A17 | PT11B | VDD5 | I/O-VDD5 | | B16 | PT11C | PT14C | 1/0 | | D16 | PT11D | PT14D | 1/0 | | C16 | PT12A | PT15A | 1/O-D3 | | A15 | PT12B | PT15B | 1/0 | | B15 | PT12C | PT15C | 1/0 | | C15 | ECKT | PECKT | ECKT | | A14 | PT13A | PT16A | I/O-D4 | | B14 | PT13B | PT16B | 1/0 | | C14 | PT13C | PT16D | 1/0 | | A13 | PT13D | PT17A | 1/0 | | D14 | PT14A | PT17B | 1/0 | | B13 | PT14A | PT17D | 1/0 | Table 73. OR3C/T80 and OR3T125 432-Pin EBGA Pinout (continued) | Pin | OR3C/T80 | OR3T125 | Function | |------|----------|---------|----------------------| | C13 | PT14C | PT18A | I/O-D5 | | B12 | PT14D | PT18B | I/O | | D13 | PT15A | VDD5 | I/O-VDD5 | | C12 | PT15B | PT19A | 1/0 | | A11 | PT15D | PT19D | I/O | | B11 | PT16A | PT20A | 1/0 | | D12 | PT16B | PT20D | I/O-D6 | | C11 | PT16C | PT21A | I/O | | A10 | PT16D | PT21D | 1/0 | | B10 | PT17A | PT22D | 1/0 | | C10 | PT17B | PT23B | 1/0 | | A9 | PT17C | PT23C | 1/0 | | B9 | PT17D | VDD5 | I/O-VDD5 | | D10 | PT18A | PT24A | 1/0 | | C9 | PT18B | PT24B | 1/0 | | B8 | PT18C | PT24C | 1/0 | | C8 | PT18D | PT24D | 1/O-D7 | | D9 | PT19A | PT25A | 1/0 | | A7 | PT19B | PT25B | 1/0 | | B7 | PT19C | PT25C | 1/0 | | C7 | PT19D | PT25D | 1/0 | | D8 | PT20A | PT26A | 1/0 | | A6 | PT20B | PT26B | 1/0 | | B6 | PT20C | PT26C | 1/0 | | C6 | PT20D | PT26D | 1/0 | | A5 | PT21A | PT27A | I/O-RDY/RCLK/MPI_ALI | | B5 | PT21B | PT27B | 1/0 | | C5 | PT21C | PT27C | 1/0 | | D6 | PT21D | PT27D | 1/0 | | A4 | PT22A | PT28A | 1/0 | | B4 | PT22B | PT28B | 1/0 | | C4 | PT22C | PT28C | 1/0 | | D5 | PT22D | PT28D | I/O-SECKUR | | A12 | Vss | Vss | Vss | | A16 | Vss | Vss | Vss | | A2 | Vss | Vss | Vss | | A20 | Vss | Vss | Vss | | A24 | Vss | Vss | Vss | | A29 | Vss | Vss | Vss | | A3 | Vss | Vss | Vss | | A30 | Vss | Vss | Vss | | A8 | Vss | Vss | Vss | | AD1 | Vss | Vss | Vss | | AD31 | Vss | Vss | Vss | | AJ1 | Vss | Vss | Vss | Table 73. OR3C/T80 and OR3T125 432-Pin EBGA Pinout (continued) | Pin | OR3C/T80 | OR3T125 | Function | |------|-------------|------------|-------------| | AJ2 | Vss | Vss | Vss | | AJ30 | Vss | Vss | Vss | | AJ31 | Vss | Vss | Vss | | AK1 | Vss | Vss | Vss | | AK29 | Vss | Vss | Vss | | AK3 | Vss | Vss | Vss | | AK31 | Vss | Vss | Vss | | AL12 | Vss | Vss | Vss | | AL16 | Vss | Vss | Vss | | AL2 | Vss | Vss | Vss | | AL20 | Vss | Vss | Vss | | AL24 | Vss | Vss | Vss | | AL29 | Vss | Vss | Vss | | AL3 | Vss | Vss | Vss | | AL30 | Vss | Vss | Vss | | AL8 | Vss | Vss | Vss | | B1 | Vss | Vss | Vss | | B29 | Vss | Vss | Vss | | B3 | Vss | Vss | Vss | | B31 | Vss | Vss | Vss | | C1 | Vss | Vss | Vss | | C2 | Vss | Vss | Vss | | C30 | Vss | Vss | Vss | | C31 | Vss | Vss | Vss | | H1 | Vss | Vss | Vss | | H31 | Vss | Vss | Vss | | M1 | Vss | Vss | Vss | | M31 | Vss | Vss | Vss | | T1 | Vss | Vss | Vss | | T31 | Vss | Vss | Vss | | Y1 | Vss | Vss | Vss | | Y31 | Vss | Vss | Vss | | A1 | <b>V</b> DD | VDD | VDD | | A31 | VDD | VDD | <b>V</b> DD | | AA28 | VDD | <b>aaV</b> | VDD | | AA4 | Vaa | daV | VDD | | AE28 | VDD | daV | VDD | | AE4 | VDD | OdV | VDD | | AH11 | VDD | OOV | VDD | | AH15 | VDD | Vaa | VDD | | AH17 | VDD | VDD | VDD | | AH21 | VDD | VDD | VDD | | AH25 | <b>V</b> DD | VDD | adV | | AH28 | VDD | Vop | VDD | | AH4 | VDD | VDD | VDD | Table 73. OR3C/T80 and OR3T125 432-Pin EBGA Pinout (continued) | Pin | OR3C/T80 | OR3T125 | Function | |------|-------------|-------------|----------| | AH7 | VDD | VDD | VDD | | AJ29 | VDD | VDD | VDD | | AJ3 | <b>V</b> DD | VDD | VDD | | AK2 | VDD | VDD | VDD | | AK30 | VDD | VDD | VDD | | AL1 | VDD | VDD | VDD | | AL31 | VDD | VDD | VDD | | B2 | VDD | <b>V</b> DD | VDD | | B30 | VDD | Vod | VDD | | C29 | VDD | VDD | VDD | | C3 | VDD | VDD | VDD | | D11 | VDD | VDD | Vpb | | D15 | VDD | VDD | VDD | | D17 | VDD | VDD | VDD | | D21 | VDD | VDD | VDD | | D25 | VDD | VDD | VDD | | D28 | VDD | VDD | VDD | | D4 | VDD | <b>V</b> DD | VDD | | D7 | VDD | VDD | VDD | | G28 | VDD | VDD | VDD | | G4 | VDD | VDD | VDD | | L28 | <b>V</b> DD | VDD | Vpb | | L4 | VDD | VDD | VDD | | R28 | VDD | <b>V</b> DD | VDD | | R4 | VDD | VDD | VDD | | U28 | Vdd | VDD | VDD | | U4 | VDD | Vob | VDD | Table 74. OR3C/T80 and OR3T125 600-Pin EBGA Pinout | Pin | OR3C/T80 Pad | OR3T125 Pad | Function | |-----|--------------|-------------|----------------| | E4 | RD_CFG | RD_CFG | RD_CFG | | E3 | PR1D | PR1D | 1/0 | | E2 | PR1C | PR1C | 1/0 | | F5 | PR1B | PR1B | 1/0 | | F4 | PR1A | PR1A | 1/0 | | F3 | PR2D | PR2D | 1/0 | | F2 | PR2C | PR2C | 1/0 | | G5 | PR2B | PR2B | 1/0 | | G4 | PR2A | PR2A | 1/0 | | G3 | PR3D | PR3D | 1/0 | | G2 | PR3C | PR3C | 1/0 | | H5 | PR3B | PR3B | 1/0 | | H4 | PR3A | PR3A | I/O-WR | | H3 | PR4D | PR4D | 1/0 | | H2 | PR4C | PR4C | 1/0 | | J5 | PR4B | PR4B | 1/0 | | J4 | PR4A | Vop5 | I/O-VDD5 | | J3 | | PR5D | 1/0 | | J2 | | PR5C | 1/0 | | J1 | | PR5B | 1/0 | | K5 | PR5D | PR5A | 1/0 | | K4 | | PR6D | 1/0 | | K3 | PR5C | PR6C | 1/0 | | K2 | | PR6B | 1/0 | | K1 | PR5B | PR6A | 1/0 | | L4 | | PR7D | 1/0 | | L3 | | PR7C | 1/0 | | L2 | | PR7B | 1/0 | | Li | PR5A | PR7A | I/O-RD/MPLSTRB | | M5 | PR6D | PR8D | 1/0 | | M4 | PR6C | PR8C | 1/0 | | МЗ | PR6B | PR8B | 1/0 | | M2 | PR6A | PR8A | 1/0 | | M1 | PR7D | PR9D | 1/0 | | N5 | PR7C | PR9C | 1/0 | | N4 | PR7B | PR9B | 1/0 | | N3 | PR7A | PR9A | 1/0-050 | | N2 | PR8D | PR10D | 1/0 | | P4 | PR8C | PR10C | 1/0 | | P5 | PR8B | PR10B | 1/0 | | P3 | PR8A | PR10A | 1/0 | | P2 | PR9D | PR11D | 1/0 | | P1 | | PR11C | 1/0 | | R4 | | PR11B | 1/0 | | R5 | PR9C | PR11A | I/O-CS1 | | R3 | PR9B | PR12D | 1/0 | | R2 | PR9A | PR12C | 1/0 | Table 74. OR3C/T80 and OR3T125 600-Pin EBGA Pinout (continued) | Pin | OR3C/T80 Pad | OR3T125 Pad | Function | |-----|--------------|-------------|----------| | R1 | ****** | PR12B | 1/0 | | T4 | PR10D | PR12A | 1/0 | | T3 | PR10C | PR13D | I/O | | T2 | PR10B | PR13C | 1/0 | | U2 | | PR13B | 1/0 | | U4 | PR10A | VDD5 | I/O-VD05 | | U5 | PR11D | PR14D | 1/0 | | U3 | PR11C | PR14C | 1/0 | | U1 | PR11B | PR14B | 1/0 | | V2 | ECKR | ECKR | ECKR | | V4 | PR12D | PR15D | I/O | | V5 | PR12C | PR15C | 1/0 | | V3 | PR12B | PR15B | 1/0 | | W2 | PR12A | PR15A | 1/0 | | W3 | PR13D | PR16D | 1/0 | | W4 | | PR16C | 1/0 | | W5 | PR13C | PR16B | 1/0 | | Y2 | PR13B | PR16A | 1/0 | | Y3 | PR13A | PR17D | 1/0 | | Y4 | | PR17C | I/O | | AA1 | | PR17B | 1/0 | | AA2 | PR14D | PR17A | I/O-M3 | | AA3 | PR14C | PR18D | I/O | | AA4 | | PR18C | I/O | | AA5 | PR14B | PR18B | I/O | | AB1 | PR14A | PR18A | 1/0 | | AB2 | PR15D | PR19D | 1/0 | | AB3 | PR15C | PR19C | 1/0 | | AB4 | PR15B | PR19B | 1/0 | | AB5 | PR15A | PR19A | I/O-M2 | | AC2 | PR16D | PR20D | 1/0 | | AC3 | PR16C | PR20C | I/O | | AC4 | PR16B | PR20B | 1/0 | | AC5 | PR16A | PR20A | 1/0 | | AD1 | PR17D | VDD5 | I/O-VDD5 | | AD2 | PR17C | PR21C | 1/0 | | AD3 | PR17B | PR218 | 1/0 | | AD4 | PR17A | PR21A | 1/0 | | AD5 | PR18D | PR22D | I/O-M1 | | AE1 | | PR22C | I/O | | AE2 | | PR22B | 1/0 | | AE3 | | PR22A | 1/0 | | AE4 | PR18C | PR23D | 1/0 | | AF1 | | PR23C | 1/0 | | AF2 | PR18B | PR23B | 1/0 | | AF3 | PR18A | PR23A | 1/0 | | AF4 | | PR24D | 1/0 | Table 74. OR3C/T80 and OR3T125 600-Pin EBGA Pinout (continued) | Pin | OR3C/T80 Pad | OR3T125 Pad | Function | |-----|--------------|-------------|----------| | AF5 | <del>-</del> | PR24C | 1/0 | | AG1 | | PR24B | 1/0 | | AG2 | PR19D | PR24A | 1/0 | | AG3 | <del></del> | PR25D | 1/0 | | AG4 | PR19C | PR25C | 1/0 | | AG5 | PR19B | PR25B | 1/0 | | AH2 | PR19A | PR25A | 1/0 | | AH3 | PR20D | PR26D | 1/0 | | 4H4 | PR20C | PR26C | 1/0 | | AH5 | PR20B | PR26B | 1/0 | | AJ2 | PR20A | PR26A | 1/0 | | AJ3 | PR21D | PR27D | 1/0 | | AJ4 | PR21C | PR27C | 1/0 | | AJ5 | PR21B | PR27B | 1/0 | | AK2 | PR21A | VDD5 | I/O-VDD5 | | AK3 | PR22D | PR28D | 1/0 | | AK4 | PR22C | PR28C | 1/0 | | AK5 | PR22B | PR28B | 1/0 | | AL2 | PR22A | PR28A | I/O-M0 | | AL3 | PRGM | PRGM | PRGM | | AL4 | RESET | RESET | RESET | | AM5 | DONE | DONE | DONE | | AN5 | PB22D | PB28D | 1/0 | | AP5 | PB22C | PB28C | 1/0 | | AL6 | | ****** | 1/0 | | AM6 | PB22B | PB28B | 1/0 | | AN6 | PB22A | PB28A | 1/0 | | AP6 | PB21D | PB27D | 1/0 | | AL7 | PB21C | PB27C | 1/0 | | AM7 | PB21B | PB27B | 1/0 | | AN7 | PB21A | PB27A | 1/0 | | AP7 | PB20D | PB26D | 1/0 | | AL8 | PB20C | PB26C | 1/0 | | AM8 | PB20B | PB26B | I/O | | N8 | PB20A | PB26A | 1/0 | | AP8 | PB19D | PB25D | I/O | | AL9 | PB19C | PB25C | 1/0 | | AM9 | PB19B | PB25B | 1/0 | | AN9 | PB19A | VDD5 | I/O-VDD5 | | AP9 | PB18D | PB24D | 1/0 | | AR9 | PB18C | PB24C | 1/0 | | L10 | PB18B | PB24B | 1/0 | | M10 | PB18A | PB24A | I/O-INIT | | N10 | PB17D | PB23D | 1/0 | | P10 | PB17C | PB23C | 1/0 | | R10 | | PB23B | 1/0 | | M11 | PB17B | PB23A | 1/0 | Table 74. OR3C/T80 and OR3T125 600-Pin EBGA Pinout (continued) | Pin | OR3C/T80 Pad | OR3T125 Pad | Function | |------|--------------|-------------|----------| | AN11 | _ | PB22D | 1/0 | | AP11 | | PB22C | 1/0 | | AR11 | | PB22B | I/O | | AL12 | PB17A | PB22A | I/O | | AM12 | PB16D | PB21D | I/O | | AN12 | | PB21C | 1/0 | | AP12 | | PB21B | I/O | | AR12 | PB16C | PB21A | 1/0 | | AL13 | PB16B | PB20D | I/O | | AM13 | | PB20C | 1/0 | | AN13 | | PB20B | I/O | | AP13 | PB16A | PB20A | I/O-LDC | | AM14 | PB15D | PB19D | 1/0 | | AL14 | PB15C | PB19C | I/O | | AN14 | PB15B | PB19B | I/O | | AP14 | PB15A | PB19A | I/O | | AR14 | PB14D | PB18D | I/O | | AM15 | | PB18C | I/O | | AL15 | PB14C | PB18B | 1/0 | | AN15 | PB14B | PB18A | I/O-HDC | | AP15 | PB14A | PB17D | 1/0 | | AR15 | | PB17C | 1/0 | | AM16 | PB13D | PB17B | I/O | | AN16 | PB13C | PB17A | I/O | | AP16 | PB13B | PB16D | I/O | | AP17 | | PB16C | 1/0 | | AM17 | | PB16B | I/O | | AL17 | PB13A | VDD5 | I/O-VDD5 | | AN17 | PB12D | PB15D | I/O | | AR17 | PB12C | PB15C | 1/0 | | AP18 | PB12B | PB15B | 1/0 | | AM18 | ECKB | ECKB | ECKB | | AL18 | PB11D | PB14D | 1/0 | | AN18 | PB11C | PB14C | I/O | | AP19 | PB11B | PB14B | I/O | | AN19 | PB11A | PB14A | 1/0 | | AM19 | PB10D | PB13D | 1/0 | | AL19 | | PB13C | I/O | | AP20 | PB10C | PB13B | 1/0 | | AN20 | PB10B | PB13A | I/O | | AM20 | PB10A | PB12D | 1/0 | | AR21 | | PB12C | 1/0 | | AP21 | | PB12B | 1/0 | | AN21 | PB9D | PB12A | I/O | | AM21 | PB9C | PB11D | 1/0 | | AL21 | | PB11C | 1/0 | | AR22 | PB9B | PB11B | 1/0 | Table 74. OR3C/T80 and OR3T125 600-Pin EBGA Pinout (continued) | Pin | OR3C/T80 Pad | OR3T125 Pad | Function | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------| | AP22 | PB9A | PB11A | 1/0 | | AN22 | PB8D | PB10D | 1/0 | | AM22 | PB8C | PB10C | 1/0 | | AL22 | PB8B | PB10B | 1/0 | | AP23 | PB8A | VDD5 | I/O-VDD5 | | AN23 | PB7D | PB9D | 1/0 | | AM23 | | PB9C | VO | | AL23 | | PB9B | 1/0 | | AR24 | PB7C | PB9A | 1/0 | | AP24 | PB7B | PB8D | 1/0 | | AN24 | | PB8C | 1/0 | | AM24 | | PB8B | 1/0 | | AL24 | PB7A | PB8A | 1/0 | | AR25 | PB6D | PB7D | 1/0 | | AP25 | | PB7C | 1/0 | | AN25 | and the same of th | PB7B | 1/0 | | AM25 | PB6C | PB7A | 1/0 | | AR26 | PB6B | PB6D | 1/0 | | AP26 | | PB6C | 1/0 | | AN26 | | PB6B | 1/0 | | AM26 | PB6A | PB6A | 1/0 | | AL26 | PB5D | PB5D | 1/0 | | AR27 | PB5C | PB5C | 1/0 | | AP27 | PB5B | PB5B | 1/0 | | AN27 | PB5A | PB5A | 1/0 | | AM27 | PB4D | PB4D | I/O-A17 | | AL27 | PB4C | PB4C | 1/0 | | AP28 | PB4B | PB4B | 1/0 | | AN28 | PB4A | PB4A | 1/0 | | AM28 | PB3D | PB3D | 1/0 | | AL28 | PB3C | PB3C | 1/0 | | AP29 | PB3B | PB3B | 1/0 | | AN29 | PB3A | PB3A | 1/0 | | AM29 | PB2D | VDD5 | I/O-VDD5 | | AL29 | PB2C | PB2C | 1/0 | | AP30 | PB2B | PB2B | 1/0 | | AN30 | PB2A | PB2A | 1/0 | | AM30 | PB1D | PB1D | 1/0 | | AL30 | PB1C | PB1C | 1/0 | | AP31 | | | 1/0 | | AN31 | PB1B | PB1B | 1/0 | | AM31 | PB1A | PB1A | I/O-A16 | | AL32 | CCLK | CCLK | CCLK | | AL33 | PL22A | PL28A | I/O-A15 | | AL34 | PL22B | PL28B | 1/0 | | AK31 | PL22C | PL28C | 1/0 | | AK32 | PL22D | PL28D | 1/0 | Table 74. OR3C/T80 and OR3T125 600-Pin EBGA Pinout (continued) | Pin | OR3C/T80 Pad | OR3T125 Pad | Function | |------|--------------|-------------|-----------------| | AK33 | | Manufach | 1/0 | | AK34 | PL21A | PL27A | I/O-SECKLL | | AJ31 | PL21B | PL27B | I/O | | AJ32 | PL21C | PL27C | I/O | | AJ33 | PL21D | PL27D | I/O | | AJ34 | PL20A | PL26A | 1/0 | | AH31 | PL20B | PL26B | 1/0 | | AH32 | PL20C | PL26C | I/O | | AH33 | PL20D | VDD5 | I/O-VDD5 | | AH34 | PL19A | PL25A | 1/0 | | AG31 | PL19B | PL25B | 1/0 | | AG32 | PL19C | PL25C | 1/0 | | AG33 | | PL25D | 1/0 | | AG34 | PL19D | PL24A | I/O-A14 | | AG35 | | PL24B | 1/0 | | AF31 | | PL24C | 1/0 | | AF32 | PL18A | PL24D | 1/0 | | AF33 | | PL23A | I/O | | AF34 | | PL23B | I/O | | AF35 | | PL23C | 1/0 | | 4E32 | PL18B | PL23D | 1/0 | | 4E33 | | PL22A | 1/0 | | AE34 | | PL22B | 1/0 | | AE35 | PL18C | PL22C | I/O | | AD31 | PL18D | PL22D | 1/0 | | AD32 | PL17A | PL21A | 1/0 | | AD33 | PL17B | PL21B | I/O-A13 | | AD34 | PL17C | PL21C | 1/0 | | AD35 | PL17D | PL21D | 1/0 | | AC31 | PL16A | PL20A | 1/0 | | AC32 | PL16B | PL20B | 1/0 | | AC33 | PL16C | PL20C | 1/0 | | AC34 | PL16D | PL20D | I/O-A12 | | AB32 | PL15A | PL19A | I/O-A11/MPL IRQ | | AB31 | | PL19B | 1/0 | | AB33 | ******** | PL19C | 1/0 | | AB34 | PL15B | PL19D | 1/0 | | AB35 | PL15C | PL18A | 1/0 | | AA32 | PL15D | PL18B | 1/0 | | AA31 | PL14A | PL18C | 1/0 | | AA33 | PL14B | PL18D | 1/0 | | AA34 | PL14C | PL17A | I/O-A10/MPI_BI | | AA35 | | PL17B | 1/0 | | Y32 | PL14D | PL17C | 1/0 | | Y33 | PL13A | PL17D | 1/0 | | Y34 | PL13B | PL16A | 1/0 | | W34 | , , , , , | PL16B | 1/0 | Table 74. OR3C/T80 and OR3T125 600-Pin EBGA Pinout (continued) | Pin | OR3C/T80 Pad | OR3T125 Pad | Function | |-----|--------------|-------------|----------------| | W32 | PL13C | PL16C | 1/0 | | W31 | PL13D | PL16D | I/O-A9/MPI_ACK | | W33 | PL12A | PL15A | I/O-A8/MPI_RW | | W35 | PL12B | PL15B | 1/0 | | V34 | PL12C | Voo5 | 1/O-VDD5 | | V32 | PL12D | PL15D | 1/0 | | V31 | PL11A | PL14A | I/O-A7/MPI_CLK | | V33 | PL11B | PL14B | 1/0 | | U34 | PL11C | PL14C | 1/0 | | U33 | ECKL | ECKL | ECKL | | U32 | PL10A | PL13A | I/O-A6 | | U31 | | PL13B | 1/0 | | T34 | | PL13C | 1/0 | | T33 | PL10B | PL13D | 1/0 | | T32 | PL10C | PL12A | 1/0 | | R35 | - | PL12B | 1/0 | | R34 | PL10D | PL12C | 1/0 | | R33 | PL9A | PL12D | I/O-A5 | | R32 | PL9B | PL11A | I/O-A4 | | R31 | | PL11B | 1/0 | | P35 | PL9C | PL11C | I/O | | P34 | PL9D | PL11D | I/O | | P33 | PL8A | PL10A | I/O | | P32 | PL8B | PL10B | I/O | | P31 | PL8C | PL10C | 1/0 | | N34 | PL8D | VDD5 | I/O-VDD5 | | N33 | PL7A | PL9A | I/O-A3 | | N32 | PL7B | PL9B | 1/0 | | N31 | PL7C | PL9C | 1/0 | | M35 | PL7D | PL9D | 1/0 | | M34 | PL6A | PL8A | 1/O-A2 | | M33 | PL6B | PL8B | 1/0 | | M32 | PL6C | PL8C | 1/0 | | M31 | PL6D | PL8D | 1/0 | | L35 | | PL7A | 1/0 | | L34 | | PL7B | 1/0 | | L33 | | PL7C | 1/0 | | L32 | PL5A | PL7D | I/O-A1/MPI_BE1 | | K35 | | PL6A | 1/0 | | K34 | PL5B | PL6B | 1/0 | | K33 | PL5C | PL6C | 1/0 | | K32 | PL5D | PL6D | 1/0 | | K31 | | PL5A | 1/0 | | J35 | | PL5B | 1/0 | | J34 | | PL5C | 1/0 | | J33 | PL4A | PL5D | 1/0 | | J32 | | PL4A | 1/0 | Table 74. OR3C/T80 and OR3T125 600-Pin EBGA Pinout (continued) | Pin | OR3C/T80 Pad | OR3T125 Pad | Function | |-------------|--------------|-------------|----------------| | J31 | PL4B | PL4B | 1/0 | | H34 | PL4C | PL4C | 1/0 | | H33 | PL4D | VDD5 | I/O-VDD5 | | H32 | PL3A | PL3A | 1/0 | | H31 | PL3B | PL3B | 1/0 | | G34 | PL3C | PL3C | 1/0 | | G33 | PL3D | PL3D | I/O | | G32 | PL2A | PL2A | I/O | | G31 | PL2B | PL2B | 1/0 | | F34 | PL2C | PL2C | 1/0 | | F33 | PL2D | PL2D | I/O-A0/MPI_BE0 | | F32 | PL1A | PL1A | 1/0 | | F31 | PL1B | PL1B | 1/0 | | E34 | PL1C | PL1C | 1/0 | | E33 | | | 1/0 | | E32 | PL1D | PL1D | 1/0 | | D31 | RD_DATA | RD_DATA | RD_DATA/TDO | | C31 | PT1A | PT1A | I/O-TCK | | 331 | | | 1/0 | | Ē30 | PT1B | PT1B | 1/0 | | 030 | PT1C | PT1C | 1/0 | | C30 | PT1D | PT1D | 1/0 | | 330 | PT2A | PT2A | 1/0 | | <u>=</u> 29 | PT2B | PT2B | 1/0 | | 029 | PT2C | PT2C | 1/0 | | C29 | PT2D | PT2D | 1/0 | | 329 | PT3A | PT3A | 1/0 | | E28 | PT3B | PT3B | 1/0 | | 028 | PT3C | PT3C | 1/0 | | 228 | PT3D | PT3D | 1/0 | | 328 | PT4A | PT4A | I/O-TMS | | <b>-27</b> | PT4B | PT4B | 1/0 | | 027 | PT4C | PT4C | I/O | | 227 | PT4D | PT4D | 1/0 | | 327 | PT5A | VDD5 | I/O-VDD5 | | 127 | PT5B | PT5B | 1/0 | | 26 | PT5C | PT5C | 1/0 | | 026 | PT5D | PT5D | 1/0 | | 226 | PT6A | PT6A | I/O-TDI | | 326 | | PT6B | 1/0 | | A26 | | PT6C | 1/0 | | 025 | PT6B | PT6D | 1/0 | | 225 | PT6C | PT7A | 1/0 | | 325 | | PT7B | 1/0 | | <b>A25</b> | _ | PT7C | 1/0 | | <b>E24</b> | PT6D | PT7D | 1/0 | | D24 | PT7A | PT8A | 1/0 | Table 74. OR3C/T80 and OR3T125 600-Pin EBGA Pinout (continued) | Pin | OR3C/T80 Pad | OR3T125 Pad | Function | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------------| | C24 | | PT8B | 1/0 | | B24 | | PT8C | 1/0 | | A24 | PT7B | PT8D | 1/0 | | E23 | PT7C | PT9A | 1/0 | | D23 | | РТ9В | 1/0 | | C23 | _ | PT9C | 1/0 | | B23 | PT7D | PT9D | 1/0 | | D22 | PT8A | PT10A | I/O-DOUT | | E22 | PT8B | PT10B | 1/0 | | C22 | - | PT10C | I/O | | B22 | PT8C | PT10D | 1/0 | | A22 | PT8D | PT11A | 1/0 | | D21 | Marie and | PT11B | 1/0 | | E21 | PT9A | PT11C | 1/0 | | C21 | PT9B | PT11D | 1/0 | | B21 | PT9C | PT12A | I/O-D0/DIN | | A21 | | PT12B | 1/0 | | D20 | PT9D | PT12C | 1/0 | | C20 | PT10A | PT12D | 1/0 | | B20 | PT10B | PT13A | 1/0 | | B19 | | PT13B | 1/0 | | D19 | PT10C | PT13C | 1/0 | | E19 | PT10D | PT13D | I/O-D1 | | C19 | PT11A | PT14A | I/O-D2 | | A19 | PT11B | Vpp5 | I/O-VDD5 | | B18 | PT11C | PT14C | 1/0 | | D18 | PT11D | PT14D | I/O | | E18 | PT12A | PT15A | I/O-D3 | | C18 | PT12B | PT15B | 1/0 | | B17 | PT12C | PT15C | I/O | | C17 | ECKT | ECKT | ECKT | | D17 | PT13A | PT16A | I/O-D4 | | E17 | PT13B | PT16B | 1/0 | | B16 | | PT16C | 1/0 | | C16 | PT13C | PT16D | 1/0 | | D16 | PT13D | PT17A | I/O | | A15 | PT14A | PT17B | 1/0 | | B15 | <del></del> | PT17C | I/O | | C15 | PT14B | PT17D | I/O | | D15 | PT14C | PT18A | I/O-D5 | | E15 | PT14D | PT18B | 1/0 | | A14 | | PT18C | 1/0 | | B14 | PT15A | VDD5 | I/O-VDD5 | | C14 | PT15B | PT19A | I/O | | D14 | | PT19B | 1/0 | | E14 | PT15C | PT19C | 1/0 | | B13 | PT15D | PT19D | 1/O | Table 74. OR3C/T80 and OR3T125 600-Pin EBGA Pinout (continued) | Pin | OR3C/T80 Pad | OR3T125 Pad | Function | |-----|--------------|-------------|----------------------| | C13 | PT16A | PT20A | I/O | | D13 | <u>—</u> | PT20B | I/O | | E13 | | PT20C | 1/0 | | A12 | PT16B | PT20D | I/O-D6 | | B12 | PT16C | PT21A | 1/0 | | C12 | | PT21B | I/O | | D12 | | PT21C | 1/0 | | E12 | PT16D | PT21D | I/O | | A11 | | PT22A | I/O | | B11 | _ | PT22B | 1/0 | | C11 | | PT22C | I/O | | D11 | PT17A | PT22D | 1/0 | | A10 | | PT23A | I/O | | B10 | PT17B | PT23B | I/O | | C10 | PT17C | PT23C | 1/0 | | D10 | PT17D | VDD5 | I/O-VDD5 | | E10 | PT18A | PT24A | 1/0 | | A9 | PT18B | PT24B | 1/0 | | B9 | PT18C | PT24C | 1/0 | | C9 | PT18D | PT24D | I/O-D7 | | D9 | PT19A | PT25A | I/O | | E9 | PT19B | PT25B | I/O | | B8 | PT19C | PT25C | I/O | | C8 | PT19D | PT25D | I/O | | D8 | PT20A | PT26A | I/O | | E8 | PT20B | PT26B | I/O | | B7 | PT20C | PT26C | 1/0 | | C7 | PT20D | PT26D | I/O | | D7 | PT21A | PT27A | I/O-RDY/RCLK/MPI_ALI | | E7 | PT21B | PT27B | 1/0 | | B6 | PT21C | PT27C | I/O | | C6 | PT21D | PT27D | 1/0 | | D6 | PT22A | PT28A | 1/0 | | E6 | PT22B | PT28B | I/O | | B5 | PT22C | PT28C | 1/0 | | C5 | | - | 1/0 | | D5 | PT22D | PT28D | I/O-SECKUR | | A13 | Vss | Vss | Vss | | A16 | Vss | Vss | Vss | | A20 | Vss | Vss | Vss | | A23 | Vss | Vss | Vss | | A28 | Vss | Vss | Vss | | A29 | Vss | Vss | Vss | | A3 | Vss | Vss | Vss | | A32 | Vss | Vss | Vss | | A33 | Vss | Vss | Vss | | A4 | Vss | Vss | Vss | Table 74. OR3C/T80 and OR3T125 600-Pin EBGA Pinout (continued) | Pin | OR3C/T80 Pad | OR3T125 Pad | Function | |------|--------------|-------------|----------| | A7 | Vss | Vss | Vss | | A8 | Vss | Vss | Vss | | AC1 | Vss | Vss | Vss | | AC35 | Vss | Vss | Vss | | AH1 | Vss | Vss | Vss | | AH35 | Vss | Vss | Vss | | AJ1 | Vss | Vss | Vss | | AJ35 | Vss | Vss | Vss | | AM1 | Vss | Vss | Vss | | AM2 | Vss | Vss | Vss | | AM3 | Vss | Vss | Vss | | AM33 | Vss | Vss | Vss | | AM34 | Vss | Vss | Vss | | AM35 | Vss | Vss | Vss | | AN1 | Vss | Vss | Vss | | AN2 | Vss | Vss | Vss | | AN32 | Vss | Vss | Vss | | AN34 | Vss | Vss | Vss | | AN35 | Vss | Vss | Vss | | AN4 | Vss | Vss | Vss | | AP3 | Vss | Vss | Vss | | AP32 | Vss | Vss | Vss | | AP33 | Vss | Vss | Vss | | AP4 | Vss | Vss | Vss | | AR13 | Vss | Vss | Vss | | AR16 | Vss | Vss | Vss | | AR20 | Vss | Vss | Vss | | AR23 | Vss | Vss | Vss | | AR28 | Vss | Vss | Vss | | AR29 | Vss | Vss | Vss | | AR3 | Vss | Vss | Vss | | AR32 | Vss | Vss | Vss | | AR33 | Vss | Vss | Vss | | AR4 | Vss | Vss | Vss | | AR7 | Vss | Vss | Vss | | AR8 | Vss | Vss | Vss | | B3 | Vss | Vss | Vss | | B32 | Vss | Vss | Vss | | B33 | Vss | Vss | Vss | | B4 | Vss | Vss | Vss | | C1 | Vss | Vss | Vss | | C2 | Vss | Vss | Vss | | C32 | Vss | Vss | Vss | | C34 | Vss | Vss | Vss | | C35 | Vss | Vss | Vss | | C4 | Vss | Vss | Vss | | D1 | Vss | Vss | Vss | Table 74. OR3C/T80 and OR3T125 600-Pin EBGA Pinout (continued) | Pin | OR3C/T80 Pad | OR3T125 Pad | Function | |------|--------------|-------------|----------| | D2 | Vss | Vss | Vss | | D3 | Vss | Vss | Vss | | D33 | Vss | Vss | Vss | | D34 | Vss | Vss | Vss | | D35 | Vss | Vss | Vss | | G1 | Vss | Vss | Vss | | G35 | Vss | Vss | Vss | | H1 | Vss | Vss | Vss | | H35 | Vss | Vss | Vss | | N1 | Vss | Vss | Vss | | N35 | Vss | Vss | Vss | | T1 | Vss | Vss | Vss | | T35 | Vss | Vss | Vss | | Y1 | Vss | Vss | Vss | | Y35 | Vss | Vss | Vss | | A1 | VDD | VDD | VDD | | A17 | VDD | VDD | VDD | | A18 | VDD | Vpp | VDD | | A2 | Vap | VDD | VDD | | A30 | VDD | VDD | VDD | | A31 | VDD | VDD | VDD | | A34 | VDD | VDD | VDD | | A35 | VDD | VDD | VDD | | A5 | VDD | VDD | VDD | | A6 | VDD | VDD | VDD | | AE31 | VDD | VDD | VDD | | AE5 | VDD | VDD | VDD | | AK1 | VDD | VDD | VDD | | AK35 | VDD | VDD | VDD | | AL1 | VDD | VDD | VDD | | AL11 | VDD | VDD | VDD | | AL16 | VDD | VDD | VDD | | AL20 | VDD | Vpp | VDD | | AL25 | VDD | VDD | VDD | | AL31 | VDD | VDD | VDD | | AL35 | VDD | VDD | VDD | | AL5 | VDD | VDD | VDD | | AM32 | VDD | VDD | VDD | | AM4 | VDD | VDD | VDD | | AN3 | VDD | VDD | VDD | | AN33 | VDD | VDD | VDD | | AP1 | VDD | VDD | VDD | | AP2 | VDD | VDD | VDD | | AP34 | VDD | VDD | VDD | | AP35 | VDD | VDD | VDD | | AR1 | VDD | VDD | VDD | | AR18 | Vod | VDD | VDD | Table 74. OR3C/T80 and OR3T125 600-Pin EBGA Pinout (continued) | Pin | OR3C/T80 Pad | OR3T125 Pad | Function | |------|--------------|-------------|-------------| | AR19 | <b>V</b> DD | VDD | VDD | | AR2 | Vaa | VDD | VDD | | AR30 | VDD | VDD . | VDD | | AR31 | VDD | VDD | VDD | | AR34 | Vpp | VDD | VDD | | AR35 | DaV | VDD | VDD | | AR5 | VDD | VDD | VDD | | AR6 | VDD | VDD | VDD | | B1 | VDD | VDD | VDD | | B2 | VDD | VDD | VDD | | B34 | <b>V</b> DD | VDD | VDD | | B35 | VDD | VDD | VDD | | C3 | VDD | VDD | VDD | | C33 | Voo | VDD | VDD | | D32 | VDD | VDD | VDD | | D4 | VDD | VDD | VDD | | E1 | <b>V</b> DD | <b>V</b> DD | VDD | | E11 | VDD . | VDD | VDD | | E16 | VDD | VDD | VDD | | E20 | VDD | VDD | VDD | | E25 | VDD | VDD | Vod | | E31 | VDD | VDD | VDD | | E35 | VDD | VDD | VDD | | E5 | VDD | VDD | VDD | | F1 | VDD | VDD | VDD | | F35 | VDD | VDD | Voo | | L31 | Vaa | VDD | VDD | | L5 | VDD | VDD | <b>V</b> DD | | T31 | VDD | VDD | VDD | | T5 | VDD | Voo | VDD | | U35 | VDD | VDD | Voo | | V1 | VDD | VDD | VDD | | V35 | VDD | VDD | VDD | | W1 | VDD | VDD | VDD | | Y31 | VDD D | VDD | VDD | | Y5 | <b>V</b> DD | VDD | VDD | # **Ordering Information** Example: OR3C80, -4 Speed Grade, 240-pin Power Quad Shrink Flat Package (SQFP2), Commercial Temperature. **Table 77. Voltage Options** | Device | Voltage | |---------|---------| | OR3Cxx | 5.0 | | OR3Txxx | 3.3 | **Table 78. Temperature Options** | Symbol | Description | Temperature | | |---------|-------------|------------------|--| | (Blank) | Commercial | 0 °C to 70 °C | | | ľ | Industrial | -40 °C to +85 °C | | #### **Table 79. Package Options** | Symbol | Description | |--------|----------------------------------------| | BA | Plastic Ball Grid Array (PBGA) | | BC | Enhanced Ball Grid Array (EBGA) | | PS | Power Quad Shrink Flat Package (SQFP2) | #### Table 80. ORCA OR3C/Txxx Series Package Matrix | Packages | 208-Pin<br>EIAJ/SQFP2 | 240-Pin<br>EIAJ/SQFP2 | 256-Pin<br>PBGA | 352-Pin<br>PBGA | 432-Pin<br>EBGA | 600-Pin<br>EBGA | |----------|-----------------------|-----------------------|-----------------|-----------------|-----------------|-----------------| | | PS208 | PS240 | BA256 | BA352 | BC432 | BC600 | | OR3C/T55 | CI | C | CI | CI | ******* | | | OR3C/T8/ | CI | CI | | CI | CI | CI | | OR3T125 | CI | CI | | | CI | CI | Key: C = commercial, I = industrial. Boundary Scan, 2-58 #### 2 #### Index | - | | |---|----| | | | | - | ١. | | | | Absolute Maximum Ratings, 2-99 #### В Bidirectional Buffers (BIDIs), 2-8, 2-22, 2-46, 2-86 (see also Routing and SLIC) Bit Stream (see FPGA Configuration) Bit Stream Error Checking, 2-91 (see also FPGA States of Operation) (see also Special Function Blocks) Clock Control (CLKCNTRL), 2-53 (see also Clock Distribution Network and Special Function Blocks) Clock Distribution Network, 2-51-2-54 CLKCNTRL, 2-53 ExpressCLK, 2-51 Inputs, 2-54 Fast Clock, 2-51, 2-54 Global Control Signals, 2-53 In the PICs ExpressCLK, 2-53 System Clock, 2-53 In the PLC Array Fast Clock, 2-52 System Clock, 2-52 PFU Clock Sources, 2-51 Selecting Clock Input Pins, 2-54 System Clock, 2-51 To the PLC Array Fast Clock, 2-53 System Clock, 2-53 Clock Enable (CE), 2-12, 2-14, 2-20, 2-26, 2-34, 2-51 Clock Multiplication (see PCM) Comparator (see LUT Operating Modes) #### C Configuration (see FPGA States of Operation or FPGA Configuration) Control Inputs (see PICs, Inputs) Demultiplexing (see PICs, Input Demultiplexing), 2-41 Duty Cycle Adjustment (see *PCM*) E Electrical Characteristics, 2-100 Error Checking (see FPGA Configuration) ExpressCLK, 2-5, 2-9, 2-34, 2-37, 2-40, 2-42, 2-44, 2-46, 2-50—2-54, 2-73—2-77, 2-80—2-84 (see also Clock Distribution Network and Programmable Clock Manager) #### F Fast Clock, 2-49-2-54, 2-57 (see also Clock Distribution Network) 5 V Tolerant I/O, 2-38 Flexible Input Structure (FINS), 2-5, 2-30, 2-35 (see also Routing) **FPGA Configuration** Configuration Frame Format, 2-90 Configuration Modes, 2-92 Asynchronous Peripheral Mode, 2-94 Daisy-Chaining, 2-98 Master Parallel Mode, 2-92 Master Serial Mode, 2-93 Microprocessor Interface (MPI) Mode, 2-94 Slave Parallel Mode, 2-97 Slave Serial Mode, 2-97 Data Format, 2-89 Data Frame, 2-89 Using ORCA Foundry to Generate RAM Data, 2-89 FPGA States of Operation, 2-85-2-88 Configuration, 2-86 Initialization, 2-85 Other Configuration Options, 2-88 Partial Reconfiguration, 2-88 Reconfiguration, 2-88 Start-Up, 2-87 G GSRN, 2-14, 2-26-2-27, 2-44, 2-79 ı i960 (see Microprocessor Interface) IEEE Standard 1149.1, 2-58, 2-62 (see also Boundary Scan) Initialization (see FPGA States of Operation) Input/Output Buffers, 2-140 (see also PICs) Measurement Conditions, 2-140 Output Buffer Characteristics, 2-141–2-142 .I JTAG (see Boundary Scan) #### Index (continued) Pin Information, 2-146-2-200 208-Pin SQFP2 Pinout, 2-152 Look-up Table (LUT) Operating Modes, 2-14-2-21 240-Pin SQFP2 Pinout, 2-157 Adder-Subtractor Submode, 2-18 256-Pin PBGA Pinout, 2-163 Counter Submode, 2-18 352-Pin PBGA Pinout, 2-166 Equality Comparators, 2-19 432-Pin EBGA Pinout, 2-175 600-Pin EBGA Pinout, 2-185 Half-Logic Mode, 2-17 Package Compatibility, 2-150-2-151 Logic Mode, 2-15 Memory Mode, 2-20 Pin Descriptions, 2-146 Multiplier Submode, 2-19 Power Dissipation, 2-143-2-145 Ripple Mode, 2-17 5 V Tolerant I/O, 2-144 LSR, 2-14, 2-20, 2-26-2-27, 2-34, 2-51 OR3Cxx, 2-143 OR3Txxx, 2-144 Programmable Clock Manager (PCM), 2-145 PowerPC (see Microprocessor Interface) Maximum Ratings (see Absolute Maximum Ratings) Programmable Clock Manager (PCM), 2-7, 2-73--2-84 Microprocessor Interface (MPI), 2-65-2-72 Clock Delay, 2-77 i960 System, 2-67 Clock Multiplication, 2-78 Interface to FPGA, 2-67 DLL Mode, 2-76 PowerPC System, 2-64 PCM Cautions, 2-84 Setup and Control Registers, 2-69 PCM Detailed Programming, 2-80 Multiplexing (see Output Multiplexing) PCM Operation, 2-79 Multiplier (see LUT Operating Modes) PCM/FPGA Internal Interface, 2-79 PLL Mode, 2-77 Registers, 2-74 ORCA Foundry Development System, 2-28 Programmable Function Unit (PFU), 2-12 Overview, 2-10 Control Inputs, 2-14 Ordering Information, 2-208 Operating Modes, 2-14 Package Matrix, 2-208 Soft-wired LUTs (SWL), 2-16 Twin-quad Architecture, 2-5, 2-10, 2-17, 2-22 Package Options, 2-208 Programmable Input/Output Cells (PICs), 2-37-2-47 Temperature Options, 2-208 Voltage Options, 2-208 5 V Tolerant I/O, 2-38 Output (see PICs) Architecture, 2-46 Output Multiplexing, 2-42 Control Inputs, 2-14, 2-26 Inputs, 2-39 P Demultiplexing, 2-41 Outputs, 2-42 Package Information, 2-201-2-207 Multiplexing, 2-42 Package Matrix, 2-208 Open-Drain Output Option, 2-42 Package Outline Diagrams, 2-201 Propagation Delays, 2-42 208-Pin SQFP2, 2-202 Overview, 2-37 240-Pin SQFP2, 2-203 PIO, 2-37 256-Pin PBGA, 2-204 PIO Logic, 2-44 352-Pin PBGA, 2-205 PIO Options, 2-38 432-Pin EBGA, 2-206 PIO Register Control Signals, 2-44 600-Pin EBGA, 2-207 Zero-Hold Input, 2-40 Terms and Definitions, 2-201 Programmable Logic Cells (PLCs), 2-12-2-36 PAL, 2-5 (see also Supplemental Logic and Architecture, 2-35-2-36 Interconnect Cell) Latches/Flip-Flops, 2-26-2-27 Phase Adjustment (see PCM) PFU, 2-12 PIC Routing (see Routing) Routing, 2-28--2-34 SLIC, 2-22-2-25 #### index (continued) R RAM (see also FPGA Configuration), 2-89 Dual-port, 2-7, 2-14, 2-20-2-21 Single-port, 2-7, 2-14, 2-20-2-21 Recommended Operating Conditions, 2-99 Reconfiguration (see FPGA States of Operation) Routing 3-Statable Bidirectional Buffers, 2-28 Clock (and Global CE and LSR) Routing, 2-34 (see also Clock Distribution Network) Configurable Interconnect Points (CIPs), 2-28 Control Signal and Fast-Carry Routing, 2-31 Flexible Input Structure (FINS), 2-30 Inter-PLC Routing Resources, 2-32 Interguad Routing, 2-48-2-49 Intra-PLC Routing Resources, 2-30-2-31 Minimizing Routing Delay, 2-34 Overview, 5, 2-29 PFU Output Switching, 2-30 PIC Routing, 2-45-2-47 PIC Interguad (MID) Routing, 2-50 PLC Routing, 2-30-2-36 Programmable Corner Cell Routing, 2-49 SLIC Connectivity, 2-31 S SEL. 2-12, 2-14, 2-26 Soft-wired LUTs (SWLs), 2-5, 2-10, 2-15, 2-16 (see also Look-Up Table Operating Modes) Special Function Blocks Boundary Scan, 2-58-2-64 Microprocessor Interface (MPI), 2-65-2-72 Programmable Clock Manager (PCM), 2-73-2-84 Single Function Blocks, 2-55 Clock Control (CLKCNTRL) and StopCLK, 2-57 Giobal 3-State Control (TS\_ALL), 2-56 Global Set/Reset (GSRN), 2-56 Internal Oscillator, 2-56 Readback Logic, 2-55 Start-Up Logic, 2-57 Start-up (see FPGA States of Operation) StopCLK, 2-5, 2-9, 2-57 (see also Special Function Blocks) Subtractor (see LUT Operating Modes) Supplemental Logic and Interconnect Cell (SLIC) System Clock (see Clock Distribution Network) 2-51 T 3-state, 2-7-2-8, 2-21-2-22, 2-38, 2-42, 2-49-2-50, 2-56, 2-60, 2-63, 2-86, 2-88 Timing Characteristics, 2-102-2-139 Asynchronous Peripheral Configuration Mode, 2 - 134Boundary-Scan Timing, 2-121 Clock Timing, 2-122 Derating, 2-102 Description, 2-102 General Configuration Mode Timing, 2-129 Master Parallel Configuration Mode, 2-133 Master Serial Configuration Mode, 2-132 Microprocessor Interface Configuration Timing, 2-137 Microprocessor Interface Timing, 2-115 PFU Timing, 2-104 PIO Timing, 2-112 PLC Timing, 2-111 Programmable Clock Manager Timing, 2-119 Readback Timing, 2-139 Slave Parallel Configuration Mode, 2-136 Slave Serial Configuration Mode, 2-135 #### U--Z Tolerant I/O, 2-38 (see also 5 V Tolerant I/O) Twin-quad Architecture (see PFU), 2-5 Zero-hold Inputs, 2-38-2-40 SLIC Timing, 2-111 TS\_ALL, 2-56 2-5, 2-22-2-25