## Single Synchronous Buck Controller

## General Description

The RT8209A/B/C PWM controller provides high efficiency, excellent transient response, and high DC output accuracy needed for stepping down high voltage batteries to generate low voltage CPU core, I/O, and chipset RAM supplies in notebook computers.

The constant-on-time PWM control scheme handles wide input/output voltage ratios with ease and provides 100ns "instant-on" response to load transients while maintaining a relatively constant switching frequency.

The RT8209A/B/C achieves high efficiency at a reduced cost by eliminating the current-sense resistor found in traditional current mode PWMs. Efficiency is further enhanced by its ability to drive very large synchronous rectifier MOSFETs. The buck conversion allows this device to directly step down high voltage batteries for the highest possible efficiency. The RT8209A/B/C is intended for CPU core, chipset, DRAM, or other low voltage supplies as low as 0.75 V . The RT8209A is in a WQFN-16L $3 \times 3$ package, the RT8209B is in a WQFN-14L $3.5 \times 3.5$ package and the RT8209C is available in a TSSOP-14 package.

## Ordering Information RT8209ㅁㅁㅁ

-Package Type
QW : WQFN-16L 3x3 (W-Type)
QW : WQFN-14L $3.5 \times 3.5$ (W-Type)
C : TSSOP-14
_Lead Plating System
G: Green (Halogen Free and Pb Free)
Z : ECO (Ecological Element with Halogen Free and Pb free)
A: WQFN-16L $3 \times 3$
B : WQFN-14L $3.5 \times 3.5$
C : TSSOP-14
Note :
Richtek products are :

- RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020.
- Suitable for use in SnPb or Pb -free soldering processes.


## Features

- Ultra-High Efficiency
- Resistor Programmable Current Limit by Low Side $R_{\text {DS(ON) }}$ Sense (Lossless Limit)
- Quick Load Step Response within 100ns
- 1\% V FBB Accuracy over Line and Load
- 4.5V to 26V Battery Input Range
- Resistor Programmable Frequency
- Integrated Bootstrap Switch
- Integrated Negative Current Limiter
- Over/Under Voltage Protection
- 4 Steps Current Limit During Soft-Start
- Power Good Indicator
- RoHS Compliant and Halogen Free


## Applications

- Notebook Computers
- System Power Supplies
- I/O Supplies


## Marking Information

RT8209AGQW


RT8209AZQW

|  |  |
| ---: | ---: |
|  |  |
|  |  |
|  |  |

RT8209BGQW


RT8209CGC


FH=: Product Code
YMDNN : Date Code

FH: Product Code
YMDNN : Date Code

A0=: Product Code
YMDNN : Date Code

RT8209CGC : Product Code
YMDNN : Date Code

## Pin Configurations



## Typical Application Circuit



Functional Pin Description

| Pin No. |  | Pin Name | Pin Function |
| :---: | :---: | :---: | :---: |
| RT8209A | RT8209B/C |  |  |
| 1 | 3 | VOUT | Output Voltage Pin. Connect to the output of PWM converter. VOUT is an input of the PWM controller. |
| 2 | 4 | VDD | Analog supply voltage input for the internal analog integrated circuit. Bypass to GND with a $1 \mu \mathrm{~F}$ ceramic capacitor. |
| 3 | 5 | FB | Feedback Input Pin. Connect FB to a resistor voltage divider from VOUT to GND to adjust VOUT from 0.75 V to 3.3 V |
| 4 | 6 | PGOOD | Power good signal open-drain output of PWM converter. This pin will be pulled high when the output voltage is within the target range. |
| $\begin{gathered} 5,14 \\ 17 \text { (Exposed pad) } \end{gathered}$ | RT8209B : 15 (Exposed pad) | NC | No internal connection. The exposed pad must be soldered to a large PCB and connected to GND for maximum power dissipation. |

To be continued

| Pin No. |  | Pin Name |  |
| :---: | :---: | :--- | :--- |
| RT8209A | RT8209B/C | Pin Function |  |
| 6 | 7 | GND | Analog Ground. |
| 7 | 8 | PGND | Power Ground. |
| 8 | 9 | LGATE | Low side N-MOSFET gate driver output for PWM. This pin <br> swings between GND and VDDP. |
| 9 | 10 | VDDP | VDDP is the gate driver supply for external MOSFETs. Bypass <br> to GND with a 1 1 F ceramic capacitor. |
| 10 | 11 | CS | Over Current Trip Point Set Input. Connect resistor from this <br> pin to signal ground to set threshold for both over current and <br> negative over current limit. |
| 11 | 13 | UHASE | The UGATE High Side Gate Driver Return. Also serves as <br> anode of over current comparator. |
| 13 | 14 | BOOT | High side N-MOSFET floating gate driver output for the PWM <br> converter. This pin swings between PHASE and BOOT. |
| 15 | Bootstrap Capacitor Connection for PWM Converter. Connect <br> to an external ceramic capacitor to PHASE. |  |  |
| 16 | 2 | TON | Enable/Diode Emulation Mode Control Input. Connect to VDD <br> for dide-emulation mode, connect to GND for shutdown and <br> floating the pin for CCM mode. |
| On Time/Frequency Adjustment Pin. Connect to PHASE <br> through a resistor. TON is an input for the PWM controller. |  |  |  |

## Function Block Diagram


Absolute Maximum Ratings (Note 1)

- VDD, VDDP, VOUT, EN/DEM, FB, PGOOD, TON to GND ..... -0.3 V to 6 V
- BOOT to GND ..... -0.3 V to 38 V
- BOOT to PHASE ..... -0.3 V to 6 V
- PHASE to GND
DC -0.3 V to 32 V
<20ns -8 V to 38 V
- UGATE to PHASE
DC ..... -0.3 V to 6 V
<20ns ..... -5 V to 7.5 V
- CS to GND ..... -0.3 V to 6 V
- LGATE to GND ..... -0.3 V to 6 V
- LGATE to GND
DC ..... -0.3 V to 6 V
<20ns ..... -2.5 V to 7.5 V
- PGNDtoGND -0.3 V to 0.3 V
- Power Dissipation, $\mathrm{P}_{\mathrm{D}} @ \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$
WQFN-16L $3 \times 3$ ..... 1.471 W
WQFN-14L $3.5 \times 3.5$ ..... 1.667W
TSSOP-14 ..... 0.741 W
- Package Thermal Resistance (Note 2)
WQFN-16L $3 \times 3, \theta_{J A}$ ..... $68^{\circ} \mathrm{C} / \mathrm{W}$
WQFN-16L $3 \times 3, \theta_{\mathrm{Jc}}$ ..... $7.5^{\circ} \mathrm{C} / \mathrm{W}$
WQFN-14L $3.5 \times 3.5, \theta_{\mathrm{JA}}$ ..... $60^{\circ} \mathrm{C} / \mathrm{W}$
WQFN-14L $3.5 \times 3.5, \theta_{\mathrm{Jc}}-$ ..... $7.5^{\circ} \mathrm{C} / \mathrm{W}$
TSSOP-14, $\theta_{\mathrm{JA}}$ ..... $135^{\circ} \mathrm{C} / \mathrm{W}$
- Lead Temperature (Soldering, 10 sec .) ..... $260^{\circ} \mathrm{C}$
- Junction Temperature ..... $150^{\circ} \mathrm{C}$
- Storage Temperature Range ..... $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
- ESD Susceptibility (Note 3)
HBM (Human Body Mode) ..... 2kV
MM (Machine Mode) ..... 200V
Recommended Operating Conditions ..... (Note 4)
- Input Voltage, $\mathrm{V}_{\mathrm{IN}}$ ..... 4.5 V to 26 V
- Supply Voltage, $\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{DDP}}$ ..... 4.5 V to 5.5 V
- Junction Temperature Range ..... $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$
- Ambient Temperature Range $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$


## Electrical Characteristics

( $\mathrm{V}_{\mathrm{IN}}=15 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{DDP}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise specified)

| Parameter | Symbol | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PWM Controller |  |  |  |  |  |  |
| Quiescent Supply Current | IVDD | $\mathrm{V}_{\mathrm{FB}}=0.8 \mathrm{~V}, \mathrm{EN} / \mathrm{DEM}=5 \mathrm{~V}$ | -- | 500 | 800 | $\mu \mathrm{A}$ |
|  | l VDDP | $\mathrm{V}_{\mathrm{FB}}=0.8 \mathrm{~V}, \mathrm{EN} / \mathrm{DEM}=5 \mathrm{~V}$ | - | 1 | 10 |  |
| Shutdown Current | ISHDN_VDD | EN/DEM $=0 \mathrm{~V}$ | - | 1 | 10 | $\mu \mathrm{A}$ |
|  | ISHDN_VDDP | EN/DEM $=0 \mathrm{~V}$ | -- | -- | 1 |  |
| FB Reference Voltage | $V_{\text {REF }}$ | $\mathrm{V}_{\text {DD }}=4.5 \mathrm{~V}$ to 5.5 V | 0.742 | 0.750 | 0.758 | V |
| FB Input Bias Current |  | $\mathrm{V}_{\mathrm{FB}}=0.75 \mathrm{~V}$ | -1 | 0.1 | 1 | $\mu \mathrm{A}$ |
| Output Voltage Range | Vout |  | 0.75 | -- | 3.3 | V |
| On Time |  | $\begin{aligned} & \mathrm{V}_{\text {PHASE }}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=2.5 \mathrm{~V}, \\ & \mathrm{R}_{\text {TON }}=250 \mathrm{k} \Omega \end{aligned}$ | 336 | 420 | 504 | ns |
| Minimum Off-Time |  |  | 250 | 400 | 550 | ns |
| VOUT Shutdown Discharge Resistance |  | EN/DEM = GND | - | 20 | -- | $\Omega$ |
| Current Sensing |  |  |  |  |  |  |
| Current Limiter Source Current |  | CS to GND | 9 | 10 | 11 | $\mu \mathrm{A}$ |
| Current Comparator Offset |  |  | -10 | -- | 10 | mV |
| Zero Crossing Threshold |  | PHASE to GND, EN/DEM $=5 \mathrm{~V}$ | -10 | -- | 5 | mV |
| Fault Protection |  |  |  |  |  |  |
| Current Limit Threshold |  | GND - PHASE, $\mathrm{V}_{\text {CS }}=50 \mathrm{mV}$ | 40 | 50 | 60 | mV |
|  |  | GND - PHASE, VCS $=200 \mathrm{mV}$ | 190 | 200 | 210 |  |
| Current Limit Setting Range |  | CS to GND | 50 | -- | 200 | mV |
| Output UV Threshold |  | UVP detect | 60 | 70 | 80 | \% |
| OVP Threshold | $\mathrm{V}_{\text {FB_OVP }}$ | OVP detect | 120 | 125 | 130 | \% |
| OV Fault Delay |  | FB forced above OV threshold | -- | 20 | -- | $\mu \mathrm{s}$ |
| VDD Under Voltage Lockout Threshold |  | Rising edge, PWM disabled below this level | 4.1 | 4.3 | 4.5 | V |
|  |  | Hysteresis | - | 80 | -- | mV |
| Current Limit Step Duration at Soft-Start |  | Each step | - | 128 | -- | clks |
| UVP Blanking Time |  | From EN signal going high | -- | 512 | -- | clks |
| Thermal Shutdown | TSHDN | Hysteresis $=10^{\circ} \mathrm{C}$ | -- | 155 | -- | ${ }^{\circ} \mathrm{C}$ |
| Driver On-Resistance |  |  |  |  |  |  |
| UGATE Drive Source | Rugatesr | $\mathrm{V}_{\text {BOOT }}-\mathrm{V}_{\text {PHASE }}=5 \mathrm{~V}$ | - | 2 | 5 | $\Omega$ |
| UGATE Drive Sink | R UGATEsk | $\mathrm{V}_{\text {BOOT }}-\mathrm{V}_{\text {PHASE }}=5 \mathrm{~V}$ | -- | 1 | 5 | $\Omega$ |
| LGATE Drive Source | Rlgatesr | LGATE, High State | - | 1 | 5 | $\Omega$ |
| LGATE Drive Sink | RLgATEsk | LGATE, Low State | -- | 0.5 | 2.5 | $\Omega$ |
| UGATE Driver Source/Sink Current |  | $V_{\text {UGATE }}-V_{\text {PHASE }}=2.5 \mathrm{~V}$, <br> $V_{\text {BOOT }}-V_{\text {PHASE }}=5 \mathrm{~V}$ | - | 1 | -- | A |
| LGATE Driver Source Current |  | $\mathrm{V}_{\text {LGATE }}=2.5 \mathrm{~V}$ | - | 1 | -- | A |
| LGATE Driver Sink Current |  | $\mathrm{V}_{\text {LGATE }}=2.5 \mathrm{~V}$ | - | 3 | -- | A |
| Dead Time |  | LGATE Rising (VPHASE $=1.5 \mathrm{~V}$ ) | - | 30 | -- | ns |
|  |  | UGATE Rising | -- | 30 | -- |  |

To be continued

| Parameter | Symbol | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Internal BOOT Charging Switch On Resistance |  | VDDP to BOOT, 10mA | -- | -- | 80 | $\Omega$ |
| Logic I/O |  |  |  |  |  |  |
| EN/DEM Logic Input Voltage |  | EN/DEM Low | -- | -- | 0.8 | V |
|  |  | EN/DEM High | 2.9 | -- | -- |  |
|  |  | EN/DEM float | -- | 2 | -- |  |
| Logic Input Current |  | EN/DEM = VDD | -- | 1 | 5 | $\mu \mathrm{A}$ |
|  |  | EN/DEM $=0$ | -5 | 1 | -- |  |
| PGOOD |  |  |  |  |  |  |
| PGOOD Threshold |  | $\mathrm{V}_{\mathrm{FB}}$ with respect to reference, PGOOD from Low to High | 87 | 90 | 93 | \% |
|  |  | $\mathrm{V}_{\mathrm{FB}}$ with respect to reference, PGOOD from High to Low | -- | 125 | -- |  |
|  |  | Hysteresis | -- | 3 | -- |  |
| Fault Propagation Delay |  | Falling edge, FB forced below PGOOD trip threshold | -- | 2.5 | -- | $\mu \mathrm{S}$ |
| Output Low Voltage |  | $\mathrm{I}_{\text {SINK }}=1 \mathrm{~mA}$ | -- | -- | 0.4 | V |
| Leakage Current |  | High state, forced to 5V | -- | -- | 1 | $\mu \mathrm{A}$ |

Note 1. Stresses listed as the above "Absolute Maximum Ratings" may cause permanent damage to the device. These are for stress ratings. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may remain possibility to affect device reliability.

Note 2. $\theta_{\mathrm{JA}}$ is measured in the natural convection at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ on a high effective four layers thermal conductivity test board of JEDEC 51-7 thermal measurement standard. The case point of $\theta_{\mathrm{Jc}}$ is on the expose pad for the package.
Note 3. Devices are ESD sensitive. Handling precaution is recommended.
Note 4. The device is not guaranteed to function outside its operating conditions.

## Typical Operating Characteristics






1.05V Switching Frequency vs. Load Current




Power On from EN (DEM Mode)


OVP (DEM Mode)


Power On from EN (CCM Mode)


Power On in Short Circuit


UVP (DEM Mode)





## Application Information

The RT8209A/B/C PWM controller provides high efficiency, excellent transient response, and high DC output accuracy needed for stepping down high voltage batteries to generate low voltage CPU core, I/O, and chipset RAM supplies in notebook computers. Richtek Mach Response ${ }^{\text {TM }}$ technology is specifically designed for providing 100ns "instant-on" response to load steps while maintaining a relatively constant operating frequency and inductor operating point over a wide range of input voltages. The topology circumvents the poor load transient timing problems of fixed-frequency current-mode PWMs while avoiding the problems caused by widely varying switching frequencies in conventional constant-on-time and constant off-time PWM schemes. The DRV ${ }^{\text {TM }}$ mode PWM modulator is specifically designed to have better noise immunity for such a single output application.

## PWM Operation

The Mach Response ${ }^{T M}$ DRV $^{T M}$ mode controller relies on the output filter capacitor's Effective Series Resistance (ESR) to act as a current sense resistor, so the output ripple voltage provides the PWM ramp signal. Refer to the function block diagram, the synchronous UGATE driver will be turned on at the beginning of each cycle. After the internal one-shot timer expires, the UGATE driver will be turned off. The pulse width of this one shot is determined by the converter's input voltage and the output voltage to keep the frequency fairly constant over the input voltage range. Another one-shot sets a minimum off-time (400ns typ.).

## On-Time Control

The on-time one-shot comparator has two inputs. One input monitors the output voltage, while the other input samples the input voltage and converts it to a current. This input voltage proportional current is used to charge an internal on-time capacitor. The on-time is the time required for the voltage on this capacitor to charge from zero volts to $\mathrm{V}_{\text {OUT }}$, thereby making the on-time of the high side switch directly proportional to output voltage and inversely proportional to input voltage. The implementation results in a nearly constant switching frequency without the need a clock generator.
$\mathrm{t}_{\mathrm{ON}}=9.6 \mathrm{p} \times \mathrm{R}_{\text {TON }} \times\left(\mathrm{V}_{\text {OUT }}+0.1\right) /\left(\mathrm{V}_{\text {IN }}-0.3\right)+50 \mathrm{~ns}$
Although this equation provides a good approximation to start with, the accuracy depends on each design and selection of the high side MOSFET.

And then the switching frequency is:
$f=\frac{\text { VOUT }}{\text { VIN } \times t_{\text {ON }}}$
$\mathrm{R}_{\text {TON }}$ is the external resistor connected from the PHASE to TON pin.

## Mode Selection (EN/DEM) Operation

The EN/DEM pin enables the supply. When EN/DEM is tied to VDD, the controller is enabled and operates in diode-emulation mode. When the EN/DEM pin is floating, the RT8209A/B/C will operate in forced-CCM mode.

## Diode-Emulation Mode (EN/DEM = High)

In diode-emulation mode, the RT8209A/B/C automatically reduces switching frequency at light-load conditions to maintain high efficiency. This reduction of frequency is achieved smoothly and without increasing VOUT ripple or load regulation. As the output current decreases from heavy-load condition, the inductor current is also reduced, and eventually comes to the point that its valley touches zero current, which is the boundary between continuous conduction and discontinuous conduction modes. By emulating the behavior of diodes, the low side MOSFET allows only partial of negative current when the inductor freewheeling current reach negative. As the load current is further decreased, it takes longer and longer to discharge the output capacitor to the level than requires the next "ON" cycle. The on-time is kept the same as that in the heavy-load condition. In reverse, when the output current increases from light load to heavy load, the switching frequency increases to the preset value as the inductor current reaches the continuous condition. The transition load point to the light-load operation can be calculated as follows (Figure 1) :
$\mathrm{L}_{\text {LOAD }} \approx \frac{\left(\mathrm{V}_{\text {IN }}-\mathrm{V}_{\mathrm{OUT}}\right)}{2 \mathrm{~L}} \times \mathrm{t}_{\mathrm{ON}}$
where ton is On-time.


Figure 1. Boundary Condition of CCM/DEM
The switching waveforms may appear noisy and asynchronous when light loading causes diode-emulation operation, but this is a normal operating condition that results in high light-load efficiency. Trade-offs in DEM noise vs. light-load efficiency is made by varying the inductor value. Generally, low inductor values produce a broader efficiency vs. load curve, while higher values result in higher full-load efficiency (assuming that the coil resistance remains fixed) and less output voltage ripple. The disadvantages for using higher inductor values include larger physical size and degrade load transient response (especially at low input-voltage levels).

## Forced-CCM Mode (EN/DEM = Floating)

The low noise, forced-CCM mode (EN/DEM = floating) disables the zero-crossing comparator, which controls the low-side switch on-time. This causes the low side gate drive waveform to become the complement of the high side gate-drive waveform. This in turn causes the inductor current to reverse at light loads as the PWM loop to maintain a duty ratio VOUT/VIN. The benefit of forcedCCM mode is to keep the switching frequency fairly constant, but it comes at a cost. The no-load battery current can be up to 10 mA to 40 mA , depending on the external MOSFETs.

## Current Limit Setting (OCP)

RT8209A/B/C has cycle-by-cycle current limiting control. The current limit circuit employs a unique "valley" current sensing algorithm. If PHASE voltage plus the current limit threshold is below zero, the PWM is not allowed to initiate a new cycle (Figure 2). In order to provide both good accuracy and a cost effective solution, the RT8209A/B/C supports temperature compensated MOSFET R $\mathrm{RS}_{\mathrm{DS}(\mathrm{ON})}$ sensing. The CS pin should be connected to GND through
the trip voltage setting resistor, Rcs. The CS terminal source $10 \mu \mathrm{~A}$ ICs current, and the trip level is set to the CS trip voltage, $\mathrm{V}_{\mathrm{Cs}}$ can be calculated as following equation.
$\mathrm{V}_{\mathrm{CS}}(\mathrm{mV})=\mathrm{R}_{\mathrm{CS}}(\mathrm{k} \Omega) \times 10(\mu \mathrm{~A})$
Inductor current is monitored by the voltage between the PGND pin and the PHASE pin, so the PHASE pin should be connected to the drain terminal of the low side MOSFET. ICs has positive temperature coefficient to compensate the temperature dependency of the $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$. PGND is used as the positive current sensing node so PGND should be connected to the source terminal of the bottom MOSFET.

As the comparison is done during the OFF state, $\mathrm{V}_{\mathrm{Cs}}$ sets the valley level of the inductor current. Thus, the load current at over current threshold, ILOAD_oc, can be calculated as follows.

$$
\begin{aligned}
& \text { LOAD_OC }=\frac{V_{C S}}{R D S(O N)}+\frac{\text { IRipple }}{2} \\
& =\frac{V_{C S}}{R_{D S(O N)}}+\frac{1}{2 \times L \times f} \times \frac{\left(V_{\text {IN }}-V_{\text {OUT }}\right) \times V_{O U T}}{V_{I N}}
\end{aligned}
$$



Figure 2. Valley Current Limit

## MOSFET Gate Driver (UGATE, LGATE)

The high side driver is designed to drive high current, low $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ N-MOSFET(s). When configured as a floating driver, 5 V bias voltage is delivered from VDDP supply. The average drive current is proportional to the gate charge at VGS $=5 \mathrm{~V}$ times switching frequency. The instantaneous drive current is supplied by the flying capacitor between BOOT and PHASE pins. A dead time to prevent shoot through is internally generated between high side MOSFET off to low side MOSFET on, and low side MOSFET off to high side MOSFET on. The low side driver is designed to drive high current, low $R_{D S(O N)} \mathrm{N}-\mathrm{MOSFET}(\mathrm{s})$.

The internal pull-down transistor that drives LGATE low is robust, with a $0.5 \Omega$ typical on resistance. A 5 V bias voltage is delivered from VDDP supply. The instantaneous drive current is supplied by the flying capacitor between VDDP and PGND.

For high current applications, some combinations of high and low side MOSFETs might be encountered that will cause excessive gate-drain coupling, which can lead to efficiency-killing, EMI-producing shoot-through currents. This is often remedied by adding a resistor in series with BOOT, which increases the turn-on time of the high side MOSFET without degrading the turn-off time (Figure 3).


Figure 3. Reducing the UGATE Rise Time

## Power Good Output (PGOOD)

The power good output is an open-drain output and requires a pull-up resistor. When the output voltage is $25 \%$ above or $10 \%$ below its set voltage, PGOOD gets pulled low. It is held low until the output voltage returns to within these tolerances once more. In soft-start, PGOOD is actively held low and is allowed to transition high until soft-start is over and the output reaches $93 \%$ of its set voltage. There is a $2.5 \mu \mathrm{~s}$ delay built into PGOOD circuitry to prevent false transitions.

## POR, UVLO and Soft-Start

Power On Reset (POR) occurs when VDD rises above to approximately 4.3 V , the RT8209A/B/C will reset the fault latch and preparing the PWM for operation. Below 4.1 $\mathrm{V}_{\text {(MIN) }}$, the VDD under voltage-lockout (UVLO) circuitry inhibits switching by keeping UGATE and LGATE low. A built-in soft-start is used to prevent surge current from power supply input after EN/DEM is enabled. The maximum allowed current limit is segmented in 4 steps: $25 \%, 50 \%, 75 \%$ and $100 \%$ during this period, each step is 128 UGATE clks. The current limit steps can eliminate the $\mathrm{V}_{\text {out }}$ folded-back in the soft-start duration.

## Output Over Voltage Protection (OVP)

The output voltage can be continuously monitored for over voltage protection. When the output voltage exceeds $25 \%$ of the set voltage threshold, over voltage protection is triggered and the low side MOSFET is latched on. This activates the low side MOSFET to discharge the output capacitor. The RT8209A/B/C is latched once OVP is triggered and can only be released by VDD or EN/DEM power on reset. There is a $20 \mu$ s delay built into the over voltage protection circuit to prevent false transitions.

## Output Under Voltage Protection (UVP)

The output voltage can be continuously monitored for under voltage protection. When the output voltage is less than $70 \%$ of the set voltage threshold, under voltage protection is triggered and then both UGATE and LGATE gate drivers are forced low. There is a $2.5 \mu$ s delay built into the under voltage protection circuit to prevent false transitions. During soft-start, the UVP blanking time is 512 UGATE clks.

## Output Voltage Setting (FB)

The output voltage can be adjusted from 0.75 V to 3.3 V by setting the feedback resistor R1 and R2 (Figure 4). Choose R2 to be approximately $10 \mathrm{k} \Omega$, and solve for R1 using the equation:
$\mathrm{V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{REF}} \times\left(1+\frac{\mathrm{R} 1}{\mathrm{R} 2}\right)$
where $\mathrm{V}_{\text {REF }}$ is 0.75 V .(typ.)


Figure 4. Setting VOUT with a Resistor Divider

## Output Inductor Selection

The switching frequency (on-time) and operating point (\% ripple or LIR) determine the inductor value as follows :
$L=\frac{t_{\mathrm{ON}} \times\left(\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{OUT}}\right)}{\mathrm{L}_{\mathrm{IR}} \times \mathrm{I}_{\mathrm{LOAD}(\mathrm{MAX})}}$

Where $L_{I_{R}}$ is the ratio of peak-of-peak ripple current to the maximum average inductor current. Find a low pass inductor having the lowest possible DC resistance that fits in the allowed dimensions. Ferrite cores are often the best choice, although powdered iron is inexpensive and can work well at 200 kHz . The core must be large enough and not to saturate at the peak inductor current (lРЕAK) :

$$
I_{\text {PEAK }}=I_{\operatorname{LOAD}(M A X)}+\left[\left(\frac{L_{I R}}{2}\right) \times I_{\operatorname{LOAD}(M A X)}\right]
$$

## Output Capacitor Selection

The output filter capacitor must have low enough Equivalent Series Resistance (ESR) to meet output ripple and loadtransient requirements, yet have high enough ESR to satisfy stability requirements. The output capacitance must also be high enough to absorb the inductor energy while transiting from full-load to no-load conditions without tripping the overvoltage fault latch.
Although Mach Response ${ }^{T M}$ DRV $^{T M}$ dual ramp valley mode provides many advantages such as ease-of-use, minimum external component configuration, and extremely short response time, due to not employing an error amplifier in the loop, a sufficient feedback signal needs to be provided by an external circuit to reduce the jitter level. The required signal level is approximately 15 mV at the comparing point. This generates $\mathrm{V}_{\text {Ripple }}=\left(\mathrm{V}_{\text {out }} / 0.75\right) \times 15 \mathrm{mV}$ at the output node. The output capacitor ESR should meet this requirement.

## Output Capacitor Stability

Stability is determined by the value of the ESR zero relative to the switching frequency. The point of instability is given by the following equation :
$f_{E S R}=\frac{1}{2 \times \pi \times E S R \times C_{O U T}} \leq \frac{f_{S W}}{4}$
Do not put high value ceramic capacitors directly across the outputs without taking precautions to ensure stability. Large ceramic capacitors can have a high ESR zero frequency and cause erratic and unstable operation. However, it is easy to add sufficient series resistance by placing the capacitors a couple of inches downstream from the inductor and connecting VOUT or FB divider close to the inductor. There are two related but distinct ways including double-pulsing and feedback loop instability to
identify the unstable operation. Double-pulsing occurs due to noise on the output or because the ESR is too low that there is not enough voltage ramp in the output voltage signal. This "fools" the error comparator into triggering a new cycle immediately after a 400 ns minimum off-time period has expired. Double-pulsing is more annoying than harmful, resulting in nothing worse than increased output ripple. However, it may indicate the possible presence of loop instability, which is caused by insufficient ESR. Loop instability can result in oscillation at the output after line or load perturbations that can trip the over voltage protection latch or cause the output voltage to fall below the tolerance limit. The easiest method for stability checking is to apply a very zero-to-max load transient and carefully observe the output-voltage-ripple envelope for overshoot and ringing. It helps to simultaneously monitor the inductor current with AC probe. Do not allow more than one ringing cycle after the initial step-response underor over-shoot.

## Thermal Considerations

For continuous operation, do not exceed absolute maximum operation junction temperature. The maximum power dissipation depends on the thermal resistance of IC package, PCB layout, the rate of surroundings airflow and temperature difference between junction to ambient. The maximum power dissipation can be calculated by following formula :
$P_{D(\text { MAX })}=\left(T_{J(M A X)}-T_{A}\right) / \theta_{J A}$
Where $T_{J(M A X)}$ is the maximum operation junction temperature $125^{\circ} \mathrm{C}, \mathrm{T}_{\mathrm{A}}$ is the ambient temperature and the $\theta_{\mathrm{JA}}$ is the junction to ambient thermal resistance.

For recommended operating conditions specification of RT8209A/B/C, where $T_{J(M A X)}$ is the maximum junction temperature of the die $\left(125^{\circ} \mathrm{C}\right)$ and $\mathrm{T}_{\mathrm{A}}$ is the maximum ambient temperature. The junction to ambient thermal resistance $\theta_{\mathrm{JA}}$ is layout dependent. For WQFN-16L 3x3 packages, the thermal resistance $\theta_{\mathrm{JA}}$ is $68^{\circ} \mathrm{C} / \mathrm{W}$ on the standard JEDEC 51-7 four layers thermal test board. For WQFN-14L $3.5 \times 3.5$ packages, the thermal resistance $\theta_{\mathrm{JA}}$ is $60^{\circ} \mathrm{C} / \mathrm{W}$ on the standard JEDEC 51-7 four layers thermal test board. For TSSOP-14 packages, the thermal resistance $\theta_{\mathrm{JA}}$ is $135^{\circ} \mathrm{C} / \mathrm{W}$ on the standard JEDEC 51-7 four layers thermal test board. The maximum power
dissipation at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ can be calculated by following formula
$P_{D(\text { MAX })}=\left(125^{\circ} \mathrm{C}-25^{\circ} \mathrm{C}\right) /\left(68^{\circ} \mathrm{C} / \mathrm{W}\right)=1.471 \mathrm{~W}$ for WQFN-16L $3 \times 3$ packages
$P_{D(\text { MAX })}=\left(125^{\circ} \mathrm{C}-25^{\circ} \mathrm{C}\right) /\left(60^{\circ} \mathrm{C} / \mathrm{W}\right)=1.667 \mathrm{~W}$ for
WQFN-14L $3.5 \times 3.5$ packages
$P_{D(\text { MAX })}=\left(125^{\circ} \mathrm{C}-25^{\circ} \mathrm{C}\right) /\left(135^{\circ} \mathrm{C} / \mathrm{W}\right)=0.741 \mathrm{~W}$ for TSSOP-14 packages

The maximum power dissipation depends on operating ambient temperature for fixed $\mathrm{T}_{\mathrm{J}(\mathrm{MAX})}$ and thermal resistance $\theta_{\mathrm{JA}}$. For RT8209A/B/C packages, the Figure 5 of derating curves allows the designer to see the effect of rising ambient temperature on the maximum power allowed.


Figure 5. Derating Curves for RT8209A/B/C Packages

## Layout Considerations

Layout is very important in high frequency switching converter design. If the layout is designed improperly, the PCB could radiate excessive noise and contribute to the converter instability. The following points must be followed for a proper layout of RT8209A/B/C.

- Connect an RC low-pass filter from VDDP to VDD, $1 \mu \mathrm{~F}$ and $10 \Omega$ are recommended. Place the filter capacitor close to the IC.
- Keep current limit setting network as close as possible to the IC. Routing of the network should avoid coupling to high voltage switching node.
- Connections from the drivers to the respective gate of the high side or the low side MOSFET should be as short as possible to reduce stray inductance.
- All sensitive analog traces and components such as VOUT, FB, GND, EN/DEM, PGOOD, CS, VDD, and TON should be placed away from high voltage switching nodes such as PHASE, LGATE, UGATE, or BOOT nodes to avoid coupling. Use internal layer(s) as ground plane(s) and shield the feedback trace from power traces and components.
- Current sense connections must always be made using Kelvin connections to ensure an accurate signal, with the current limit resistor located at the device.
- Power sections should connect directly to ground plane(s) using multiple vias as required for current handling (including the chip power ground connections). Power components should be placed to minimize loops and reduce losses.


## Outline Dimension




DETAILA
Pin \#1 ID and Tie Bar Mark Options
Note : The configuration of the Pin \#1 identifier is optional, but must be located within the zone indicated.

| Symbol | Dimensions In Millimeters |  | Dimensions In Inches |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Max | Min | Max |  |  |  |
| A | 0.700 | 0.800 | 0.028 | 0.031 |  |  |  |
| A1 | 0.000 | 0.050 | 0.000 | 0.002 |  |  |  |
| A3 | 0.175 | 0.250 | 0.007 | 0.010 |  |  |  |
| b | 0.180 | 0.300 | 0.007 | 0.012 |  |  |  |
| D | 2.950 | 3.050 | 0.116 | 0.120 |  |  |  |
| D2 | 1.300 | 1.750 | 0.051 | 0.069 |  |  |  |
| E | 2.950 | 3.050 | 0.116 | 0.120 |  |  |  |
| E2 | 1.300 | 1.750 | 0.051 | 0.069 |  |  |  |
| e | 0.500 |  |  |  |  |  | 0.020 |
| L | 0.350 | 0.450 | 0.014 | 0.018 |  |  |  |

W-Type 16L QRN 3x3 Package


21
$2 \quad 1$

## DETAIL A

Pin \#1 ID and Tie Bar Mark Options
Note : The configuration of the Pin \#1 identifier is optional, but must be located within the zone indicated.

| Symbol | Dimensions In Millimeters |  | Dimensions In Inches |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Max | Min | Max |  |  |  |  |
| A | 0.700 | 0.800 | 0.028 | 0.031 |  |  |  |  |
| A1 | 0.000 | 0.050 | 0.000 | 0.002 |  |  |  |  |
| A3 | 0.175 | 0.250 | 0.007 | 0.010 |  |  |  |  |
| b | 0.180 | 0.300 | 0.007 | 0.012 |  |  |  |  |
| D | 3.400 | 3.600 | 0.134 | 0.142 |  |  |  |  |
| D2 | 1.950 | 2.150 | 0.077 | 0.085 |  |  |  |  |
| E | 3.400 | 3.600 | 0.134 | 0.142 |  |  |  |  |
| E2 | 1.950 | 2.150 | 0.077 | 0.085 |  |  |  |  |
| e | 0.500 |  |  |  |  |  |  | 0.020 |
| e1 | 1.500 |  |  |  |  |  | 0.060 |  |
| L | 0.300 | 0.500 | 0.012 | 0.020 |  |  |  |  |

W-Type 14L QFN 3.5x3.5 Package


| Symbol | Dimensions In Millimeters |  | Dimensions In Inches |  |
| :---: | :---: | :---: | :---: | :---: |
|  | Min | Max | Min | Max |
| A | 1.000 | 1.200 | 0.039 | 0.047 |
| A1 | 0.050 | 0.150 | 0.002 | 0.006 |
| A2 | 0.800 | 1.050 | 0.031 | 0.041 |
| b | 0.190 | 0.300 | 0.007 | 0.012 |
| D | 4.900 | 5.100 | 0.193 | 0.201 |
| e | 0.650 |  |  |  |
| E | 6.300 | 6.500 | 0.248 | 0.256 |
| E1 | 4.300 | 4.500 | 0.169 | 0.177 |
| L | 0.450 | 0.750 | 0.018 | 0.030 |

14-Lead TSSOP Plastic Package

## Richtek Technology Corporation

Headquarter
5F, No. 20, Taiyuen Street, Chupei City
Hsinchu, Taiwan, R.O.C.
Tel: (8863)5526789 Fax: (8863)5526611

## Richtek Technology Corporation

Taipei Office (Marketing)
5F, No. 95, Minchiuan Road, Hsintien City
Taipei County, Taiwan, R.O.C.
Tel: (8862)86672399 Fax: (8862)86672377
Email: marketing@richtek.com

[^0]
[^0]:    Information that is provided by Richtek Technology Corporation is believed to be accurate and reliable. Richtek reserves the right to make any change in circuit design, specification or other related things if necessary without notice at any time. No third party intellectual property infringement of the applications should be guaranteed by users when integrating Richtek products into any application. No legal responsibility for any said applications is assumed by Richtek.

