# **Semicustom**

**CMOS** 

# Standard Cell

# **CS401 Series**

#### **■ DESCRIPTION**

The CS401 series of 28 nm standard cells is a line of CMOS ASICs that satisfy demands for lower power consumption, higher speed and higher integration.

These cells offer the minimum level of leakage current in the semiconductor industry, and are able to implement a mixture of core transistors with four different threshold voltages, as appropriate for the applications ranging from handheld terminals to digital audiovisual equipment.

The integration level in this series is twice the CS302 series with lower power consumption and higher speed.

### **■ FEATURES**

Technology : 28 nm Metal-gate CMOS

: Maximum 11-metal layers. Ultra low permittivity material is used for dielectric

inter-layers.

: Four different types of core transistors (low leak, standard, high speed and ultra high

speed) can be used on the same chip.

• Supply voltage  $\,:\,$  Internal power supply  $\,:\,$  + 1.0 V  $\pm$  0.1 V

: External power supply :  $+ 1.8 \text{ V} \pm 0.15 \text{ V}$ 

(1.8V interface on dual-power supply system)

 $+ 2.5 V \pm 0.2 V$ 

(2.5V interface on dual-power supply system)

 $+ 3.3 V \pm 0.3 V$ 

(3.3V interface on dual-power supply system)

- Junction temperature range: 40 °C to + 125 °C (standard specification)
- Gate power consumption: 0.61 nW / gate (operating condition: 1.0 V, operating rate 0.5, 1 MHz)
- Support high-quality, various types of cell sets developed by FUJITSU SEMICONDUCTOR (from low power versions to high speed versions).
- Support SRAMs with standby-mode and power-down mode for lower power consumption memories.
- Compiled cells (RAM, ROM, others)
- Support special interfaces (LVDS, SSTL, others).
- · Support boundary SCAN test.
- Support use of industry standard libraries.
- Support use of industry standard tools.
- Short-term development using a physical prototyping tool
- One pass design using a physical synthesis tool
- Hierarchical design environment for supporting large-scale circuits
- Support Signal Integrity, EMI noise reduction.

(Continued)



# **CS401 Series**

### (Continued)

- Support static timing sign-off.
- Improve timing convergence by using Statistical Static Timing Analysis (SSTA).
- Design For Manufacturing (DFM) enables stable product-supply and reduced variation.
- Package lineup: FBGA, PBGA, TEBGA, FC-BGA

Note: Including items under development.

## ■ MACRO LIBRARIES (INCLUDING MACROS CURRENTLY BEING PREPARED)

### 1. Logic cells (about 400 types)

Library sets having four different threshold voltages of core transistors.

Adder

AND

• AND-OR

AND-OR Inverter

• Buffer

• Clock-Buffer

Delay Buffer

• ENOR

• EOR

Inverter

Latch

NAND

NOROR-AND Inverter

• OR

• OR-AND

Selector

SCAN Flip flop

Non-SCAN Flip flop

Others

### 2. IP macros

| CPU/DSP            | ARM <sup>TM*</sup> cores (ARM7TDMI-S <sup>TM*</sup> , ARM946E-S <sup>TM*</sup> , ARM926EJ-S <sup>TM*</sup> , ARM1176JZF-S <sup>TM*</sup> , Cortex-M3 <sup>TM*</sup> , Cortex-R4F <sup>TM*</sup> , Cortex-A9 <sup>TM*</sup> MPCore), Peripherals IP |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Mixed signal macro | ADC, DAC, OPAMP, others                                                                                                                                                                                                                            |
| Compiled macro     | SRAM (1 Port, 2 Port), ROM, product sum calculator, others                                                                                                                                                                                         |
| PLL                | Analog PLL                                                                                                                                                                                                                                         |

<sup>\*:</sup> ARM, ARM7TDMI-S, ARM946E-S, ARM926EJ-S, ARM1176JZF-S, Cortex-M3, Coretex-R4F and Cortex-A9 are the trademarks of ARM Limited in the EU and other countries.

## 3. Special I/O interface macro

| Special I/O     | LVDS, SSTL18, PCI, I <sup>2</sup> C                             |
|-----------------|-----------------------------------------------------------------|
| Interface macro | USB2.0 Device/host, Serial-ATA, PCI-Express, DDR2, HDMI, others |

## **■ COMPILED CELL**

Compiled cells are macro cells that can be automatically generated by specifying the bit/word configuration. The following compiled cells are available for the CS401 series.

## Memory capacity

| Name                                    | Category     | Memory capacity (bit) |  |
|-----------------------------------------|--------------|-----------------------|--|
|                                         | High-Density | 64 to 1152 K          |  |
| Clock synchronous single-port RAM (1RW) | High-Speed   | 32 to 80 K            |  |
|                                         | Large-Scale  | 16 K to 9 M           |  |
| Clock synchronous dual port RAM (2RW)   | High-Density | 32 to 144 K           |  |
| Clock synchronous ROM                   | _            | 128 to 1152 K         |  |
| Clock synchronous register file (1RW)   | _            | 80 to 36 K            |  |
| Clock synchronous register file (1R1W)  | _            | 32 to 72 K            |  |
| Clock synchronous register file (2R2W)  | _            | 16 to 18 K            |  |

# **CS401 Series**

### ■ ABSOLUTE MAXIMUM RATINGS

| Parameter                      | Symbol          | Rating      |                                 | Unit  | Remarks |
|--------------------------------|-----------------|-------------|---------------------------------|-------|---------|
| Parameter                      | Syllibol        | Min         | Max                             | Offic | Remarks |
|                                | V <sub>DD</sub> | - 0.4       | + 1.4                           |       | *2      |
| Power supply voltage*1         |                 | - 0.5       | + 2.5                           | V     | *3      |
| Power supply voltage           |                 | - 0.5       | + 3.6                           | V     | *4      |
|                                |                 | - 0.5       | + 4.6                           |       | *5      |
|                                | VI              | - 0.5       | $V_{DD} + 0.5 \ (\le 2.5 \ V)$  |       | *3      |
| Input voltage*1                |                 | - 0.5       | $V_{DD} + 0.5 \ ( \le 3.6 \ V)$ | V     | *4      |
|                                |                 | - 0.5       | $V_{DD} + 0.5 \ ( \le 4.6 \ V)$ |       | *5      |
|                                | VO              | - 0.5       | $V_{DD} + 0.5 \ (\le 2.5 \ V)$  |       | *3      |
| Output voltage*1               |                 | - 0.5       | $V_{DD} + 0.5 \ ( \le 3.6 \ V)$ | V     | *4      |
|                                |                 | - 0.5       | $V_{DD} + 0.5 \ ( \le 4.6 \ V)$ |       | *5      |
| Storage temperature Tstg       |                 | <b>– 55</b> | + 125                           | °C    |         |
| Operation junction temperature | Tj              | <b>- 40</b> | + 125                           | °C    |         |
| Output current*6               | Ю               | _           | _                               | mA    |         |
| Power supply pin current*7     | ID              | _           | _                               | mA    |         |

<sup>\*1:</sup> Vss = 0 V

WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings.

<sup>\*2:</sup> Internal gates

<sup>\*3: 1.8</sup> V interface on dual-power supply system

<sup>\*4: 2.5</sup> V interface on dual-power supply system

<sup>\*5: 3.3</sup> V interface on dual-power supply system

<sup>\*6:</sup> The output current varies depending on the number of wiring layers in the chip and the wiring configuration of the I/O cells. Contact the sales representative for details.

<sup>\*7:</sup> For details about the power supply pin current, contact the sales representative.

6





## **FUJITSU SEMICONDUCTOR LIMITED**

Nomura Fudosan Shin-yokohama Bldg. 10-23, Shin-yokohama 2-Chome, Kohoku-ku Yokohama Kanagawa 222-0033, Japan

Tel: +81-45-415-5858 http://jp.fujitsu.com/fsl/en/

For further information please contact:

#### North and South America

FUJITSU SEMICONDUCTOR AMERICA, INC. 1250 E. Arques Avenue, M/S 333 Sunnyvale, CA 94085-5401, U.S.A. Tel: +1-408-737-5600 Fax: +1-408-737-5999 http://us.fujitsu.com/micro/

#### **Europe**

FUJITSU SEMICONDUCTOR EUROPE GmbH Pittlerstrasse 47, 63225 Langen, Germany Tel: +49-6103-690-0 Fax: +49-6103-690-122 http://emea.fujitsu.com/semiconductor/

#### Korea

FUJITSU SEMICONDUCTOR KOREA LTD. 902 Kosmo Tower Building, 1002 Daechi-Dong, Gangnam-Gu, Seoul 135-280, Republic of Korea Tel: +82-2-3484-7100 Fax: +82-2-3484-7111 http://kr.fujitsu.com/fsk/

#### **Asia Pacific**

FUJITSU SEMICONDUCTOR ASIA PTE. LTD. 151 Lorong Chuan, #05-08 New Tech Park 556741 Singapore Tel: +65-6281-0770 Fax: +65-6281-0220 http://sg.fujitsu.com/semiconductor/

FUJITSU SEMICONDUCTOR SHANGHAI CO., LTD. 30F, Kerry Parkside, 1155 Fang Dian Road, Pudong District, Shanghai 201204, China
Tel: +86-21-6146-3688 Fax: +86-21-6146-3660
http://cn.fujitsu.com/fss/

FUJITSU SEMICONDUCTOR PACIFIC ASIA LTD. 2/F, Green 18 Building, Hong Kong Science Park, Shatin, N.T., Hong Kong
Tel: +852-2736-3232 Fax: +852-2314-4207
http://cn.fujitsu.com/fsp/

Specifications are subject to change without notice. For further information please contact each office.

## All Rights Reserved.

The contents of this document are subject to change without notice.

Customers are advised to consult with sales representatives before ordering.

The information, such as descriptions of function and application circuit examples, in this document are presented solely for the purpose of reference to show examples of operations and uses of FUJITSU SEMICONDUCTOR device; FUJITSU SEMICONDUCTOR does not warrant proper operation of the device with respect to use based on such information. When you develop equipment incorporating the device based on such information, you must assume any responsibility arising out of such use of the information.

FUJITSU SEMICONDUCTOR assumes no liability for any damages whatsoever arising out of the use of the information.

Any information in this document, including descriptions of function and schematic diagrams, shall not be construed as license of the use or exercise of any intellectual property right, such as patent right or copyright, or any other right of FUJITSU SEMICONDUCTOR or any third party or does FUJITSU SEMICONDUCTOR warrant non-infringement of any third-party's intellectual property right or other right by using such information. FUJITSU SEMICONDUCTOR assumes no liability for any infringement of the intellectual property rights or other rights of third parties which would result from the use of information contained herein.

The products described in this document are designed, developed and manufactured as contemplated for general use, including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (1) for use accompanying fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility, aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon system), or (2) for use requiring extremely high reliability (i.e., submersible repeater and artificial satellite).

Please note that FUJITSU SEMICONDUCTOR will not be liable against you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products.

Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of overcurrent levels and other abnormal operating conditions.

Exportation/release of any products described in this document may require necessary procedures in accordance with the regulations of the Foreign Exchange and Foreign Trade Control Law of Japan and/or US export control laws.

The company names and brand names herein are the trademarks or registered trademarks of their respective owners.

Edited: Sales Promotion Department