

# Oki, Network Solutions for a Global Society

# **FEDR27V1641L-02-H1** Issue Date: April 21, 2006

# OKI Semiconductor MR27V1641L

16M × 1–Bit Serial Production Programmed ROM (P2ROM)

# **GENERAL DESCRIPTION**

The MR27V1641L is a 16 Mbit Production Programmed Read-Only Memory, which is configured as  $16,777,216 \text{ word } \times 1\text{-bit}$ . The MR27V1641L supports a simple read operation using a single 3.0V or 3.6V power supply and a Serial Peripheral Interface (SPI) compatible serial bus.

The MR27V1641L have data programmed and have functions tested at OKI factory. (Using the DC pins for the programming function is NOT allowed )

# FEATURES

·Read Operation

- +3.0V or +3.6 V power supply
- 16,777,216 × 1-bit
- Access time: 30MHz serial clock (FAST-READ)
- 20MHz serial clock (READ)
- Read Identification Instruction
- Active read current: 25 mA (FAST-READ)
- 20 mA (READ)
- Standby current :  $50 \mu A$
- Serial Clock Input and Data Input/Output
- Input Data Format : 1-byte Command code, 3-byte address, 1-byte dummy (FAST-READ) 1-byte Command code, 3-byte address (READ)

# PACKAGES

· MR27V1641L-xxxMP

- 16-pin plastic SOP (P-SOP16-375-1.27-K)
- RoHS Compliant Part Number : Please refer to page 17

# PIN CONFIGURATION (TOP VIEW)

| NC 1  | 0 | 16 SCLK |
|-------|---|---------|
| Vcc 2 |   | 15 SI   |
| NC 3  |   | 14 NC   |
| DC 4  |   | 13 NC   |
| NC 5  |   | 12 NC   |
| NC 6  |   | 11 NC   |
| #CS 7 |   | 10 GND  |
| SO 8  |   | 9 NC    |
|       |   |         |

Under Read Operation

| Pin name        | Functions under Read Operation                                                        |
|-----------------|---------------------------------------------------------------------------------------|
| #CS             | Chip Select                                                                           |
| SI              | Serial Data Input                                                                     |
| SO              | Serial Data Output                                                                    |
| SCLK            | Clock Input                                                                           |
| V <sub>CC</sub> | Power supply voltage                                                                  |
| GND             | Ground                                                                                |
| DC              | Don't care (0v - Vcc)                                                                 |
| DC              | <for reference=""> Program power supply voltage Vpp under Programming operation</for> |
| NC              | Non connection                                                                        |

### **READ COMMAND DEFINITION**

| Command         | Read Array (byte)                   | Note |
|-----------------|-------------------------------------|------|
| 1 <sup>st</sup> | 03[H]                               | 1    |
| 2 <sup>nd</sup> | AD1                                 | 2    |
| 3 <sup>rd</sup> | AD2                                 | 2    |
| 4 <sup>th</sup> | AD3                                 | 2    |
| Action          | N byte read out until #CS goes high | 3    |

Note:

- The 1<sup>st</sup> command 03[H] is a Read command
  AD1 to AD3 are address input data
  Data output

Details of command and address are shown as follows.

| 1-byte commai  | nd code    |       |     |     |     |     |     |     |
|----------------|------------|-------|-----|-----|-----|-----|-----|-----|
| READ           | 0          | 0     | 0   | 0   | 0   | 0   | 1   | 1   |
| 3-byte address | (0 to 3FFF | F[H]) |     |     |     |     |     |     |
| AD1:           | Х          | Х     | Х   | A20 | A19 | A18 | A17 | A16 |
| AD2:           | A15        | A14   | A13 | A12 | A11 | A10 | A9  | A8  |
| AD3:           | A7         | A6    | A5  | A4  | A3  | A2  | A1  | A0  |

Note:

X: Dummy bit

| Command         | Read Array (byte)                   | Note |
|-----------------|-------------------------------------|------|
| 1 <sup>st</sup> | 0B[H]                               | 1    |
| 2 <sup>nd</sup> | AD1                                 | 2    |
| 3 <sup>rd</sup> | AD2                                 | 2    |
| 4 <sup>th</sup> | AD3                                 | 2    |
| 5 <sup>th</sup> | X                                   | 3    |
| Action          | N byte read out until #CS goes high | 4    |

### **FAST READ COMMAND DEFINITION**

#### Note:

- The 1<sup>st</sup> command 0B[H] is a Read command
  AD1 to AD3 are address input data
  X is a dummy cycle
  Data output

Details of command and address are shown as follows.

| 1-byte command   | d code                        |     |     |     |     |     |     |     |
|------------------|-------------------------------|-----|-----|-----|-----|-----|-----|-----|
| FAST-READ        | 0                             | 0   | 0   | 0   | 1   | 0   | 1   | 1   |
| 3-byte address ( | 3-byte address (0 to 3FFF[H]) |     |     |     |     |     |     |     |
| AD1:             | Х                             | Х   | Х   | A20 | A19 | A18 | A17 | A16 |
| AD2:             | A15                           | A14 | A13 | A12 | A11 | A10 | A9  | A8  |
| AD3:             | A7                            | A6  | A5  | A4  | A3  | A2  | A1  | A0  |

Note:

X: Dummy bit

## **READ IDENTIFICATION COMMAND DEFINITION**

| Command         | Read Array (byte) | Note |
|-----------------|-------------------|------|
| 1 <sup>st</sup> | 9F[H]             | 1    |
| Action          | 3 byte read out   | 2    |

Note:

- The 1<sup>st</sup> command 9F[H] is a Read Identification command
  Identification output

Details of command and address are shown as follows.

| 1-byte comman | nd code |   |   |   |   |   |   |   |  |
|---------------|---------|---|---|---|---|---|---|---|--|
| RDID          | 1       | 0 | 0 | 1 | 1 | 1 | 1 | 1 |  |

# **IDENTIFICATION DEFINITION**

| Manufacturar Identification | Device Identification |          |  |  |
|-----------------------------|-----------------------|----------|--|--|
| Manufacturer Identification | Туре                  | Capacity |  |  |
| AE[H]                       | 41[H]                 | 13[H]    |  |  |

### **DEVICE OPERATION**

- 1. Command "03h" or "0Bh" makes this LSI become and keep active mode until next #CS High.
- 2. Incorrect command makes this LSI become and keep standby mode until next #CS Low. In standby mode, SO pin is High-Z.
- 3. At Power-up, the device must not be selected (that is #CS must follow the voltage applied on Vcc) until Vcc reaches the operating value.

### **COMMAND DESCRIPTION**

### 1. Read Array

This command consists of the 4-byte code. The  $1^{st}$  code is a command which decides if the device becomes standby or active mode. The  $1^{st}$  code "03h" activates the device. The  $2^{nd}$  code to the  $4^{th}$  code are address inputs.

### 2. Fast Read Array

This command consists of the 5-byte code. The  $1^{st}$  code is a command which decides if the device becomes standby or active mode. The  $1^{st}$  code "0Bh"activates the device. The  $2^{nd}$  code to the  $4^{th}$  code are address. The  $5^{th}$  code is a dummy cycle.

### 3. Identification Read Array

This command consists of the 1-byte code. The 1<sup>st</sup> code is a command which decides if the device becomes standby or active mode. The 1<sup>st</sup> code "9Fh"activates the device.

#### 4. Standby

When #CS is high, the device is put in standby mode at the next rising edge of SCLK. Maximum standby current is 50uA. When the above-mentioned 1<sup>st</sup> code is incorrect command, the device is put in standby mode at the next rising edge of SCLK.

### DATA SEQUENCE

The data is serially sent out through SO pin, synchronized with the falling edge of SCLK. Meanwhile input data is also serially read in through SI pin, synchronized with the rising edge of SCLK. The bit sequence for both input and output data are bit7 (MSB) first, bit6, bit 5, ..., and bit0(LSB).

### **ADDRESS SEQUENCE**

The address assignment is described at the COMMAND DEFINITION on page 4.

# **ABSOLUTE MAXIMUM RATINGS**

| Parameter                     | Symbol          | Condition                   | Value                        | Unit |
|-------------------------------|-----------------|-----------------------------|------------------------------|------|
| Storage temperature           | Tstg            | —                           | –55 to 125                   | °C   |
| Input voltage                 | VI              |                             | –0.5 to V <sub>CC</sub> +0.5 | V    |
| Output voltage                | Vo              | relative to V <sub>SS</sub> | –0.5 to V <sub>CC</sub> +0.5 | V    |
| Power supply voltage          | V <sub>CC</sub> |                             | –0.5 to 5                    | V    |
| Power dissipation per package | PD              | Ta = 25°C                   | 1.0                          | W    |
| Output short circuit current  | l <sub>os</sub> | —                           | 10                           | mA   |

# **RECOMMENDED OPERATING CONDITIONS**

| Parameter                            | Symbol          | Condition               | Min.   | Тур. | Max.                  | Unit |
|--------------------------------------|-----------------|-------------------------|--------|------|-----------------------|------|
| Operating temperature under bias     | Та              |                         | 0      | _    | 70                    | °C   |
| V <sub>CC</sub> power supply voltage | V <sub>CC</sub> | $V_{CC}$ = 3.0 to 3.6 V | 3.0    |      | 3.6                   | V    |
| Input "H" level                      | VIH             |                         | 2.4    |      | V <sub>CC</sub> +0.5* | V    |
| Input "L" level                      | VIL             |                         | -0.5** |      | 0.6                   | V    |

Voltage is relative to V<sub>SS</sub>.

\* : Vcc+1.5V(Max.) when pulse width of positive overshoot is less than 10ns.

\*\* : -1.5V(Min.) when pulse width of negative overshoot is less than 10ns.

# PIN CAPACITANCE

(V<sub>CC</sub> = 3.3 V, Ta = 25°C, f = 1 MHz)

| Parameter | Symbol           | Condition            | Min. | Тур. | Max. | Unit |
|-----------|------------------|----------------------|------|------|------|------|
| Input     | C <sub>IN1</sub> | $V_{I} = 0 V$        | —    | _    | 10   |      |
| Output    | C <sub>OUT</sub> | $V_{O} = 0 V$        | —    | _    | 10   | pF   |
| DC        | C <sub>DC</sub>  | V <sub>1</sub> = 0 V | —    | _    | 200  |      |

# **ELECTRICAL CHARACTERISTICS**

### **DC** Characteristics

|                                                     |                    |                                               |        | (V <sub>CC</sub> = | 3.0 V to 3.6          | √, Ta = 0 to 70 |
|-----------------------------------------------------|--------------------|-----------------------------------------------|--------|--------------------|-----------------------|-----------------|
| parameter                                           | Symbol             | Condition                                     | Min.   | Тур.               | Max.                  | Unit            |
| Input leakage current                               | ILI                | $V_{I} = 0$ to $V_{CC}$                       | —      | —                  | 10                    | μA              |
| Output leakage current                              | I <sub>LO</sub>    | $V_{\rm O}$ = 0 to $V_{\rm CC}$               | _      | —                  | 10                    | μA              |
| V <sub>CC</sub> power supply current                | I <sub>SB1</sub>   | #CS = V <sub>CC</sub>                         | _      | —                  | 50                    | μA              |
| (Standby)                                           | I <sub>SB2</sub>   | #CS = V <sub>IH</sub>                         | —      | —                  | 1                     | mA              |
| V <sub>cc</sub> power supply current (Read)         | Icc1               | #CS = V <sub>IL</sub><br>f = 20MHz<br>SO=open | _      | _                  | 20                    | mA              |
| V <sub>CC</sub> power supply current<br>(Fast Read) | I <sub>CC1</sub> F | #CS = V <sub>IL</sub><br>f = 30MHz<br>SO=open | _      | _                  | 25                    | mA              |
| Input "H" level                                     | V <sub>IH</sub>    | —                                             | 2.4    | —                  | V <sub>CC</sub> +0.5* | V               |
| Input "L" level                                     | V <sub>IL</sub>    | _                                             | -0.5** | _                  | 0.6                   | V               |
| Output "H" level                                    | V <sub>OH</sub>    | I <sub>OH</sub> = –100 µА                     | 2.4    |                    |                       | V               |
| Output "L" level                                    | V <sub>OL</sub>    | I <sub>OL</sub> = 500 μA                      | _      |                    | 0.4                   | V               |

Voltage is relative to  $V_{SS}$ .

\* : Vcc+1.5V(Max.) when pulse width of positive overshoot is less than 10ns.

\*\* : -1.5V(Min.) when pulse width of negative overshoot is less than 10ns.

#### FEDR27V1641L-02-H1

# **OKI** Semiconductor

### MR27V1641L / P2ROM

**AC Characteristics** 

| FAST-READ              |                   |           | (V <sub>CC</sub> | = 3.0 V to 3.6 V, Ta | a = 0 to 70°C) |
|------------------------|-------------------|-----------|------------------|----------------------|----------------|
| Parameter              | Symbol            | Condition | Min.             | Max.                 | Unit           |
| Clock frequency        | t <sub>SCLK</sub> |           | —                | 30 *                 | MHz            |
| Clock High time        | t <sub>sкн</sub>  | _         | 14               | —                    | ns             |
| Clock Low time         | t <sub>SKL</sub>  | _         | 14               | —                    | ns             |
| Input signal Rise time | t <sub>R</sub>    | —         | _                | 3                    | ns             |
| Input signal Fall time | t <sub>F</sub>    | —         | —                | 3                    | ns             |
| #CS Lead Clock Time    | t <sub>CSA</sub>  | _         | 10               | —                    | ns             |
| #CS Setup Time         | tcs               | _         | 5                | —                    | ns             |
| #CS Lag Clock Time     | t <sub>CSB</sub>  | —         | 5                | —                    | ns             |
| #CS Hold Time          | t <sub>CH</sub>   | _         | 5                | —                    | ns             |
| #CS High Time          | t <sub>сsн</sub>  | _         | 80               | —                    | ns             |
| SI Setup Time          | t <sub>DS</sub>   | —         | 2                | —                    | ns             |
| SI Hold Time           | t <sub>DH</sub>   | _         | 10               | —                    | ns             |
| Access time            | t <sub>AA</sub>   | _         | _                | 14                   | ns             |
| SO Hold Time           | t <sub>DOH</sub>  | _         | 0                | _                    | ns             |
| SO Floating Time       | t <sub>DOZ</sub>  | _         | _                | 15                   | ns             |

\*: FAST-READ instructions

| READ                   |                   |           | (V <sub>CC</sub> : | = 3.0 V to 3.6 V, Ta = | = 0 to 70°C) |
|------------------------|-------------------|-----------|--------------------|------------------------|--------------|
| Parameter              | Symbol            | Condition | Min.               | Max.                   | Unit         |
| Clock frequency        | t <sub>SCLK</sub> | _         | —                  | 20 **                  | MHz          |
| Clock High time        | t <sub>sкн</sub>  | _         | 20                 | _                      | ns           |
| Clock Low time         | t <sub>sĸL</sub>  | _         | 20                 | _                      | ns           |
| Input signal Rise time | t <sub>R</sub>    | _         | _                  | 3                      | ns           |
| Input signal Fall time | t <sub>F</sub>    | _         | _                  | 3                      | ns           |
| #CS Lead Clock Time    | t <sub>CSA</sub>  | _         | 10                 | —                      | ns           |
| #CS Setup Time         | t <sub>cs</sub>   | _         | 5                  | —                      | ns           |
| #CS Lag Clock Time     | t <sub>CSB</sub>  | —         | 5                  | —                      | ns           |
| #CS Hold Time          | t <sub>CH</sub>   | _         | 5                  | —                      | ns           |
| #CS High Time          | t <sub>сsн</sub>  | _         | 80                 | —                      | ns           |
| SI Setup Time          | t <sub>DS</sub>   | _         | 2                  | —                      | ns           |
| SI Hold Time           | t <sub>DH</sub>   | _         | 10                 | —                      | ns           |
| Access time            | t <sub>AA</sub>   | _         |                    | 14                     | ns           |
| SO Hold Time           | t <sub>DOH</sub>  | _         | 0                  |                        | ns           |
| SO Floating Time       | t <sub>DOZ</sub>  |           | _                  | 15                     | ns           |

\*\*: READ instructions

# Measurement conditions

| Input signal level              | Vcc/0v         |
|---------------------------------|----------------|
| Input timing reference level (  | 0.7Vcc/ 0.3Vcc |
| Output load                     | 30 pF          |
| Output timing reference level ( | 0.5 Vcc        |

Output o------

⊥ 30 pF ⊥ (Including scope and jig)

# **TIMING CHART (READ CYCLE)**

# Serial Data Input/Output Timing



**Standby Timing** 



Incorrect command makes this LSI become and keep standby mode until next #CS rising edge. In standby mode, SO pin is High-Z.

### **Read Array Timing Waveform**



#### Note:

- 1. Input data are latched at SCLK-rising edge.
- 2. Data-output starts at SCLK-falling edge in bit0 of the  $4^{th}$  byte.



### Fast Read Array Timing Waveform

Note:

1. Input data are latched at SCLK-rising edge.

2. Data-output starts at SCLK-falling edge in bit0 of the 5<sup>th</sup> byte.



# **Read Identification Timing Waveform**

Note:

1. Input data are latched at SCLK-rising edge.

2. Data-output starts at SCLK-falling edge in bit0 of the 1<sup>st</sup> byte.

### **OKI** Semiconductor

### MR27V1641L / P2ROM

## **PACKAGE DIMENSIONS**

(Unit: mm)



Notes for Mounting the Surface Mount Type Package

The surface mount type packages are very susceptible to heat in reflow mounting and humidity absorbed in storage.

Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).

# **REVISION HISTORY**

| Document<br>No.    | Date           | Page                |                    |                 |
|--------------------|----------------|---------------------|--------------------|-----------------|
|                    |                | Previous<br>Edition | Current<br>Edition | Description     |
| FEDR27V1641L-02-H1 | April 21, 2006 | -                   | _                  | Final edition 1 |
|                    |                |                     |                    |                 |

**NOTICE** 

- 1. The information contained herein can change without notice owing to product and/or technical improvements. Before using the product, please make sure that the information being referred to is up-to-date.
- 2. The outline of action and examples for application circuits described herein have been chosen as an explanation for the standard action and performance of the product. When planning to use the product, please ensure that the external conditions are reflected in the actual circuit, assembly, and program designs.
- 3. When designing your product, please use our product below the specified maximum ratings and within the specified operating ranges including, but not limited to, operating voltage, power dissipation, and operating temperature.
- 4. Oki assumes no responsibility or liability whatsoever for any failure or unusual or unexpected operation resulting from misuse, neglect, improper installation, repair, alteration or accident, improper handling, or unusual physical or electrical stress including, but not limited to, exposure to parameters beyond the specified maximum ratings or operation outside the specified operating range.
- 5. Neither indemnity against nor license of a third party's industrial and intellectual property right, etc. is granted by us in connection with the use of the product and/or the information and drawings contained herein. No responsibility is assumed by us for any infringement of a third party's right which may result from the use thereof.
- 6. The products listed in this document are intended for use in general electronics equipment for commercial applications (e.g., office automation, communication equipment, measurement equipment, consumer electronics, etc.). These products are not authorized for use in any system or application that requires special or enhanced quality and reliability characteristics nor in any system or application where the failure of such system or application may result in the loss or damage of property, or death or injury to humans. Such applications include, but are not limited to, traffic and automotive equipment, safety devices, aerospace equipment, nuclear power control, medical equipment, and life-support systems.
- 7. Certain products in this document may need government approval before they can be exported to particular countries. The purchaser assumes the responsibility of determining the legality of export of these products and will take appropriate and necessary steps at their own expense for these.
- 8. No part of the contents contained herein may be reprinted or reproduced without our prior permission.

Copyright 2005 Oki Electric Industry Co., Ltd.



- 41 : ST interface SPI
- 66 : Synchronous