# **DS1644LPM**Nonvolatile Timekeeping RAM #### **FEATURES** - Upward compatible with the DS1643AL Timekeeping RAM to achieve higher RAM density - Integrated NV SRAM, real time clock, crystal, powerfail control circuit and lithium energy source - Low profile socketable module - 255 mil package height - Clock registers are accessed identical to the static RAM. These registers are resident in the eight top RAM locations. - Totally nonvolatile with over 10 years of operation in the absence of power - · Access time of 120 ns and 150 ns - Quartz accuracy ±1 minute a month @ 25°C, factory calibrated - BCD coded year, month, date, day, hours, minutes, and seconds with leap year compensation valid up to 2100 - Power-fail write protection allows for ±10% V<sub>CC</sub> power supply tolerance #### ORDERING INFORMATION DS1644L-XXX Low Profile Module # DESCRIPTION The DS1644L is a low profile module that requires a PLCC surface mountable socket and is functionally equivalent to the DS1644. The DS1644L is a 32K x 8 nonvolatile static RAM with a full function real time clock which are both accessible in a Byte—wide format. The real time clock information resides in the eight uppermost RAM locations. The RTC registers contain year, month, date, day, hours, minutes, and seconds data in 24 hour BCD format. Corrections for the day of the month and leap year are made automatically. The RTC clock registers are double buffered to avoid access of in- #### PIN ASSIGNMENT 34-PIN LOW PROFILE MODULE ### PIN DESCRIPTION **PFO** A0-A14 Address Input CE Chip Enable OE Output Enable WE Write Enable V<sub>CC</sub> +5 Volts GND Ground DQ0-DQ7 Data Input/Output NC No Connection correct data that can occur during clock update cycles. The double buffered system also prevents time loss as the timekeeping countdown continues unabated by access to time register data. The DS1644L also contains its own power–fail circuitry which deselects the device when the $V_{CC}$ supply is in an out–of–tolerance condition. This feature prevents loss of data from unpredictable system operation brought on by low $V_{CC}$ as errant access and update cycles are avoided. Power Fail Output ### CLOCK OPERATIONS -READING THE CLOCK While the double buffered register structure reduces the chance of reading incorrect data, internal updates to the DS1644L clock registers should be halted before clock data is read to prevent reading of data in transition. However, halting the internal clock register updating process does not affect clock accuracy. Updating is halted when a one is written into the read bit, the seventh most significant bit in the control register. As long as a one remains in that position, updating is halted. After a halt is issued, the registers reflect the count, that is day, date, and time that was current at the moment the halt command was issued. However, the internal clock registers of the double buffered system continue to update so that the clock accuracy is not affected by the access of data. All of the DS1644L registers are updated simultaneously after the clock status is reset. Updating is within a second after the read bit is written to zero. # DS1644L BLOCK DIAGRAM Figure 1 #### DS1644L TRUTH TABLE Table 1 | V <sub>cc</sub> | CE | ŌĒ | WE | MODE | DQ | POWER | |---------------------------------|------------------------------|-----------------|-----------------|----------|----------|------------------------| | | V <sub>IH</sub> X X DESELECT | | HIGH-Z | STANDBY | | | | | Х | Х | Х | DESELECT | HIGH-Z | STANDBY | | 5 VOLTS ± 10% | V <sub>IL</sub> | Х | V <sub>IL</sub> | WRITE | DATA IN | ACTIVE | | | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | READ | DATA OUT | ACTIVE | | | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | READ | HIGH-Z | ACTIVE | | <4.5 VOLTS<br>>V <sub>BAT</sub> | Х | Х | Х | DESELECT | HIGH-Z | CMOS STANDBY | | <v<sub>BAT</v<sub> | Х | Х | Х | DESELECT | HIGH-Z | DATA RETENTION<br>MODE | ### **SETTING THE CLOCK** The eighth bit of the control register is the write bit. Setting the write bit to a one, like the read bit, halts updates to the DS1644L registers. The user can then load them with the correct day, date and time data in 24 hour BCD format. Resetting the write bit to a zero then transfers those values to the actual clock counters and allows normal operation to resume. # STOPPING AND STARTING THE CLOCK OSCILLATOR The clock oscillator may be stopped at any time. To increase the shelf life, the oscillator can be turned off to minimize current drain from the battery. The $\overline{OSC}$ bit is the MSB for the seconds registers. Setting it to a one stops the oscillator. ### FREQUENCY TEST BIT Bit 6 of the day byte is the frequency test bit. When the frequency test bit is set to logic "1" and the oscillator is running, the LSB of the seconds register will toggle at 512 Hz. When the seconds register is being read, the DQ0 line will toggle at the 512 Hz frequency as long as conditions for access remain valid (i.e., $\overline{\text{CE}}$ low, $\overline{\text{OE}}$ low, and address for seconds register remain valid and stable). ### **CLOCK ACCURACY** The DS1644L is guaranteed to keep time accuracy to within ±1 minute per month at 25°C. The clock is calibrated at the factory by Dallas Semiconductor using special calibration nonvolatile tuning elements. The DS1644L does not require additional calibration, and temperature deviations will have a negligible effect in most applications. For this reason, methods of field clock calibration are not available and not necessary. Attempts to calibrate the clock that may be used with similar device types (MK48T08 family) will not have any effect even though the DS1644L appears to accept calibration data. #### DS1644L REGISTER MAP - BANK1 Table 2 | ADDRESS | DATA | | | | | | | | FUNCTION | | |---------|----------------|----------------|----------------|----|----|----------------|----------------|----------------|----------|-------| | ADDRESS | B <sub>7</sub> | B <sub>6</sub> | B <sub>5</sub> | В4 | Вз | B <sub>2</sub> | В <sub>1</sub> | B <sub>0</sub> | FUNCTI | ON | | 7FFF | - | - | - | - | - | - | - | - | YEAR | 00-99 | | 7FFE | Х | Χ | Χ | - | - | - | - | - | MONTH | 01-12 | | 7FFD | Х | Х | _ | _ | _ | _ | _ | _ | DATE | 01-31 | | 7FFC | Х | FT | Х | Х | Х | - | - | = | DAY | 01-07 | | 7FFB | Х | Х | - | - | - | - | - | - | HOUR | 00-23 | | 7FFA | Х | _ | _ | _ | _ | _ | _ | _ | MINUTES | 00-59 | | 7FF9 | OSC | - | - | - | _ | - | - | - | SECONDS | 00-59 | | 7FF8 | w | R | Х | Х | Х | Х | Х | Х | CONTROL | Α | OSC = STOP BIT W = WRITE BIT R = READ BIT X = UNUSED FT = FREQUENCY TEST #### NOTE: All indicated "X" bits are not dedicated to any particular function and can be used as normal RAM bits. #### RETRIEVING DATA FROM RAM OR CLOCK The DS1644L is in the read mode whenever WE (write enable) is high, and CE (chip enable) is low. The device architecture allows ripple-through access to any of the address locations in the NV SRAM. Valid data will be available at the DQ pins within tAA after the last address input is stable, providing that the CE and OE access times and states are satisfied. If CE or OE access times are not met, valid data will be available at the latter of chip enable access ( $t_{\mbox{\footnotesize{CEA}}}$ ) or at output enable access time (t<sub>OEA</sub>). The state of the data input/output pins (DQ) is controlled by CE and OE. If the outputs are activated before $t_{AA}$ , the data lines are driven to an intermediate state until tAA. If the address inputs are changed while CE and OE remain valid, output data will remain valid for output data hold time (t<sub>OH</sub>) but will then go indeterminate until the next address access. # WRITING DATA TO RAM OR CLOCK The DS1644L is in the write mode whenever $\overline{WE}$ and $\overline{CE}$ are in their active state. The start of a write is referenced to the latter occurring high to low transition of $\overline{WE}$ or $\overline{CE}$ . The addresses must be held valid throughout the cycle. $\overline{CE}$ or $\overline{WE}$ must return inactive for a minimum of $t_{WR}$ prior to the initiation of another read or write cycle. Data in must be valid $t_{DS}$ prior to the end of write and remain valid for $t_{DH}$ afterward. In a typical application, the $\overline{OE}$ signal will be high during a write cycle. However, $\overline{OE}$ can be active provided that care is taken with the data bus to avoid bus contention. If $\overline{OE}$ is low prior to $\overline{WE}$ transitioning low the data bus can become active with read data defined by the address inputs. A low transition on $\overline{WE}$ will then disable the outputs $t_{WEZ}$ after $\overline{WE}$ goes active. ### **DATA RETENTION MODE** When $V_{CC}$ is within nominal limits ( $V_{CC} > 4.5$ volts) the DS1644L can be accessed as described above with read or write cycles. However, when $V_{CC}$ is below the power fail point $V_{PF}$ (point at which write protection occurs) the internal clock registers and RAM are blocked from access. This is accomplished internally by inhibiting access via the $\overline{CE}$ signal. At this time the power–fail output signal ( $\overline{PFO}$ ) will be driven active low and will remain active until $V_{CC}$ returns to nominal levels. When $V_{CC}$ falls below the level of the internal battery supply, power input is switched from the $V_{CC}$ pin to the internal battery and clock activity, RAM, and clock data are maintained from the battery until $V_{CC}$ is returned to nominal level. # ABSOLUTE MAXIMUM RATINGS\* -0.3V to +7.0VVoltage on Any Pin Relative to Ground 0°C to 70°C Operating Temperature Storage Temperature Soldering Temperature -20°C to +70°C 260°C for 10 seconds (See Note 7) # RECOMMENDED DC OPERATING CONDITIONS (0°C to 70°C) | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | |----------------------------|-----------------|------|-----|----------------------|-------|-------| | Supply Voltage | V <sub>CC</sub> | 4.5 | 5.0 | 5.5 | ٧ | 1 | | Logic 1 Voltage All Inputs | V <sub>IH</sub> | 2.2 | | V <sub>CC</sub> +0.3 | ٧ | | | Logic 0 Voltage All Inputs | V <sub>IL</sub> | -0.3 | | 0.8 | ٧ | | # DC ELECTRICAL CHARACTERISTICS $(0^{\circ}\text{C} \le t_{A} \le 70^{\circ}\text{C}; V_{CC} = 5.0\text{V} \pm 10\%)$ | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | |--------------------------------------------------------|------------------|-----|------|-----|-------|-------| | Average V <sub>CC</sub> Power Supply Current | I <sub>CC1</sub> | | | 75 | mA | 3 | | TTL Standby Current (CE = V <sub>IH</sub> ) | I <sub>CC2</sub> | | | 6 | mA | 3 | | CMOS Standby Current (CE=V <sub>CC</sub> -0.2V) | l <sup>CC3</sup> | | | 4.0 | mA | 3 | | Input Leakage Current (any input) | Iμ | -1 | | +1 | μА | | | Output Leakage Current | I <sub>OL</sub> | -1 | | +1 | μA | | | Output Logic 1 Voltage (I <sub>OUT</sub> = -1.0 mA) | V <sub>OH</sub> | 2.4 | | | ٧ | | | Output Logic 0 Voltage<br>(I <sub>OUT</sub> = +2.1 mA) | V <sub>OL</sub> | | | 0.4 | ٧ | | | Write Protection Voltage | $V_{PF}$ | 4.0 | 4.25 | 4.5 | ٧ | | <sup>\*</sup> This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability. # AC ELECTRICAL CHARACTERISTICS $(0^{\circ}\text{C to }70^{\circ}\text{C}; V_{\text{CC}} = 5.0\text{V} \pm 10\%)$ | | | | | | | , 00 | | |--------------------------------|--------------------------------------|-------------|-----|-------------|-----|----------|--------| | DADAMETED | SYMBOL | DS1644L-120 | | DS1644L-150 | | UNITS | NOTES | | PARAMETER | STMBOL | MIN | MAX | MIN | MAX | UNITS | NOTES | | Read Cycle Time | t <sub>RC</sub> | 120 | | 150 | | ns | | | Address Access Time | t <sub>AA</sub> | | 120 | | 150 | ns | | | CE Access Time | t <sub>CEA</sub> | | 120 | | 150 | ns | | | CE Data Off Time | t <sub>CEZ</sub> | | 40 | | 50 | ns | | | Output Enable Access Time | t <sub>OEA</sub> | | 100 | | 120 | ns | | | Output Enable Data Off Time | t <sub>OEZ</sub> | | 40 | | 50 | ns | | | Output Enable to DQ Low–Z | t <sub>OEL</sub> | 5 | | 5 | | ns | | | CE to DQ Low-Z | t <sub>CEL</sub> | 5 | | 5 | | ns | | | Output Hold from Address | t <sub>OH</sub> | 5 | | 5 | | ns | | | Write Cycle Time | twc | 120 | | 150 | | ns | | | Address Setup Time | t <sub>AS</sub> | 0 | | 0 | | ns | | | CE Pulse Width | tcew | 100 | | 120 | | ns | | | Address Hold from End of Write | t <sub>AH1</sub> | 5<br>30 | | 5<br>30 | | ns<br>ns | 5<br>6 | | Write Pulse Width | twew | 75 | | 90 | | ns | | | WE Data Off Time | twez | | 40 | | 50 | ns | | | WE or CE Inactive Time | twR | <b>1</b> 0 | | 10 | | ns | | | Data Setup Time | t <sub>DS</sub> | 85 | | <b>11</b> 0 | | ns | | | Data Hold Time High | t <sub>DH1</sub><br>t <sub>DH2</sub> | 0<br>25 | | 0<br>25 | | ns<br>ns | 5<br>6 | AC TEST CONDITIONS Input Levels: 0V to 3V Transition Times: 5 ns # CAPACITANCE $(t_A = 25^{\circ}C)$ | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | |-------------------------------------|-----------------|-----|-----|-----|-------|-------| | Capacitance on all pins (except DQ) | CI | | | 7 | pF | | | Capacitance on DQ pins | C <sub>DQ</sub> | | | 10 | pF | | # AC ELECTRICAL CHARACTERISTICS (POWER-UP/DOWN TIMING) (0°C to 70°C) | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | |--------------------------------------------------------------------------------------------|------------------|------------|-----|-----|-------|-------| | CE or WE at V <sub>IH</sub> before Power–Down | t <sub>PD</sub> | 0 | | | μs | | | $\ensuremath{V_{PF}}$ (Max) to $\ensuremath{V_{PF}}$ (Min) $\ensuremath{V_{CC}}$ Fall Time | t <sub>F</sub> | 300 | | | μs | | | V <sub>PF</sub> (Min) to V <sub>SO</sub> V <sub>CC</sub> Fall Time | t <sub>FB</sub> | <b>1</b> 0 | | | μs | | | V <sub>SO</sub> to V <sub>PF</sub> (Min) V <sub>CC</sub> Rise Time | t <sub>RB</sub> | 1 | | | μs | | | $V_{PF} (\mbox{Min}) \mbox{to} V_{PF} (\mbox{Max}) V_{CC} \mbox{Rise}$ Time | t <sub>R</sub> | 0 | | | μs | | | Power-Up | t <sub>REC</sub> | 15 | 25 | 35 | ms | | | Expected Data Retention Time (Oscillator On) | t <sub>DR</sub> | 10 | | | years | 4 | # DS1644L READ CYCLE TIMING # DS1644L WRITE CYCLE TIMING # POWER-DOWN/POWER-UP TIMING ### NOTES: - 1. All voltages are referenced to ground. - 2. Typical values are at 25°C and nominal supplies. - 3. Outputs are open. - 4. Data retention time is at 25°C and is calculated from the date code on the device package. The date code XXYY is the year followed by the week of the year in which the device was manufactured. For example, 9225, would mean the 25th week of 1992. - 5. $t_{AH1}$ , $t_{DH1}$ are measured from $\overline{WE}$ going high. - 6. $t_{AH2}$ , $t_{DH2}$ are measured from $\overline{CE}$ going high. - Unencapsulated Low Profile Modules are not recommended for processing through conventional wavesoldering techniques. The Use of a PLCC socket is recommended for production purposes. # **OUTPUT LOAD** # RECOMMENDED DS1644L MODULE SOCKET LAND PATTERNS # DS1644LPM 34-PIN LOW PROFILE MODULE | PKG | INC | HES | |-----|-------|-------| | DIM | MIN | MAX | | Α | 0 955 | 0 980 | | В | 0 840 | 0 855 | | С | 0 230 | 0 250 | | D | 0 975 | 0 995 | | Е | 0 047 | 0 053 | | F | 0 015 | 0 025 | #### NOTE: Dallas Semiconductor recommends the AMP PLCC socket, P/N 822453-1, Revision A (date code 9810 or later), for use with our 34-pin LPM device.