

# **Stratix V Device Handbook**

# **Volume 1: Overview and Datasheet**



101 Innovation Drive San Jose, CA 95134 www.altera.com

© 2012 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders as described at www.altera.com/common/legal.html. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability or

ISO 9001:2008 Registered

## **Contents**



| Chapter Revision Dates                                                    | v    |
|---------------------------------------------------------------------------|------|
| Ohantan 4 Otratin V Pania a Familia Onamian.                              |      |
| Chapter 1. Stratix V Device Family Overview                               | 1 1  |
| Stratix V Family Variants                                                 |      |
| Stratix V Features Summary                                                |      |
| Stratix V Family Plan                                                     |      |
| Low-Power Serial Transceivers                                             |      |
| PCIe Gen3, Gen2, and Gen1 Hard IP (Embedded HardCopy Block)               |      |
| External Memory and GPIO                                                  |      |
| Adaptive Logic Module                                                     |      |
| Clocking                                                                  |      |
| Fractional PLL                                                            |      |
| Embedded Memory                                                           |      |
|                                                                           |      |
| Power Management                                                          |      |
| Incremental Compilation                                                   |      |
| Partial Reconfiguration                                                   |      |
| Automatic Single Event Upset Error Detection and Correction               |      |
| HardCopy V Devices                                                        |      |
| Ordering Information                                                      |      |
| Revision History                                                          |      |
| Revision History                                                          | 1-20 |
| Chapter 2. DC and Switching Characteristics for Stratix V Devices         |      |
| Electrical Characteristics                                                | 2–1  |
| Operating Conditions                                                      |      |
| Absolute Maximum Ratings                                                  |      |
| Recommended Operating Conditions                                          |      |
| DC Characteristics                                                        |      |
| Internal Weak Pull-Up Resistor                                            |      |
| I/O Standard Specifications                                               |      |
| Power Consumption                                                         |      |
| Switching Characteristics                                                 |      |
| Transceiver Performance Specifications                                    | 2–15 |
| Core Performance Specifications                                           |      |
| Clock Tree Specifications                                                 |      |
| PLL Specifications                                                        |      |
| DSP Block Specifications                                                  |      |
| Memory Block Specifications                                               |      |
| JTAG Configuration Specifications                                         |      |
| Temperature Sensing Diode Specifications                                  |      |
| Periphery Performance                                                     |      |
| High-Speed I/O Specification                                              |      |
| DLL Range, DQS Logic Block, and Memory Output Clock Jitter Specifications |      |
| OCT Calibration Block Specifications                                      |      |
| Duty Cycle Distortion (DCD) Specifications                                |      |
| I/O Timing                                                                |      |
| Programmable IOF Delay                                                    | 2_3/ |

iv Contents

| Programmable Output Buffer Delay | 2–34   |
|----------------------------------|--------|
| Glossary                         |        |
| Document Revision History        |        |
| ·                                |        |
| Additional Information           |        |
| How to Contact Altera            | Info-1 |
| Typographic Conventions          | Info-1 |



# **Chapter Revision Dates**

The chapters in this document, *Stratix V Device Handbook Volume 1*, were revised on the following dates. Where chapters or groups of chapters are available separately, part numbers are listed.

Chapter 1. Stratix V Device Family Overview

Revised: February 2012 Part Number: SV51001-2.3

Chapter 2. DC and Switching Characteristics for Stratix V Devices

Revised: February 2012 Part Number: SV53001-2.3 vi Chapter Revision Dates

### 1. Stratix V Device Family Overview

SV51001-2.3

This chapter provides an overview of the Stratix<sup>®</sup> V devices and their features. Many of these devices and features are enabled in the Quartus<sup>®</sup> II software version 11.1. The remaining devices and features will be enabled in future versions of the Quartus II software.



To find out more about the upcoming Stratix V devices and features, refer to the *Stratix V Upcoming Device Features* document.

Altera's 28-nm Stratix V FPGAs include innovations such as an enhanced core architecture, integrated transceivers up to 28.05 gigabits per second (Gbps), and a unique array of integrated hard intellectual property (IP) blocks. With these innovations, Stratix V FPGAs deliver a new class of application-targeted devices optimized for:

- Bandwidth-centric applications and protocols, including PCI Express<sup>®</sup> (PCIe<sup>®</sup>)
   Gen3
- Data-intensive applications for 40G/100G and beyond
- High-performance, high-precision digital signal processing (DSP) applications

Stratix V devices are available in four variants (GT, GX, GS, and E), each targeted for a different set of applications. For higher volume production, you can prototype with Stratix V FPGAs and use the low-risk, low-cost path to HardCopy® V ASICs.

### **Stratix V Family Variants**

**Stratix V GT** devices, with both 28.05-Gbps and 12.5-Gbps transceivers, are optimized for applications that require ultra-high bandwidth and performance in areas such as 40G/100G/400G optical communications systems and optical test systems. 28.05-Gbps and 12.5-Gbps transceivers are also known as GT and GX channels, respectively.

**Stratix V GX** devices offer up to 66 integrated 14.1-Gbps transceivers supporting backplanes and optical modules. These devices are optimized for high-performance, high-bandwidth applications such as 40G/100G optical transport, packet processing, and traffic management found in wireline, military communications, and network test equipment markets.

**Stratix V GS** devices have an abundance of variable precision DSP blocks, supporting up to 3,926 18x18 or 1,963 27x27 multipliers. In addition, Stratix V GS devices offer integrated 14.1-Gbps transceivers, which support backplanes and optical modules. These devices are optimized for transceiver-based DSP-centric applications found in wireline, military, broadcast, and high-performance computing markets.

© 2012 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders as described at www.altera.com/common/legal.html. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.





Stratix V Family Variants

**Stratix V E** devices offer the highest logic density within the Stratix V family with nearly one million logic elements (LEs) in the largest device. These devices are optimized for applications such as ASIC and system emulation, diagnostic imaging, and instrumentation.

Common to all Stratix V family variants are a rich set of high-performance building blocks, including a redesigned adaptive logic module (ALM), 20 Kbit (M20K) embedded memory blocks, variable precision DSP blocks, and fractional phase-locked loops (PLLs). All of these building blocks are interconnected by Altera's superior multi-track routing architecture and comprehensive fabric clocking network.

Also common to Stratix V devices is the new Embedded HardCopy Block, which is a customizable hard IP block that leverages Altera's unique HardCopy ASIC capabilities. The Embedded HardCopy Block in Stratix V FPGAs is used to harden IP instantiation of PCIe Gen3, Gen2, and Gen1.

### **Stratix V Features Summary**

- Technology
  - 28-nm TSMC process technology
  - 0.85-V core voltage
- Low-power serial transceivers
  - 28.05-Gbps transceivers on Stratix V GT devices
  - Electronic dispersion compensation (EDC) for XFP, SFP+, QSFP, CFP optical module support
  - Adaptive linear and decision feedback equalization
  - 600-Megabits per second (Mbps) to 14.1-Gbps backplane capability
  - Transmit pre-emphasis and de-emphasis
  - Dynamic reconfiguration of individual channels
  - On-chip instrumentation (EyeQ non-intrusive data eye monitoring)
- General-purpose I/Os (GPIOs)
  - 1.4-Gbps LVDS
  - 1,066-MHz external memory interface
  - On-chip termination (OCT)
  - 1.2-V to 3.3-V interfacing for all Stratix V devices
- Embedded HardCopy Block
  - PCle Gen3, Gen2, and Gen1 complete protocol stack, x1/x2/x4/x8 end point and root port
- Embedded transceiver hard IP
  - Interlaken physical coding sublayer (PCS)
  - Gigabit Ethernet (GbE) and XAUI PCS
  - 10G Ethernet PCS
  - Serial RapidIO<sup>®</sup> (SRIO) PCS
  - Common Public Radio Interface (CPRI) PCS
  - Gigabit Passive Optical Networking (GPON) PCS
- Power Management
  - Programmable Power Technology
  - Quartus II integrated PowerPlay Power Analysis
- High-performance core fabric
  - Enhanced ALM with four registers
  - Improved routing architecture reduces congestion and improves compile times

- Embedded memory blocks
  - M20K: 20-Kbit with hard error correction code (ECC)
  - MLAB: 640-bit
- Variable precision DSP blocks
  - Up to 500 MHz performance
  - Natively support signal processing with precision ranging from 9x9 up to 54x54
  - New native 27x27 multiply mode
  - 64-bit accumulator and cascade for systolic finite impulse responses (FIRs)
  - Embedded internal coefficient memory
  - Pre-adder/subtractor improves efficiency
  - Increased number of outputs allows more independent multipliers
- Fractional PLLs
  - Fractional mode with third-order delta-sigma modulation
  - Integer mode
  - Precision clock synthesis, clock delay compensation, and zero delay buffer (ZDB)
- Clock networks
  - 717-MHz fabric clocking
  - Global, quadrant, and peripheral clock networks
  - Unused clock networks can be powered down to reduce dynamic power
- Device Configuration
  - Serial and parallel flash interface
  - Enhanced advanced encryption standard (AES) design security features
  - Tamper protection
  - Partial and dynamic reconfiguration
  - Configuration via Protocol (CvP)
- High-performance packaging
  - Multiple device densities with identical package footprints enables seamless migration between different FPGA densities
  - FBGA packaging with on-package decoupling capacitors
  - Lead and RoHS-compliant lead-free options
- HardCopy V migration

# **Stratix V Family Plan**

Table 1–1 lists the Stratix V GT device features.

Table 1-1. Stratix V GT Device Features

| Feature                                                   | 5SGTC5       | 5SGTC7       |  |  |  |  |  |  |
|-----------------------------------------------------------|--------------|--------------|--|--|--|--|--|--|
| Logic Elements (K)                                        | 425          | 622          |  |  |  |  |  |  |
| Registers (K)                                             | 642          | 939          |  |  |  |  |  |  |
| 28.05/12.5-Gbps Transceivers                              | 4/32         | 4/32         |  |  |  |  |  |  |
| PCIe hard IP Blocks                                       | 1            | 1            |  |  |  |  |  |  |
| Fractional PLLs                                           | 28           | 28           |  |  |  |  |  |  |
| M20K Memory Blocks                                        | 2,304        | 2,560        |  |  |  |  |  |  |
| M20K Memory (MBits)                                       | 45           | 50           |  |  |  |  |  |  |
| Variable Precision Multipliers (18x18)                    | 512          | 512          |  |  |  |  |  |  |
| Variable Precision Multipliers (27x27)                    | 256          | 256          |  |  |  |  |  |  |
| DDR3 SDRAM x72 DIMM Interfaces                            | 4            | 4            |  |  |  |  |  |  |
| User I/Os, Full-Duplex LVDS, 28.05/12.5-Gbps Transceivers |              |              |  |  |  |  |  |  |
| Package <sup>(1),</sup> <sup>(2),</sup> <sup>(3)</sup>    | 5SGTC5       | 5SGTC7       |  |  |  |  |  |  |
| KF40-F1517 <sup>(4)</sup>                                 | 600, 150, 36 | 600, 150, 36 |  |  |  |  |  |  |

#### Notes to Table 1-1:

- (1) Packages are flipchip ball grid array (1.0-mm pitch).
- (2) Each package row offers pin migration (common board footprint) for all devices in the row.
- (3) For full package details, refer to Package Information Datasheet for Altera Devices.
- (4) Migration between select Stratix V GT devices and Stratix V GX devices is available. For more information, refer to Table 1–5 on page 1–9.

Table 1–2 lists the Stratix V GX device features.

Table 1–2. Stratix V GX Device Features (Part 1 of 2)

| Features                                  | 5SGXA3            | 5SGXA4   | 5SGXA5        | 5SGXA7        | 5SGXA9     | 5SGXAB     | 5SGXB5 | 5SGXB6 | 5SGXB9 | 5SGXBB |
|-------------------------------------------|-------------------|----------|---------------|---------------|------------|------------|--------|--------|--------|--------|
| Logic Elements (K)                        | 340               | 420      | 490           | 622           | 840        | 952        | 490    | 597    | 840    | 952    |
| Registers (K)                             | 513               | 634      | 740           | 939           | 1,268      | 1,437      | 740    | 902    | 1,268  | 1,437  |
| 14.1-Gbps Transceivers                    | 12, 24, or 36     | 24 or 36 | 24, 36, or 48 | 24, 36, or 48 | 36 or 48   | 36 or 48   | 66     | 66     | 66     | 66     |
| PCIe hard IP Blocks                       | 1 or 2            | 1 or 2   | 1, 2, or 4    | 1, 2, or 4    | 1, 2, or 4 | 1, 2, or 4 | 1 or 4 | 1 or 4 | 1 or 4 | 1 or 4 |
| Fractional PLLs                           | 20 <sup>(1)</sup> | 24       | 28            | 28            | 28         | 28         | 24     | 24     | 32     | 32     |
| M20K Memory Blocks                        | 957               | 1,900    | 2,304         | 2,560         | 2,640      | 2,640      | 2,100  | 2,660  | 2,640  | 2,640  |
| M20K Memory (MBits)                       | 19                | 37       | 45            | 50            | 52         | 52         | 41     | 52     | 52     | 52     |
| Variable Precision<br>Multipliers (18x18) | 512               | 512      | 512           | 512           | 704        | 704        | 798    | 798    | 704    | 704    |
| Variable Precision<br>Multipliers (27x27) | 256               | 256      | 256           | 256           | 352        | 352        | 399    | 399    | 352    | 352    |
| DDR3 SDRAM x72<br>DIMM Interfaces         | 4                 | 4        | 6             | 6             | 6          | 6          | 4      | 4      | 4      | 4      |

### User I/Os, Full-Duplex LVDS, 14.1-Gbps Transceivers

| Package (2), (3), (4), (5)                | 5SGXA3                   | 5SGXA4       | 5SGXA5       | 5SGXA7       | 5SGXA9                    | 5SGXAB                    | 5SGXB5       | 5SGXB6       | 5SGXB9                       | 5SGXBB                       |
|-------------------------------------------|--------------------------|--------------|--------------|--------------|---------------------------|---------------------------|--------------|--------------|------------------------------|------------------------------|
| EH29-H780                                 | 360, 90, 12 <sup>H</sup> | _            | _            | _            | _                         |                           |              | _            | _                            | _                            |
| HF35-F1152 <sup>(6)</sup>                 | 432, 108, 24             | 552, 138, 24 | 552, 138, 24 | 552, 138, 24 | _                         | _                         | _            | _            | _                            | _                            |
| KF35-F1152                                | 432, 108, 36             | 432, 108, 36 | 432, 108, 36 | 432, 108, 36 | _                         | _                         | _            | _            | _                            | _                            |
| KF40-F1517 /<br>KH40-H1517 <sup>(6)</sup> | 696, 174, 36             | 696, 174, 36 | 696, 174, 36 | 696, 174, 36 | 696, 174, 36 <sup>H</sup> | 696, 174, 36 <sup>H</sup> | _            | _            | _                            | _                            |
| NF40-F1517 <sup>(7)</sup>                 | _                        | _            | 600, 150, 48 | 600, 150, 48 | _                         |                           | _            | _            |                              | _                            |
| RF40-F1517                                | _                        | _            | _            | _            | _                         | _                         | 432, 108, 66 | 432, 108, 66 | _                            | _                            |
| RF43-F1760                                | _                        | _            | _            | _            | _                         | _                         | 600, 150, 66 | 600, 150, 66 | _                            | _                            |
| RH43-H1760                                | _                        | _            | _            | _            | _                         | _                         | _            | _            | 600, 150,<br>66 <sup>H</sup> | 600, 150,<br>66 <sup>H</sup> |
| NF45-F1932 <sup>(6)</sup>                 | _                        | _            | 840, 210, 48 | 840, 210, 48 | 840, 210, 48              | 840, 210, 48              |              | _            |                              | _                            |

#### Table 1-2. Stratix V GX Device Features (Part 2 of 2)

| Features 5SGXA3 5SGXA4 5SGXA5 5SGXA7 5SGXA9 5SGXAB 5SGXB5 5SGXB6 5SGXB9 5S |
|----------------------------------------------------------------------------|
|----------------------------------------------------------------------------|

#### Notes to Table 1-2:

- (1) The F1517 package contains 24 PLLs. The other packages with this device contain 20 PLLs.
- (2) Packages are flipchip ball grid array (1.0-mm pitch).
- (3) LVDS counts are full duplex channels. Each full duplex channel is one transmitter (TX) pair plus one receiver (RX) pair.
- (4) Each package row offers pin migration (common circuit board footprint) for all devices in the row.
- (5) Hindicates that this device is only available in a hybrid package. Hybrid packages are slightly larger than conventional FBGAs. Refer to Altera's packaging documentation for more information.
- (6) Migration between select Stratix V GX devices and Stratix V GS devices is available. For more information, refer to Table 1-5 on page 1-9.
- (7) Migration between select Stratix V GX devices and Stratix V GT devices is available. For more information, refer to Table 1-5 on page 1-9.

Table 1–3 lists the Stratix V GS device features.

Table 1-3. Stratix V GS Device Features

| Features                               | 5SGSD3   | 5SGSD4        | 5SGSD5   | 5SGSD6     | 5SGSD8     |
|----------------------------------------|----------|---------------|----------|------------|------------|
| Logic Elements (K)                     | 236      | 360           | 457      | 583        | 695        |
| Registers (K)                          | 356      | 543           | 690      | 880        | 1,050      |
| 14.1-Gbps transceivers                 | 12 or 24 | 12, 24, or 36 | 24 or 36 | 36 or 48   | 36 or 48   |
| PCIe hard IP blocks                    | 1        | 1             | 1        | 1, 2, or 4 | 1, 2, or 4 |
| Fractional PLLs                        | 20       | 20 (1)        | 24       | 28         | 28         |
| M20K Memory Blocks                     | 688      | 957           | 2,014    | 2,320      | 2,567      |
| M20K Memory (MBits)                    | 13       | 19            | 39       | 45         | 50         |
| Variable Precision Multipliers (18x18) | 1,200    | 2,088         | 3,180    | 3,550      | 3,926      |
| Variable Precision Multipliers (27x27) | 600      | 1,044         | 1,590    | 1,775      | 1,963      |
| DDR3 SDRAM x72 DIMM Interfaces         | 2        | 4             | 4        | 6          | 6          |

#### User I/Os, Full-Duplex LVDS, 14.1-Gbps Transceivers

| Package <sup>(2), (3), (4), (5)</sup> | 5SGSD3                   | 5SGSD4                   | 5SGSD5       | 5SGSD6       | 5SGSD8       |
|---------------------------------------|--------------------------|--------------------------|--------------|--------------|--------------|
| EH29-H780                             | 360, 90, 12 <sup>H</sup> | 360, 90, 12 <sup>H</sup> | _            | _            | _            |
| HF35-F1152 <sup>(6)</sup>             | 432, 108, 24             | 432, 108, 24             | 552, 138, 24 | _            | _            |
| KF40-F1517 <sup>(6)</sup>             | _                        | 696, 174, 36             | 696, 174, 36 | 696, 174, 36 | 696, 174, 36 |
| NF45-F1932 <sup>(6)</sup>             | _                        | _                        | _            | 840, 210, 48 | 840, 210, 48 |

#### Notes to Table 1-3:

- (1) The F1517 package contains 24 PLLs. The other packages with this device contain 20 PLLs.
- (2) Packages are flipchip ball grid array (1.0-mm pitch).
- (3) LVDS counts are full duplex channels. Each full duplex channel is one TX pair plus one RX pair.
- (4) Each package row offers pin migration (common circuit board footprint) for all devices in the row.
- (5) H indicates that this device is only available in a hybrid package. Hybrid packages are slightly larger than conventional FBGAs. Refer to Altera's packaging documentation for more information.
- (6) Migration between select Stratix V GS devices and Stratix V GX devices is available. For more information, refer to Table 1-5 on page 1-9.

Table 1–4 lists the Stratix V E device features.

Table 1-4. Stratix V E Device Features

| Features                               | 5SEE9                 | 5SEEB                 |
|----------------------------------------|-----------------------|-----------------------|
| Logic Elements (K)                     | 840                   | 952                   |
| Registers (K)                          | 1,268                 | 1,437                 |
| Fractional PLLs                        | 28                    | 28                    |
| M20K Memory Blocks                     | 2,640                 | 2,640                 |
| M20K Memory (MBits)                    | 52                    | 52                    |
| Variable Precision Multipliers (18x18) | 704                   | 704                   |
| Variable Precision Multipliers (27x27) | 352                   | 352                   |
| DDR3 SDRAM x72 DIMM Interfaces         | 6                     | 6                     |
| User I/Os, Full-Duplex LVDS            |                       |                       |
| Package <sup>(1), (2), (3), (4)</sup>  | 5SEE9                 | 5SEEB                 |
| H40-H1517                              | 696, 174 <sup>H</sup> | 696, 174 <sup>H</sup> |
| F45-F1932                              | 840, 210              | 840, 210              |

#### Notes to Table 1-4:

- (1) Packages are flipchip ball grid array (1.0-mm pitch).
- (2) LVDS counts are full duplex channels. Each full duplex channel is one TX pair plus one RX pair.
- (3) Each package row offers pin migration (common circuit board footprint) for all devices in the row.
- (4) H indicates that this device is only available in a hybrid package. Hybrid packages are slightly larger than conventional FBGAs. Refer to Altera's packaging documentation for more information.

Each row in Table 1–5 lists which devices allow migration.

Table 1–5. Device Migration List Across All Stratix V Device Variants (1)

| Dockeye                   |          | Stratix V GX |          |          |          |    |            |          |          | Stratix V GT |    |            | Stratix V GS |    |            |          | Stratix V E |           |          |
|---------------------------|----------|--------------|----------|----------|----------|----|------------|----------|----------|--------------|----|------------|--------------|----|------------|----------|-------------|-----------|----------|
| Package                   | A3       | A4           | A5       | A7       | A9       | AB | <b>B</b> 5 | В6       | B9       | BB           | C5 | <b>C</b> 7 | D3           | D4 | <b>D</b> 5 | D6       | D8          | <b>E9</b> | EB       |
| EH29-H780                 | <b>✓</b> |              |          |          |          |    |            |          |          |              |    |            | ✓            | ✓  |            |          |             |           |          |
| HF35-F1152 <sup>(2)</sup> | <b>✓</b> | ✓            | ✓        | <b>✓</b> |          |    |            |          |          |              |    |            | <b>\</b>     | ✓  | <b>✓</b>   |          |             |           |          |
| KF35-F1152                | <b>✓</b> | <b>✓</b>     | <b>✓</b> | ✓        |          |    |            |          |          |              |    |            |              |    |            |          |             |           |          |
| KF40-F1517 / KH40-H1517   | <b>✓</b> | ✓            | <b>✓</b> | <b>✓</b> | <b>✓</b> | ✓  |            |          |          |              |    |            |              | ✓  | <b>✓</b>   | <b>✓</b> | <b>✓</b>    |           |          |
| NF40 / KF40-F1517 (3)     |          |              | <b>✓</b> | ✓        |          |    |            |          |          |              | ✓  | <b>✓</b>   |              |    |            |          |             |           |          |
| RF40-F1517                |          |              |          |          |          |    | <b>✓</b>   | <b>✓</b> |          |              |    |            |              |    |            |          |             |           |          |
| H40-H1517                 |          |              |          |          |          |    |            |          |          |              |    |            |              |    |            |          |             | <b>✓</b>  | <b>✓</b> |
| RF43-F1760                |          |              |          |          |          |    | <b>✓</b>   | ✓        |          |              |    |            |              |    |            |          |             |           |          |
| NF45-F1932                |          |              | <b>✓</b> | ✓        | <b>✓</b> | ✓  |            |          |          |              |    |            |              |    |            | <b>✓</b> | ✓           |           |          |
| F45-F1932                 |          |              |          |          |          |    |            |          |          |              |    |            |              |    |            |          |             | <b>✓</b>  | <b>✓</b> |
| RH43-H1760                |          |              |          |          |          |    |            |          | <b>✓</b> | <b>✓</b>     |    |            |              |    |            |          |             |           |          |

#### Notes to Table 1-5:

- (1) All devices in a given row allow migration.
- (2) All devices in this row are in the HF35 package and have twenty-four 14.1-Gbps transceivers.
- (3) The 5SGTC5/7 devices in the KF40 package have four 28.05-Gbps transceivers and thirty-two 12.5-Gbps transceivers. Other devices in this row are in the NF40 package and have forty-eight 14.1-Gbps transceivers.

### **Low-Power Serial Transceivers**

Stratix V FPGAs deliver the industry's most flexible transceivers with the highest bandwidth from 600 Mbps to 28.05 Gbps, low bit error ratio (BER), and low power. Stratix V transceivers have many enhancements to improve flexibility and robustness. These enhancements include robust analog receive clock and data recovery (CDR), advanced pre-emphasis, and equalization. In addition, all transceivers are identical with the full featured embedded PCS hard IP to simplify the design, lower the power, and save valuable core resources.

Stratix V transceivers are compliant with a wide range of standard protocols and data rates and are equipped with a variety of signal-conditioning features to support backplane, optical module, and chip-to-chip applications.

Stratix V transceivers are located on the left and right sides of the device, as shown in Figure 1–1. The transceivers are isolated from the rest of the chip to prevent core and I/O noise from coupling into the transceivers, thereby ensuring optimal signal integrity. The transceiver channels consist of the physical medium attachment (PMA), PCS, and high-speed clock networks. You can also use the unused transceiver PMA channels as additional transmit PLLs. Table 1–6 lists the transceiver PMA features.

I/O, LVDS, and Memory Interface Standard PCS, 10G PCS PCS Clock Networks Standard PCS, PCS PMA DSP Blocks Block Block Core Logic Core Logic **PCS** PMA OSP **JSP** PCS PMA Channel PCS PMA (2) I/O, LVDS, and Memory Interface

Figure 1–1. Stratix V GT, GX, and GS Device Chip View (1)

#### Notes to Figure 1-1:

- (1) This figure represents a given variant of a Stratix V device with transceivers. Other variants may have a different floorplan than the one shown here.
- (2) You can use the unused transceiver channels as additional transceiver transmit PLLs.

Table 1–6 lists the PMA features for the Stratix V transceivers.

Table 1-6. Transceiver PMA Features

| Feature                                         | Capability                                                                                                                                                          |
|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Backplane support                               | 10GBASE-R, 14.1 Gbps (Stratix V GX and GS devices), 12.5 Gbps (Stratix V GT devices)                                                                                |
| Cable driving support                           | PCIe cable and eSATA applications                                                                                                                                   |
| Optical module support with EDC                 | 10G Form-factor Pluggable (XFP), Small Form-factor Pluggable (SFP+), Quad Small Form-factor Pluggable (QSFP), CXP, 100G Pluggable (CFP), 100G Form-factor Pluggable |
| Chip-to-chip support                            | 28.05 Gbps and 12.5 Gbps (Stratix V GT devices) and 14.1 Gbps (Stratix V GX and GS devices)                                                                         |
| Continuous Time Linear Equalization (CTLE)      | Receiver 4-stage linear equalization to support high-attenuation channels                                                                                           |
| Decision Feedback Equalization (DFE)            | Receiver 5-tap digital equalizer to minimize losses and crosstalk                                                                                                   |
| Adaptive equalization (AEQ)                     | Adaptive engine to automatically adjust equalization to compensate for changes over time                                                                            |
| PLL-based clock recovery                        | Superior jitter tolerance versus phase interpolation techniques                                                                                                     |
| Programmable deserialization and word alignment | Flexible deserialization width and configurable word alignment patterns                                                                                             |
| Transmit equalization (pre-emphasis)            | Transmit driver 4-tap pre-emphasis and de-emphasis for protocol compliance under lossy conditions                                                                   |
| Ring and logic cell oscillator transmit PLLs    | Choice of transmit PLLs per channel, optimized for specific protocols and applications                                                                              |
| On-chip instrumentation (EyeQ data-eye monitor) | Allows non-intrusive on-chip monitoring of both width and height of the data eye                                                                                    |
| Dynamic reconfiguration                         | Allows reconfiguration of single channels without affecting operation of other channels                                                                             |
| Protocol support                                | Compliance with over 50 industry standard protocols in the range of 600 Mbps to 28 Gbps                                                                             |

The Stratix V core logic connects to the PCS through an 8-, 10-, 16-, 20-, 32-, 40-, 64-, or 66-bit interface, depending on the transceiver data rate and protocol. Stratix V devices contain PCS hard IP to support PCIe Gen3, Gen2, Gen1, Interlaken, 10GE, XAUI, GbE, SRIO, CPRI, and GPON protocols. All other standard and proprietary protocols are supported through the transceiver PCS hard IP. Table 1–7 lists the transceiver PCS features.

Table 1-7. Transceiver PCS Features (Part 1 of 2)

| Protocol                         | Data Rates (Gbps) | Transmit Data Path                                                                      | Receiver Data Path                                                                                      |
|----------------------------------|-------------------|-----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|
| Custom PHY                       | 0.6 to 8.5        | Phase compensation FIFO, byte serializer, 8B/10B encoder, bit-slip, and channel bonding | Word aligner, de-skew FIFO, rate<br>match FIFO, 8B/10B decoder, byte<br>deserializer, and byte ordering |
| Custom 10G PHY                   | 9.98 to 14.1      | TX FIFO, gear box, and bit-slip                                                         | RX FIFO and gear box                                                                                    |
| x1, x4, x8 PCle<br>Gen1 and Gen2 | 2.5 and 5.0       | Same as custom PHY plus PIPE 2.0 interface to core logic                                | Same as custom PHY plus PIPE 2.0 interface to core logic                                                |

| Table 1-7. | II aliste | IVEL FUS | i Gatui GS | (F ai | 1 2 01 | 4) |
|------------|-----------|----------|------------|-------|--------|----|
| Dunta      | 1         | D-1-     | D-4 /Ob.   | \     |        |    |

| Protocol                | Data Rates (Gbps)                                                                      | Transmit Data Path                                                                                                                                                                                                 | Receiver Data Path                                                                               |  |  |
|-------------------------|----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|--|--|
| x1, x4, x8 PCIe<br>Gen3 | 8                                                                                      | Phase compensation FIFO, encoder, scrambler, gear box, and bit slip                                                                                                                                                | Block synchronization, rate match<br>FIFO, decoder, de-scrambler, and<br>phase compensation FIFO |  |  |
| 10G Ethernet            | 10.3125                                                                                | TX FIFO, 64/66 encoder, scrambler, and gear box                                                                                                                                                                    | RX FIFO, 64/66 decoder,<br>de-scrambler, block synchronization,<br>and gear box                  |  |  |
| Interlaken              | 4.9 to 10.3125                                                                         | 4.9 to 10.3125  TX FIFO, frame generator, CRC-32 generator, scrambler, disparity generator, and gear box  RX FIFO, frame generator, checker, frame decoder, de disparity checker, block synchronization, and gearb |                                                                                                  |  |  |
| 40GBASE-R<br>Ethernet   | Ethernet 4 x 10.3125 TX FIFO, 64/66 encoder, scrambler,                                |                                                                                                                                                                                                                    | RX FIFO, 64/66 decoder,<br>de-scrambler, lane reorder, deskew,                                   |  |  |
| 100GBASE-R<br>Ethernet  | 10 x 10.3125                                                                           | alignment marker insertion, gearbox, and block striper                                                                                                                                                             | alignment marker lock, block<br>synchronization, gear box, and<br>destripper                     |  |  |
| OTN 40 and 100          | (4 +1) x 11.3                                                                          | TX FIFO, channel bonding, and byte                                                                                                                                                                                 | RX FIFO, lane deskew, and byte                                                                   |  |  |
| 0111 40 and 100         | (10 +1) x 11.3                                                                         | serializer                                                                                                                                                                                                         | de-serializer                                                                                    |  |  |
| GbE                     | 1.25                                                                                   | Same as custom PHY plus GbE state machine                                                                                                                                                                          | Same as custom PHY plus GbE state machine                                                        |  |  |
| XAUI                    | 3.125 to 4.25                                                                          | Same as custom PHY plus XAUI state machine for bonding four channels                                                                                                                                               | Same as custom PHY plus XAUI state machine for re-aligning four channels                         |  |  |
| SRI0                    | RIO 1.25 to 6.25 Same as custom PHY plus SRIO V2.1 compliant x2 and x4 channel bonding |                                                                                                                                                                                                                    | Same as custom PHY plus SRIO<br>V2.1-compliant x2 and x4 deskew<br>state machine                 |  |  |
| CPRI                    | 0.6144 to 9.83                                                                         | Same as custom PHY plus TX deterministic latency                                                                                                                                                                   | Same as custom PHY plus RX deterministic latency                                                 |  |  |
| GPON                    | 1.25, 2.5, and 10                                                                      | Same as custom PHY                                                                                                                                                                                                 | Same as custom PHY                                                                               |  |  |

### PCIe Gen3, Gen2, and Gen1 Hard IP (Embedded HardCopy Block)

Stratix V devices have PCIe hard IP designed for performance, ease-of-use, and increased functionality. The PCIe hard IP consists of the PCS, data link, and transaction layers. The PCIe hard IP supports Gen3, Gen2, and Gen1 end point and root port up to x8 lane configurations.

The Stratix V PCIe hard IP operates independently from the core logic, which allows the PCIe link to wake up and complete link training in less than 100 ms while the Stratix V device completes loading the programming file for the rest of the FPGA. The PCIe hard IP also provides added functionality, which helps you support emerging features such as Single Root I/O Virtualization (SR-IOV) or optional protocol extensions. In addition, the Stratix V device PCIe hard IP has improved end-to-end data path protection using ECC and enables device CvP.

In all Stratix V devices, the primary PCIe hard IP that supports CvP is always in the bottom left corner of the device (IOBANK\_B0L) when viewing the die from the top.

### **External Memory and GPIO**

Each Stratix V I/O block has a hard FIFO that improves the resynchronization margin as data is transferred from memory to the FPGA. The hard FIFO also lowers PHY latency, resulting in higher random access performance. GPIOs include on-chip dynamic termination to reduce the number of external components and minimize reflections. On-package decoupling capacitors suppress noise on the power lines, which reduce noise coupling into the I/Os. Memory banks are isolated to prevent core noise from coupling to the output, thus reducing jitter and providing optimal signal integrity.

The external memory interface block uses advanced calibration algorithms to compensate for process, voltage and temperature (PVT) variations in the FPGA and external memory components. The advanced algorithms ensure maximum bandwidth and a robust timing margin across all conditions. Stratix V devices deliver a complete memory solution with the High Performance Memory Controller II (HPMC II) and UniPHY MegaCore<sup>®</sup> IP that simplifies a design for today's advanced memory modules. Table 1–8 lists external memory interface block performance.

| Interface  | Performance (MHz) |
|------------|-------------------|
| DDR3       | 1,066             |
| DDR2       | 533               |
| QDR II     | 350               |
| QDR II+    | 550               |
| RLDRAM II  | 533               |
| RLDRAM III | 800               |
| RLDRAM III | 800               |

Table 1–8. External Memory Interface Performance (1)

#### Note to Table 1-8:

(1) The specifications listed in this table are performance targets. For a current achievable performance, use the External Memory Interface Spec Estimator.

### **Adaptive Logic Module**

Stratix V devices use an improved ALM to implement logic functions more efficiently. The Stratix V ALM has eight inputs with a fracturable look-up table (LUT), two dedicated embedded adders, and four dedicated registers.

The Stratix V ALM has the following enhancements:

- Packs 6% more logic when compared with the ALM found in Stratix IV devices
- Implements select 7-input LUT-based functions, all 6-input logic functions, and two independent functions consisting of smaller LUT sizes (such as two independent 4-input LUTs) to optimize core usage
- Adds more registers (four registers per 8-input fracturable LUT). More registers allow Stratix V devices to maximize core performance at a higher core logic usage and provides easier timing closure for register-rich and heavily pipelined designs.

The Quartus II software leverages the Stratix V ALM logic structure to deliver the highest performance, optimal logic usage, and lowest compile times. The Quartus II software simplifies design re-use because it automatically maps legacy Stratix designs into the new Stratix V ALM architecture.

### Clocking

The Stratix V device core clock network is designed to support 717-MHz fabric operations and 1,066-MHz and 1,600-Mbps external memory interfaces. The clock network architecture is based on Altera's proven global, quadrant, and peripheral clock structure, which is supported by dedicated clock input pins and fractional clock synthesis PLLs. The Quartus II software identifies all unused sections of the clock network and powers them down, which reduces power consumption.

### **Fractional PLL**

Stratix V devices have up to 28 fractional PLLs that you can use to reduce both the number of oscillators required on the board and the clock pins used in the FPGA by synthesizing multiple clock frequencies from a single reference clock source. In addition, you can use the fractional PLLs for clock network delay compensation, zero delay buffering, and transmit clocking for transceivers. Fractional PLLs may be individually configured for integer mode or fractional mode with third-order delta-sigma modulation.

### **Embedded Memory**

Stratix V devices contain two types of embedded memory blocks: MLAB (640-bit) and M20K (20-Kbit). MLAB blocks are ideal for wide and shallow memories. M20K blocks are useful for supporting larger memory configurations and include ECC. Both types operate up to 600 MHz and can be configured to be a single- or dual-port RAM, FIFO, ROM, or shift register. These memory blocks are flexible and support a number of memory configurations, as shown in Table 1–9.

Table 1–9. Embedded Memory Block Configuration

| MLAB (640 Bits) | M20K (20,480 Bits) |
|-----------------|--------------------|
|                 | 512x40             |
|                 | 1Kx20              |
| 32x20           | 2Kx10              |
| 64x10           | 4Kx5               |
|                 | 8Kx2               |
|                 | 16Kx1              |

The Quartus II software simplifies design re-use by automatically mapping memory blocks from legacy Stratix devices into the Stratix V memory architecture.

### **Variable Precision DSP Block**

Stratix V FPGAs feature the industry's first variable precision DSP block that you can configure to natively support signal processing with precision ranging from 9x9 to 36x36.

You can independently configure each DSP block at compile time as either a dual 18x18 multiply accumulate or a single 27x27 multiply accumulate. With a dedicated 64-bit cascade bus, you can cascade multiple variable precision DSP blocks to implement even higher precision DSP functions efficiently. Table 1-10 lists how variable precision is accommodated within a DSP block or by using multiple blocks.

Table 1-10. Variable Precision DSP Block Configurations

| Multiplier Size (bits) DSP Block Resources |                                 | Expected Usage                                          |  |  |
|--------------------------------------------|---------------------------------|---------------------------------------------------------|--|--|
| 9x9 1/3 of variable precision DSP block    |                                 | Low precision fixed point                               |  |  |
| 18x18 1/2 of variable precision DSP block  |                                 | Medium precision fixed point                            |  |  |
| 27x27                                      | 1 variable precision DSP block  | High precision fixed or single precision floating point |  |  |
| 36x36                                      | 2 variable precision DSP blocks | Very high precision fixed point                         |  |  |

Complex multiplication is common in DSP algorithms. One of the most popular applications of complex multipliers is the fast Fourier transform (FFT) algorithm, which increases precision requirements on only one side of the multiplier. The variable precision DSP block is designed to support the FFT algorithm with a proportional increase in DSP resources with precision growth. Table 1–11 lists complex multiplication with variable precision DSP blocks.

Table 1–11. Complex Multiplication with Variable Precision DSP Blocks

| Multiplier Size (bits) DSP Block Resources |                                 | Expected Usage                            |
|--------------------------------------------|---------------------------------|-------------------------------------------|
| 18x18                                      | 2 variable precision DSP blocks | Resource optimized FFTs                   |
| 18x25                                      | 3 variable precision DSP blocks | Accommodate bit growth through FFT stages |
| 18x36                                      | 4 variable precision DSP blocks | Highest precision FFT stages              |
| 27x27                                      | 4 variable precision DSP blocks | Single precision floating point           |

For FFT applications with high dynamic range requirements, only the Altera<sup>®</sup> FFT MegaCore offers an option of single precision floating point implementation, with the resource usage and performance similar to high-precision fixed point implementations.

Other new features include:

- 64-bit accumulator, the largest in the industry
- Hard pre-adder, available in both 18- and 27-bit modes
- Cascaded output adders for efficient systolic FIR filters
- Internal coefficient register banks
- Enhanced independent multiplier operation
- Efficient support for single- and double-precision floating point arithmetic
- Ability to infer all the DSP block modes through HDL code using the Altera Complete Design Suite

The variable precision DSP block is ideal for higher bit precision in high-performance DSP applications. At the same time, the variable precision DSP block can efficiently support the many existing 18-bit DSP applications, such as high definition video processing and remote radio heads. Stratix V FPGAs, with the variable precision DSP block architecture, are the only FPGA family that can efficiently support many different precision levels, up to and including floating point implementations. This flexibility results in increased system performance, reduced power consumption, and reduced architecture constraints for system algorithm designers.

### **Power Management**

Stratix V devices leverage FPGA architectural features and process technology advancements to reduce total power consumption by up to 30% when compared with Stratix IV devices at the same performance level.

Stratix V devices continue to provide programmable power technology, introduced in earlier generations of Stratix FPGA families. The Quartus II software PowerPlay feature identifies critical timing paths in a design and biases core logic in that path for high performance. PowerPlay also identifies non-critical timing paths and biases core logic in that path for low power instead of high performance. PowerPlay automatically biases core logic to meet performance and optimize power consumption.

Additionally, Stratix V devices have a number of hard IP blocks that reduce logic resources and deliver substantial power savings when compared with soft implementations. The list includes PCIe Gen1/Gen2/Gen3, Interlaken PCS, hard I/O FIFOs, and transceivers. Hard IP blocks consume up to 50% less power than equivalent soft implementations.

Stratix V transceivers are designed for power efficiency. The transceiver channels consume 50% less power than Stratix IV FPGAs. The transceiver PMA consumes approximately 90 mW at 6.5 Gbps and 170 mW at 12.5 Gbps.

### **Incremental Compilation**

The Quartus II software incremental compilation feature reduces compilation time by up to 70% and preserves performance to ease timing closure. Incremental compilation supports top-down, bottom-up, and team-based design flows. Incremental compilation facilitates modular hierarchical and team-based design flows where a team of designers work in parallel on a design. Different designers or IP providers can develop and optimize different blocks of the design independently, which you can then import into the top-level project.

### **Enhanced Configuration and CvP**

Stratix V device configuration is enhanced for ease-of-use, speed, and cost. Stratix V devices support a new 4-bit bus active serial mode (ASx4). ASx4 supports up to a 400-Mbps data rate using small low-cost quad interface Flash devices. ASx4 mode is easy to use and offers an ideal balance between cost and speed. Finally, the fast passive parallel (FPP) interface is enhanced to support 8-, 16-, and 32-bit data widths to meet a wide range of performance and cost goals.

You can configure Stratix V FPGAs using CvP with PCIe. CvP with PCIe divides the configuration process into two parts: the PCIe hard IP and periphery and the core logic fabric. CvP uses a much smaller amount of external memory (flash or ROM) because CvP has to store only the configuration file for the PCIe hard IP and periphery. The 100-ms power-up to active time (for PCIe) is much easier to achieve when only the PCIe hard IP and periphery are loaded. After the PCIe hard IP and periphery are loaded and the root port is booted up, application software running on the root port can send the configuration file for the FPGA fabric across the PCIe link where the file is loaded into the FPGA. The FPGA is then fully configured and functional.

Table 1–12 lists the configuration modes available for Stratix V devices.

| Table 1–12. Configuration N | Modes for Stratix V Devices |
|-----------------------------|-----------------------------|
|-----------------------------|-----------------------------|

| Mode                           | Fast or<br>Slow POR | Compression | Encryption | Remote<br>Update | Data<br>Width | Max Clock<br>Rate (MHz) | Max Data Rate<br>(Mbps) |
|--------------------------------|---------------------|-------------|------------|------------------|---------------|-------------------------|-------------------------|
| Active Serial (AS)             | <b>✓</b>            | ~           | <b>✓</b>   | <b>✓</b>         | 1, 4          | 100                     | 400                     |
| Passive Serial (PS)            | <b>✓</b>            | <b>✓</b>    | <b>✓</b>   | _                | 1             | 125                     | 125                     |
| Fast Passive<br>Parallel (FPP) | <b>✓</b>            | ~           | ~          | (1)              | 8, 16, 32     | 125                     | 3,000                   |
| CvP                            | _                   | _           | <b>✓</b>   | ✓                | 1, 2, 4, 8    | _                       | 3,000                   |
| Partial<br>Reconfiguration     | _                   | _           | ~          | ~                | 16            | 125                     | 2,000                   |
| JTAG                           | _                   | _           | _          | _                | 1             | 33                      | 33                      |

Note to Table 1-12:

(1) Remote update support with the Parallel Flash Loader.

### **Partial Reconfiguration**

Partial reconfiguration allows you to reconfigure part of the FPGA while other sections continue to operate. This capability is required in systems where uptime is critical because partial reconfiguration allows you to make updates or adjust functionality without disrupting services. While lowering power and cost, partial reconfiguration also increases the effective logic density by removing the necessity to place the FPGA functions that do not operate simultaneously. Instead, you can store these functions in external memory and load them as required. This capability reduces the size of the FPGA by allowing multiple applications on a single FPGA, saving board space and reducing power.

You no longer need to know all the details of the FPGA architecture to perform partial reconfiguration. Altera simplifies the process by extending the power of incremental compilation used in earlier versions of the Quartus II software.

Partial reconfiguration is supported in the following configurations:

- Partial reconfiguration through the FPP x16 I/O interface
- CvP
- Soft internal core, such as the Nios<sup>®</sup> II processor.

### **Automatic Single Event Upset Error Detection and Correction**

Stratix V devices offer single event upset (SEU) error detection and correction circuitry that is robust and easy to use. The correction circuitry includes protection for configuration RAM (CRAM) programming bits and user memories. The CRAM is protected by a continuously running cyclical redundancy check (CRC) error detection circuit with integrated ECC that automatically corrects one or double-adjacent bit errors and detects higher order multi-bit errors. When more than two errors occur, correction is available through a core programming file reload that refreshes a design while the FPGA is operating.

The physical layout of the FPGA is optimized to make the majority of multi-bit upsets appear as independent single- or double-adjacent bit errors, which are automatically corrected by the integrated CRAM ECC circuitry. In addition to the CRAM protection in Stratix V devices, user memories include integrated ECC circuitry and are layout-optimized to enable error detection of 3-bit errors and correction for 2-bit errors.

### **HardCopy V Devices**

HardCopy V ASICs offer the lowest risk and lowest total cost in ASIC designs with embedded high-speed transceivers. You can prototype and debug with Stratix V FPGAs, then use HardCopy V ASICs for volume production. The proven turnkey process creates a functionally equivalent HardCopy V ASIC with or without embedded transceivers to meet all timing constraints in as little as 12 weeks.

The powerful combination of Stratix V FPGAs and HardCopy V ASICs can help you meet your design requirements. Whether you plan for ASIC production and require the lowest-risk, lowest-cost path from specification to production or require a cost reduction path for your FPGA-based systems, Altera provides the optimal solution for power, performance, and device bandwidth.

### **Ordering Information**

This section describes ordering information for Stratix V GT, GX, GS, and E devices. Figure 1–2 shows the ordering codes for Stratix V devices.

Figure 1–2. Ordering Information for Stratix V Devices



#### Note to Figure 1-2:

(1) You can select one or both of these options, or you can ignore these options.

# **Revision History**

Table 1–13 lists the revision history for this chapter.

Table 1-13. Revision History (Part 1 of 2)

| Date            | Version | Changes Made                                                                          |
|-----------------|---------|---------------------------------------------------------------------------------------|
|                 |         | ■ Updated Table 1–2, Table 1–3, Table 1–4, and Table 1–5.                             |
|                 |         | ■ Updated Figure 1–2.                                                                 |
| February 2012   | 2.3     | ■ Updated "Automatic Single Event Upset Error Detection and Correction" on page 1–18. |
|                 |         | Minor text edits.                                                                     |
| December 2011   | 2.2     | Updated Table 1–2 and Table 1–3.                                                      |
| November 2011   | 2.1     | ■ Changed Stratix V GT transceiver speed from 28 Gbps to 28.05 Gbps.                  |
| NOVOITIBOT ZOTT | 2.1     | ■ Updated Figure 1–2.                                                                 |
|                 |         | ■ Revised Figure 1–2.                                                                 |
| November 2011   | 2.0     | ■ Updated Table 1–5.                                                                  |
|                 |         | Minor text edits.                                                                     |
| September 2011  | 1.10    | Updated Table 1–2, Table 1–3, and Table 1–4.                                          |
|                 |         | ■ Updated Table 1–1, Table 1–2, Table 1–3, Table 1–4, and Table 1–5.                  |
| September 2011  | 1.9     | ■ Updated Figure 1–2.                                                                 |
|                 |         | Minor text edits.                                                                     |
| June 2011       | 1.8     | Changed 800 MHz to 1,066 MHz for DDR3 in Table 1–8 and in text.                       |
|                 |         | For Stratix V GT devices, changed 14.1 Gbps to 12.5 Gbps.                             |
| May 2011        | 1.7     | Changed Configuration via PCle to Configuration via Protocol                          |
| Iviay 2011      | 1.7     | ■ Updated Table 1–1, Table 1–2, Table 1–3, Table 1–4, Table 1–5, and Table 1–6.       |
|                 |         | Chapter moved to Volume 1.                                                            |
|                 |         | Added Stratix V GS information.                                                       |
| January 2011    | 1.6     | <ul> <li>Updated tables listing device features.</li> </ul>                           |
| January 2011    | 1.0     | Added device migration information.                                                   |
|                 |         | ■ Updated 12.5-Gbps transceivers to 14.1-Gbps transceivers                            |
| December 2010   | 1.5     | Updated Table 1-1.                                                                    |
|                 |         | ■ Updated Table 1-1.                                                                  |
| Dogombor 0010   | 1.4     | ■ Updated Figure 1-2.                                                                 |
| December 2010   | 1.4     | Converted to the new template.                                                        |
|                 |         | ■ Minor text edits.                                                                   |
| July 2010       | 1.3     | Updated Table 1–5                                                                     |

Table 1-13. Revision History (Part 2 of 2)

| Date       | Version | Changes Made                                                                                        |
|------------|---------|-----------------------------------------------------------------------------------------------------|
|            |         | ■ Updated "Features Summary" on page 1–2                                                            |
|            |         | ■ Updated resource counts in Table 1–1 and Table 1–2                                                |
|            |         | Removed "Interlaken PCS Hard IP" and "10G Ethernet Hard IP"                                         |
| July 2010  | 1.2     | <ul> <li>Added "40G and 100G Ethernet Hard IP (Embedded HardCopy Block)" on<br/>page 1–7</li> </ul> |
|            |         | <ul> <li>Added information about Configuration via PCIe</li> </ul>                                  |
|            |         | <ul><li>Added "Partial Reconfiguration" on page 1–12</li></ul>                                      |
|            |         | <ul><li>Added "Ordering Information" on page 1–14</li></ul>                                         |
| May 2010   | 1.1     | Updated part numbers in Table 1–1 and Table 1–2                                                     |
| April 2010 | 1.0     | Initial release                                                                                     |

Stratix V Device Handbook Volume 1: Overview and Datasheet



## 2. DC and Switching Characteristics for Stratix V Devices

SV53001-2.3

This chapter covers the electrical and switching characteristics for Stratix® V devices. Electrical characteristics include operating conditions and power consumption. Switching characteristics include transceiver specifications, core, and periphery performance. This chapter also describes I/O timing, including programmable I/O element (IOE) delay and programmable output buffer delay.



For information regarding the densities and packages of devices in the Stratix V family, refer to the *Stratix V Device Family Overview* chapter.

### **Electrical Characteristics**

The following sections describe the electrical characteristics of Stratix V devices.

### **Operating Conditions**

When you use Stratix V devices, they are rated according to a set of defined parameters. To maintain the highest possible performance and reliability of Stratix V devices, you must consider the operating requirements described in this chapter.

Stratix V devices are offered in commercial and industrial grades. Commercial devices are offered in –1 (fastest), –2, –3, and –4 speed grades. Industrial devices are offered in –3 and –4 speed grades.

### **Absolute Maximum Ratings**

Absolute maximum ratings define the maximum operating conditions for Stratix V devices. The values are based on experiments conducted with the devices and theoretical modeling of breakdown and damage mechanisms. The functional operation of the device is not implied for these conditions.



Conditions other than those listed in Table 2–1 may cause permanent damage to the device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse effects on the device.

Table 2–1. Absolute Maximum Ratings for Stratix V Devices—Preliminary (Part 1 of 2)

| Symbol              | Description                                            | Minimum | Maximum | Unit |
|---------------------|--------------------------------------------------------|---------|---------|------|
| V <sub>CC</sub>     | Power supply for core voltage and periphery circuitry  | -0.5    | 1.35    | V    |
| V <sub>CCPT</sub>   | Power supply for programmable power technology         | -0.5    | 1.8     | V    |
| V <sub>CCPGM</sub>  | Power supply for configuration pins                    | -0.5    | 3.75    | V    |
| V <sub>CC_AUX</sub> | Auxiliary supply for the programmable power technology | -0.5    | 3.75    | V    |

© 2012 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders as described at www.altera.com/common/legal.html. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.





Table 2-1. Absolute Maximum Ratings for Stratix V Devices—Preliminary (Part 2 of 2)

| Symbol                | Description                                                            | Minimum | Maximum | Unit |
|-----------------------|------------------------------------------------------------------------|---------|---------|------|
| V <sub>CCBAT</sub>    | Battery back-up power supply for design security volatile key register | -0.5    | 3.75    | V    |
| V <sub>CCPD</sub>     | I/O pre-driver power supply                                            | -0.5    | 3.75    | V    |
| V <sub>CCIO</sub>     | I/O power supply                                                       | -0.5    | 3.9     | V    |
| V <sub>CCD_FPLL</sub> | PLL digital power supply                                               | -0.5    | 3.75    | V    |
| V <sub>CCA_FPLL</sub> | PLL analog power supply                                                | -0.5    | 3.75    | V    |
| V <sub>I</sub>        | DC input voltage                                                       | -0.5    | 4.0     | V    |
| I <sub>OUT</sub>      | DC output current per pin                                              | -25     | 40      | mA   |
| T <sub>J</sub>        | Operating junction temperature                                         | -55     | 125     | °C   |
| T <sub>STG</sub>      | Storage temperature (No bias)                                          | -65     | 150     | °C   |

Table 2–2 lists the absolute conditions for the transceiver power supply for Stratix V GX, GS, and GT devices.

Table 2–2. Transceiver Power Supply Absolute Conditions for Stratix V GX, GS, and GT Devices

| Symbol                | Description                                                  | Devices    | Minimum | Maximum | Unit |
|-----------------------|--------------------------------------------------------------|------------|---------|---------|------|
| V <sub>CCA_GXBL</sub> | Transceiver channel PLL power supply (left side)             | GX, GS, GT | -0.5    | 3.75    | V    |
| V <sub>CCA_GXBR</sub> | Transceiver channel PLL power supply (right side)            | GX, GS     | -0.5    | 3.75    | V    |
| V <sub>CCA_GTBR</sub> | Transceiver channel PLL power supply (right side)            | GT         | -0.5    | 3.75    | V    |
| V <sub>CCHIP_L</sub>  | Transceiver hard IP power supply (left side)                 | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCHIP_R</sub>  | Transceiver hard IP power supply (right side)                | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCHSSI_L</sub> | Transceiver PCS power supply (left side)                     | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCHSSI_R</sub> | Transceiver PCS power supply (right side)                    | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCR_GXBL</sub> | Receiver analog power supply (left side)                     | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCR_GXBR</sub> | Receiver analog power supply (right side)                    | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCR_GTBR</sub> | Receiver analog power supply for GT channels (right side)    | GT         | -0.5    | 1.35    | V    |
| V <sub>CCT_GXBL</sub> | Transmitter analog power supply (left side)                  | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCT_GXBR</sub> | Transmitter analog power supply (right side)                 | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCT_GTBR</sub> | Transmitter analog power supply for GT channels (right side) | GT         | -0.5    | 1.35    | V    |
| V <sub>CCL_GTBR</sub> | Transmitter clock network power supply (right side)          | GT         | -0.5    | 1.35    | V    |
| V <sub>CCH_GXBL</sub> | Transmitter output buffer power supply (left side)           | GX, GS, GT | -0.5    | 1.8     | V    |
| V <sub>CCH_GXBR</sub> | Transmitter output buffer power supply (right side)          | GX, GS, GT | -0.5    | 1.8     | V    |

#### **Maximum Allowed Overshoot and Undershoot Voltage**

During transitions, input signals may overshoot to the voltage shown in Table 2-3 and undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns.

Table 2–3 lists the maximum allowed input overshoot voltage and the duration of the overshoot voltage as a percentage of device lifetime. The maximum allowed overshoot duration is specified as a percentage of high time over the lifetime of the device. A DC signal is equivalent to 100% of the duty cycle. For example, a signal that overshoots to 3.95 V can be at 3.95 V for only  $\sim 5\%$  over the lifetime of the device; for a device lifetime of 10 years, the overshoot duration amounts to half a year.

Table 2–3. Maximum Allowed Overshoot During Transitions—Preliminary

| Symbol  | Description      | Condition (V) | Overshoot Duration as %<br>@ T <sub>J</sub> = 100°C | Unit |
|---------|------------------|---------------|-----------------------------------------------------|------|
|         |                  | 3.8           | 100                                                 | %    |
|         |                  | 3.85          | 64                                                  | %    |
|         |                  | 3.9           | 36                                                  | %    |
|         |                  | 3.95          | 21                                                  | %    |
| Vi (AC) | AC input voltage | 4             | 12                                                  | %    |
|         |                  | 4.05          | 7                                                   | %    |
|         |                  | 4.1           | 4                                                   | %    |
|         |                  | 4.15          | 2                                                   | %    |
|         |                  | 4.2           | 1                                                   | %    |

### **Recommended Operating Conditions**

This section lists the functional operating limits for the AC and DC parameters for Stratix V devices. Table 2–4 lists the steady-state voltage and current values expected from Stratix V devices. Power supply ramps must all be strictly monotonic, without plateaus.

Table 2-4. Recommended Operating Conditions for Stratix V Devices—Preliminary

| Symbol                 | Description                                                              | Condition    | Minimum | Typical | Maximum           | Unit |
|------------------------|--------------------------------------------------------------------------|--------------|---------|---------|-------------------|------|
| V <sub>CC</sub>        | Core voltage and periphery circuitry power supply                        | _            | 0.82    | 0.85    | 0.88              | V    |
| V <sub>CCPT</sub>      | Power supply for programmable power technology                           | _            | 1.45    | 1.50    | 1.55              | V    |
| V <sub>CC_AUX</sub>    | Auxiliary supply for the programmable power technology                   | _            | 2.375   | 2.5     | 2.625             | V    |
| V (1)                  | I/O pre-driver (3.0 V) power supply                                      | _            | 2.85    | 3.0     | 3.15              | V    |
| V <sub>CCPD</sub> (1)  | I/O pre-driver (2.5 V) power supply                                      | _            | 2.375   | 2.5     | 2.625             | V    |
|                        | I/O buffers (3.0 V) power supply                                         | _            | 2.85    | 3.0     | 3.15              | V    |
|                        | I/O buffers (2.5 V) power supply                                         | _            | 2.375   | 2.5     | 2.625             | V    |
|                        | I/O buffers (1.8 V) power supply                                         | _            | 1.71    | 1.8     | 1.89              | V    |
| V <sub>CCIO</sub>      | I/O buffers (1.5 V) power supply                                         | _            | 1.425   | 1.5     | 1.575             | V    |
|                        | I/O buffers (1.35 V) power supply                                        | _            | 1.283   | 1.35    | 1.45              | V    |
|                        | I/O buffers (1.25 V) power supply                                        | _            | 1.19    | 1.25    | 1.31              | V    |
|                        | I/O buffers (1.2 V) power supply                                         | _            | 1.14    | 1.2     | 1.26              | V    |
|                        | Configuration pins (3.0 V) power supply                                  | _            | 2.85    | 3.0     | 3.15              | V    |
| $V_{CCPGM}$            | Configuration pins (2.5 V) power supply                                  | _            | 2.375   | 2.5     | 2.625             | V    |
|                        | Configuration pins (1.8 V) power supply                                  | _            | 1.71    | 1.8     | 1.89              | V    |
| V <sub>CCA_FPLL</sub>  | PLL analog voltage regulator power supply                                | _            | 2.375   | 2.5     | 2.625             | V    |
| V <sub>CCD_FPLL</sub>  | PLL digital voltage regulator power supply                               | _            | 1.45    | 1.5     | 1.55              | V    |
| V <sub>CCBAT</sub> (2) | Battery back-up power supply (For design security volatile key register) | _            | 1.2     | _       | 3.0               | V    |
| V <sub>I</sub>         | DC input voltage                                                         | _            | -0.5    | _       | 3.6               | V    |
| V <sub>0</sub>         | Output voltage                                                           | _            | 0       | _       | V <sub>CCIO</sub> | V    |
| т                      | Operating junction temperature                                           | Commercial   | 0       | _       | 85                | °C   |
| T <sub>J</sub>         | Operating junction temperature                                           | Industrial   | -40     | _       | 100               | °C   |
| +                      | Power supply ramp time                                                   | Standard POR | 200 μs  | _       | 100 ms            | _    |
| t <sub>RAMP</sub>      | Fower Supply rainp time                                                  | Fast POR     | 200 μs  |         | 4 ms              | _    |

#### Notes to Table 2-4:

 $<sup>(1) \</sup>quad V_{CCPD} \ must \ be \ 2.5 \ V \ when \ V_{CCIO} \ is \ 2.5, \ 1.8, \ 1.5, \ 1.35, \ 1.25 \ or \ 1.2 \ V. \ V_{CCPD} \ must \ be \ 3.0 \ V \ when \ V_{CCIO} \ is \ 3.0 \ V.$ 

<sup>(2)</sup> If you do not use the design security feature in Stratix V devices, connect V<sub>CCBAT</sub> to a 2.5- or 3.0-V power supply. Stratix V power-on-reset (POR) circuitry monitors V<sub>CCBAT</sub>. Stratix V devices will not exit POR if V<sub>CCBAT</sub> stays at logic low.

Table 2–5 lists the transceiver power supply recommended operating conditions for Stratix V GX, GS, and GT devices.

Table 2-5. Recommended Transceiver Power Supply Operating Conditions for Stratix V GX, GS, and GT Devices

| Symbol                    | Description                                                  | Devices    | Minimum     | Typical   | Maximum     | Unit |
|---------------------------|--------------------------------------------------------------|------------|-------------|-----------|-------------|------|
| V <sub>CCA_GXBL</sub> (1) | Transceiver channel PLL power supply (left side)             | GX, GS, GT | 2.85, 2.375 | 3.0, 2.5  | 3.15, 2.625 | V    |
| V <sub>CCA_GXBR</sub> (1) | Transceiver channel PLL power supply (right side)            | GX, GS     | 2.85, 2.375 | 3.0, 2.5  | 3.15, 2.625 | V    |
| V <sub>CCA_GTBR</sub>     | Transceiver channel PLL power supply (right side)            | GT         | 2.85        | 3.0       | 3.15        | V    |
| V <sub>CCHIP_L</sub>      | Transceiver hard IP power supply (left side)                 | GX, GS, GT | 0.82        | 0.85      | 0.88        | V    |
| V <sub>CCHIP_R</sub>      | Transceiver hard IP power supply (right side)                | GX, GS, GT | 0.82        | 0.85      | 0.88        | V    |
| V <sub>CCHSSI_L</sub>     | Transceiver PCS power supply (left side)                     | GX, GS, GT | 0.82        | 0.85      | 0.88        | V    |
| V <sub>CCHSSI_R</sub>     | Transceiver PCS power supply (right side)                    | GX, GS, GT | 0.82        | 0.85      | 0.88        | V    |
| V <sub>CCR_GXBL</sub> (2) | Receiver analog power supply (left side)                     | GX, GS, GT | 0.82, 0.95  | 0.85, 1.0 | 0.88, 1.05  | V    |
| V <sub>CCR_GXBR</sub> (2) | Receiver analog power supply (right side)                    | GX, GS, GT | 0.82, 0.95  | 0.85, 1.0 | 0.88, 1.05  | V    |
| V <sub>CCR_GTBR</sub>     | Receiver analog power supply for GT channels (right side)    | GT         | 0.95        | 1.0       | 1.05        | V    |
| V <sub>CCT_GXBL</sub> (2) | Transmitter analog power supply (left side)                  | GX, GS, GT | 0.82, 0.95  | 0.85, 1.0 | 0.88, 1.05  | V    |
| V <sub>CCT_GXBR</sub> (2) | Transmitter analog power supply (right side)                 | GX, GS, GT | 0.82, 0.95  | 0.85, 1.0 | 0.88, 1.05  | V    |
| V <sub>CCT_GTBR</sub>     | Transmitter analog power supply for GT channels (right side) | GT         | 0.95        | 1.0       | 1.05        | V    |
| V <sub>CCL_GTBR</sub>     | Transmitter clock network power supply                       | GT         | 0.95        | 1.0       | 1.05        | V    |
| V <sub>CCH_GXBL</sub>     | Transmitter output buffer power supply (left side)           | GX, GS, GT | 1.425       | 1.5       | 1.575       | V    |
| V <sub>CCH_GXBR</sub>     | Transmitter output buffer power supply (right side)          | GX, GS, GT | 1.425       | 1.5       | 1.575       | ٧    |

#### Notes to Table 2-5:

#### **DC Characteristics**

This section lists the supply current, I/O pin leakage current, input pin capacitance, on-chip termination tolerance, and hot socketing specifications.

#### **Supply Current**

Standby current is the current drawn from the respective power rails used for power budgeting. Use the Excel-based Early Power Estimator (EPE) to get supply current estimates for your design because these currents vary greatly with the resources you use.



For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*.

<sup>(1)</sup> This supply must be connected to 3.0 V if the CMU PLL, receiver CDR, or both, are configured at a base data rate > 6.5 Gbps. Up to 6.5 Gbps, you can connect this supply to either 3.0 V or 2.5 V.

<sup>(2)</sup> This supply must be connected to 1.0 V if the transceiver is configured at a data rate > 6.5 Gbps. Up to 6.5 Gbps, you can connect this supply to either 1.0 V or 0.85 V.

#### I/O Pin Leakage Current

Table 2–6 lists the Stratix V I/O pin leakage current specifications.

Table 2–6. I/O Pin Leakage Current for Stratix V Devices—Preliminary

| Symbol          | Description        | Conditions                                   | Min | Тур | Max | Unit |
|-----------------|--------------------|----------------------------------------------|-----|-----|-----|------|
| I <sub>I</sub>  | Input pin          | V <sub>I</sub> = 0 V to V <sub>CCIOMAX</sub> | -30 | _   | 30  | μA   |
| I <sub>OZ</sub> | Tri-stated I/O pin | $V_0 = 0 \text{ V to } V_{\text{CCIOMAX}}$   | -30 | _   | 30  | μΑ   |

#### **Bus Hold Specifications**

Table 2–7 lists the Stratix V device family bus hold specifications.

Table 2-7. Bus Hold Parameters for Stratix V Devices—Preliminary

|                               |                   |                                                | V <sub>CCIO</sub> |      |       |       |       |       |       |       |       |       |    |
|-------------------------------|-------------------|------------------------------------------------|-------------------|------|-------|-------|-------|-------|-------|-------|-------|-------|----|
| Parameter                     | Symbol            | Conditions                                     | 1.2 V             |      | 1.5   | 1.5 V |       | 1.8 V |       | 2.5 V |       | 3.0 V |    |
|                               |                   |                                                | Min               | Max  | Min   | Max   | Min   | Max   | Min   | Max   | Min   | Max   |    |
| Low<br>sustaining<br>current  | I <sub>SUSL</sub> | V <sub>IN</sub> > V <sub>IL</sub><br>(maximum) | 22.5              | _    | 25.0  | _     | 30.0  | _     | 50.0  | _     | 70.0  | _     | μА |
| High<br>sustaining<br>current | I <sub>sush</sub> | V <sub>IN</sub> < V <sub>IH</sub><br>(minimum) | -22.5             | _    | -25.0 | _     | -30.0 | _     | -50.0 | _     | -70.0 | _     | μΑ |
| Low<br>overdrive<br>current   | I <sub>ODL</sub>  | 0V < V <sub>IN</sub> < V <sub>CCIO</sub>       | _                 | 120  | _     | 160   | _     | 200   | _     | 300   | _     | 500   | μΑ |
| High<br>overdrive<br>current  | I <sub>ODH</sub>  | OV < V <sub>IN</sub> < V <sub>CCIO</sub>       | —                 | -120 | _     | -160  | —     | -200  | _     | -300  | —     | -500  | μΑ |
| Bus-hold<br>trip point        | $V_{TRIP}$        | _                                              | 0.45              | 0.95 | 0.50  | 1.00  | 0.68  | 1.07  | 0.70  | 1.70  | 0.80  | 2.00  | V  |

#### **On-Chip Termination (OCT) Specifications**

If you enable OCT calibration, calibration is automatically performed at power-up for I/Os connected to the calibration block. Table 2–8 lists the Stratix V OCT termination calibration accuracy specifications.

Table 2–8. OCT Calibration Accuracy Specifications for Stratix V Devices—Preliminary (1) (Part 1 of 2)

| Cumbal              | Docarintian                                                         | Conditions                                       | Calibration Accuracy |       |       |      |
|---------------------|---------------------------------------------------------------------|--------------------------------------------------|----------------------|-------|-------|------|
| Symbol              | Description                                                         | Conditions                                       | C2                   | C3,I3 | C4,I4 | Unit |
| 25-Ω R <sub>S</sub> | Internal series termination with calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0, 2.5, 1.8,<br>1.5, 1.2 V | ±15                  | ±15   | ±15   | %    |
| 50-Ω R <sub>S</sub> | Internal series termination with calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0, 2.5, 1.8,<br>1.5, 1.2 V | ±15                  | ±15   | ±15   | %    |

Table 2–8. OCT Calibration Accuracy Specifications for Stratix V Devices—Preliminary (1) (Part 2 of 2)

| Combal                                                                                      | Description                                                                                                                            | Conditions                                       | Calibration Accuracy |            |            |      |
|---------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|----------------------|------------|------------|------|
| Symbol                                                                                      | Description                                                                                                                            | Conditions                                       | C2                   | C3,I3      | C4,I4      | Unit |
| 34- $\Omega$ and 40- $\Omega$ R <sub>S</sub>                                                | Internal series termination with calibration (34- $\Omega$ and 40- $\Omega$ setting)                                                   | V <sub>CCIO</sub> = 1.5, 1.35,<br>1.25, 1.2 V    | ±15                  | ±15        | ±15        | %    |
| 48- $\Omega$ , 60- $\Omega$ , and 80- $\Omega$ R <sub>S</sub>                               | Internal series termination with calibration (48- $\Omega$ , 60- $\Omega$ , and 80- $\Omega$ setting)                                  | V <sub>CCIO</sub> = 1.2 V                        | ±15                  | ±15        | ±15        | %    |
| 50-Ω R <sub>T</sub>                                                                         | Internal parallel termination with calibration (50-Ω setting)                                                                          | V <sub>CCIO</sub> = 2.5, 1.8, 1.5,<br>1.2 V      | -10 to +40           | -10 to +40 | -10 to +40 | %    |
| 20- $\Omega$ , 30- $\Omega$ , 40- $\Omega$ ,60- $\Omega$ , and 120- $\Omega$ R <sub>T</sub> | Internal parallel termination with calibration (20- $\Omega$ , 30- $\Omega$ , 40- $\Omega$ , 60- $\Omega$ , and 120- $\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35,<br>1.25 V         | -10 to +40           | -10 to +40 | -10 to +40 | %    |
| 60- $\Omega$ and 120- $\Omega$ R <sub>T</sub>                                               | Internal parallel termination with calibration (60- $\Omega$ and 120- $\Omega$ setting)                                                | V <sub>CCIO</sub> = 1.2                          | -10 to +40           | -10 to +40 | -10 to +40 | %    |
| 25-Ω R <sub>S_left_shift</sub>                                                              | Internal left shift series termination with calibration (25- $\Omega$ R <sub>S_left_shift</sub> setting)                               | V <sub>CCIO</sub> = 3.0, 2.5, 1.8,<br>1.5, 1.2 V | ±15                  | ±15        | ±15        | %    |

#### Note to Table 2-8:

<sup>(1)</sup> OCT calibration accuracy is valid at the time of calibration only.

Calibration accuracy for the calibrated series and parallel OCTs are applicable at the moment of calibration. When process, voltage, and temperature (PVT) conditions change after calibration, the tolerance may change. Table 2–9 lists the Stratix V OCT without calibration resistance tolerance to PVT changes.

Table 2–9. OCT Without Calibration Resistance Tolerance Specifications for Stratix V Devices—Preliminary

| Symbol               | Description                                                            | Conditions                        | Resis | nce    | IImit. |      |
|----------------------|------------------------------------------------------------------------|-----------------------------------|-------|--------|--------|------|
| Symbol               | Description                                                            | Conditions                        | C2    | C3, I3 | C4, I4 | Unit |
| 25-Ω R <sub>S</sub>  | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CC10</sub> = 3.0 and 2.5 V | ±30   | ±40    | ±40    | %    |
| 25-Ω R <sub>S</sub>  | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 1.8 and 1.5 V | ±30   | ±40    | ±40    | %    |
| 25-Ω R <sub>S</sub>  | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 V         | ±35   | ±50    | ±50    | %    |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0 and 2.5 V | ±30   | ±40    | ±40    | %    |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 1.8 and 1.5 V | ±30   | ±40    | ±40    | %    |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 V         | ±35   | ±50    | ±50    | %    |
| 100-Ω R <sub>D</sub> | Internal differential termination (100- $\Omega$ setting)              | V <sub>CC10</sub> = 2.5 V         | ±25   | ±25    | ±25    | %    |

#### Note to Table 2-9:

<sup>(1)</sup> Pending silicon characterization.

OCT calibration is automatically performed at power-up for OCT-enabled I/Os. Table 2–10 lists the OCT variation with temperature and voltage after power-up calibration. Use Table 2–10 to determine the OCT variation after power-up calibration and Equation 2–1 to determine the OCT variation without re-calibration.

## Equation 2–1. OCT Variation Without Re-Calibration for Stratix V Devices—Preliminary (1), (2), (3), (4), (5), (6)

$$R_{OCT} = R_{SCAL} \bigg( 1 + \langle \frac{dR}{dT} \times \Delta T \rangle \pm \langle \frac{dR}{dV} \times \Delta V \rangle \bigg)$$

#### Notes to Equation 2-1:

- (1) The  $R_{OCT}$  value calculated from Equation 2–1 shows the range of OCT resistance with the variation of temperature and  $V_{CCIO}$ .
- (2) R<sub>SCAL</sub> is the OCT resistance value at power-up.
- (3)  $\Delta T$  is the variation of temperature with respect to the temperature at power-up.
- (4)  $\Delta V$  is the variation of voltage with respect to the  $V_{CCIO}$  at power-up.
- (5) dR/dT is the percentage change of  $R_{\text{SCAL}}$  with temperature.
- (6) dR/dV is the percentage change of R<sub>SCAL</sub> with voltage.

Table 2–10 lists the on-chip termination variation after power-up calibration.

Table 2–10. OCT Variation after Power-Up Calibration for Stratix V Devices—Preliminary (1), (2)

| Symbol | Description                                           | V <sub>CCIO</sub> (V) | Typical | Unit |
|--------|-------------------------------------------------------|-----------------------|---------|------|
|        |                                                       | 3.0                   | 0.0297  |      |
|        |                                                       | 2.5                   | 0.0344  |      |
| dR/dV  | OCT variation with voltage without re-calibration     | 1.8                   | 0.0499  | %/mV |
|        |                                                       | 1.5                   | 0.0744  |      |
|        |                                                       | 1.2                   | 0.1241  |      |
|        |                                                       | 3.0                   | 0.189   |      |
|        |                                                       | 2.5                   | 0.208   |      |
| dR/dT  | OCT variation with temperature without re-calibration | 1.8                   | 0.266   | %/°C |
|        | Willout to Gailbration                                | 1.5                   | 0.273   |      |
|        |                                                       | 1.2                   | 0.317   |      |

#### Notes to Table 2-10:

- (1) Valid for a  $V_{CCIO}$  range of  $\pm 5\%$  and a temperature range of  $0^\circ$  to  $85^\circ C$ .
- (2) Pending silicon characterization.

### **Pin Capacitance**

Table 2–11 lists the Stratix V device family pin capacitance.

Table 2–11. Pin Capacitance for Stratix V Devices—Preliminary

| Symbol             | Description                                                      | Value | Unit |
|--------------------|------------------------------------------------------------------|-------|------|
| C <sub>IOTB</sub>  | Input capacitance on the top and bottom I/O pins                 | 5.5   | pF   |
| C <sub>IOLR</sub>  | Input capacitance on the left and right I/O pins                 | 5.5   | pF   |
| C <sub>OUTFB</sub> | Input capacitance on dual-purpose clock output and feedback pins | 5.5   | pF   |

#### **Hot Socketing**

Table 2–12 lists the hot socketing specifications for Stratix V devices.

Table 2–12. Hot Socketing Specifications for Stratix V Devices—Preliminary

| Symbol                        | Description                                | Maximum             |
|-------------------------------|--------------------------------------------|---------------------|
| I <sub>IOPIN (DC)</sub>       | DC current per I/O pin                     | 300 μΑ              |
| I <sub>IOPIN (AC)</sub>       | AC current per I/O pin                     | 8 mA <sup>(1)</sup> |
| I <sub>XCVR-TX (DC)</sub> (2) | DC current per transceiver transmitter pin | 100 mA              |
| I <sub>XCVR-RX (DC)</sub> (2) | DC current per transceiver receiver pin    | 50 mA               |

#### Notes to Table 2-12:

- (1) The I/O ramp rate is 10 ns or more. For ramp rates faster than 10 ns,  $|I_{10PIN}| = C dv/dt$ , in which C is the I/O pin capacitance and dv/dt is the slew rate.
- (2) These specifications are preliminary.

## **Internal Weak Pull-Up Resistor**

Table 2–13 lists the weak pull-up resistor values for Stratix V devices.

Table 2–13. Internal Weak Pull-Up Resistor for Stratix V Devices—Preliminary (1), (2)

| Symbol          | Description                                                                   | V <sub>CCIO</sub> Conditions<br>(V) <sup>(3)</sup> | Value (4) | Unit |
|-----------------|-------------------------------------------------------------------------------|----------------------------------------------------|-----------|------|
|                 |                                                                               | 3.0 ±5%                                            | 25        | kΩ   |
|                 |                                                                               | 2.5 ±5%                                            | 25        | kΩ   |
|                 | Value of the I/O pin pull-up resistor before                                  | 1.8 ±5%                                            | 25        | kΩ   |
| R <sub>PU</sub> | and during configuration, as well as user mode if you enable the programmable | 1.5 ±5%                                            | 25        | kΩ   |
|                 | pull-up resistor option.                                                      | 1.35 ±5%                                           | 25        | kΩ   |
|                 |                                                                               | 1.25 ±5%                                           | 25        | kΩ   |
|                 |                                                                               | 1.2 ±5%                                            | 25        | kΩ   |

### Notes to Table 2-13:

- (1) All I/O pins have an option to enable the weak pull-up resistor except the configuration, test, and JTAG pins.
- (2) The internal weak pull-down feature is only available for the JTAG  ${\tt TCK}$  pin. The typical value for this internal weak pull-down resistor is approximately 25 k $\Omega$ .
- (3) The pin pull-up resistance values may be lower if an external source drives the pin higher than  $V_{\rm CCIO}$ .
- (4) These specifications are valid with a ±10% tolerance to cover changes over PVT.

## I/O Standard Specifications

Table 2–14 through Table 2–19 list the input voltage ( $V_{IH}$  and  $V_{IL}$ ), output voltage ( $V_{OH}$  and  $V_{OL}$ ), and current drive characteristics ( $I_{OH}$  and  $I_{OL}$ ) for various I/O standards supported by Stratix V devices. These tables also show the Stratix V device family I/O standard specifications. The  $V_{OL}$  and  $V_{OH}$  values are valid at the corresponding  $I_{OH}$  and  $I_{OL}$ , respectively.

For an explanation of the terms used in Table 2–14 through Table 2–19, refer to "Glossary" on page 2–35.

Table 2-14. Single-Ended I/O Standards for Stratix V Devices—Preliminary

| I/O      |       | V <sub>CCIO</sub> (V) |       | VII  | _ (V)                       | V <sub>IH</sub>             | (V)                     | V <sub>OL</sub> (V)         | V <sub>OH</sub> (V)         | I <sub>OL</sub> | I <sub>OH</sub> |
|----------|-------|-----------------------|-------|------|-----------------------------|-----------------------------|-------------------------|-----------------------------|-----------------------------|-----------------|-----------------|
| Standard | Min   | Тур                   | Max   | Min  | Max                         | Min                         | Max                     | Max                         | Min                         | (mA)            | (mA)            |
| LVTTL    | 2.85  | 3                     | 3.15  | -0.3 | 0.8                         | 1.7                         | 3.6                     | 0.4                         | 2.4                         | 2               | -2              |
| LVCMOS   | 2.85  | 3                     | 3.15  | -0.3 | 0.8                         | 1.7                         | 3.6                     | 0.2                         | V <sub>CCIO</sub> - 0.2     | 0.1             | -0.1            |
| 2.5 V    | 2.375 | 2.5                   | 2.625 | -0.3 | 0.7                         | 1.7                         | 3.6                     | 0.4                         | 2                           | 1               | -1              |
| 1.8 V    | 1.71  | 1.8                   | 1.89  | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.45                        | V <sub>CCIO</sub> –<br>0.45 | 2               | -2              |
| 1.5 V    | 1.425 | 1.5                   | 1.575 | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 *<br>V <sub>CCIO</sub> | 0.75 *<br>V <sub>CCIO</sub> | 2               | -2              |
| 1.2 V    | 1.14  | 1.2                   | 1.26  | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 *<br>V <sub>CCIO</sub> | 0.75 *<br>V <sub>CCIO</sub> | 2               | -2              |

Table 2–15. Single-Ended SSTL, HSTL, and HSUL I/O Reference Voltage Specifications for Stratix V Devices—Preliminary (Part 1 of 2)

| I/O Standard            |       | V <sub>CCIO</sub> (V) |       |                             | V <sub>REF</sub> (V)    |                             |                             | V <sub>TT</sub> (V)        |                             |
|-------------------------|-------|-----------------------|-------|-----------------------------|-------------------------|-----------------------------|-----------------------------|----------------------------|-----------------------------|
| i/U Stanuaru            | Min   | Тур                   | Max   | Min                         | Тур                     | Max                         | Min                         | Тур                        | Max                         |
| SSTL-2<br>Class I, II   | 2.375 | 2.5                   | 2.625 | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | V <sub>REF</sub> –<br>0.04  | $V_{REF}$                  | V <sub>REF</sub> + 0.04     |
| SSTL-18<br>Class I, II  | 1.71  | 1.8                   | 1.89  | 0.833                       | 0.9                     | 0.969                       | V <sub>REF</sub> – 0.04     | V <sub>REF</sub>           | V <sub>REF</sub> + 0.04     |
| SSTL-15<br>Class I, II  | 1.425 | 1.5                   | 1.575 | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | 0.49 *<br>V <sub>CCIO</sub> | 0.5 *<br>VCCIO             | 0.51 *<br>V <sub>CCIO</sub> |
| SSTL-135<br>Class I, II | 1.283 | 1.35                  | 1.418 | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | 0.49 *<br>V <sub>CCIO</sub> | 0.5 *<br>V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> |
| SSTL-125<br>Class I, II | 1.19  | 1.25                  | 1.26  | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | 0.49 *<br>V <sub>CCIO</sub> | 0.5 *<br>VCCIO             | 0.51 *<br>V <sub>CCIO</sub> |
| SSTL-12<br>Class I, II  | 1.14  | 1.20                  | 1.26  | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | 0.49 *<br>V <sub>CCIO</sub> | 0.5 *<br>VCCIO             | 0.51 *<br>V <sub>CCIO</sub> |
| HSTL-18<br>Class I, II  | 1.71  | 1.8                   | 1.89  | 0.85                        | 0.9                     | 0.95                        | _                           | V <sub>CCIO</sub> /2       | _                           |
| HSTL-15<br>Class I, II  | 1.425 | 1.5                   | 1.575 | 0.68                        | 0.75                    | 0.9                         | _                           | V <sub>CCIO</sub> /2       | _                           |

Table 2–15. Single-Ended SSTL, HSTL, and HSUL I/O Reference Voltage Specifications for Stratix V Devices—Preliminary (Part 2 of 2)

| I/O Standard           |      | V <sub>CCIO</sub> (V) |      |                             | V <sub>REF</sub> (V)    |                             | V <sub>π</sub> (V) |                      |     |  |  |
|------------------------|------|-----------------------|------|-----------------------------|-------------------------|-----------------------------|--------------------|----------------------|-----|--|--|
|                        | Min  | Тур                   | Max  | Min                         | Тур                     | Max                         | Min                | Тур                  | Max |  |  |
| HSTL-12<br>Class I, II | 1.14 | 1.2                   | 1.26 | 0.47 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.53 *<br>V <sub>CCIO</sub> | _                  | V <sub>CCIO</sub> /2 | _   |  |  |
| HSUL-12                | 1.14 | 1.2                   | 1.3  | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | _                  | _                    | _   |  |  |

Table 2–16. Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications for Stratix V Devices—Preliminary (Part 1 of 2)

| I/O Ctondord            | V <sub>IL(D</sub> | <sub>C)</sub> (V)        | V <sub>IH(D</sub>        | <sub>C)</sub> (V)        | V <sub>IL(AC)</sub> (V)     | V <sub>IH(AC)</sub> (V)  | V <sub>OL</sub> (V)        | V <sub>OH</sub> (V)        | I ( A)               | I (mA)               |
|-------------------------|-------------------|--------------------------|--------------------------|--------------------------|-----------------------------|--------------------------|----------------------------|----------------------------|----------------------|----------------------|
| I/O Standard            | Min               | Max                      | Min                      | Max                      | Max                         | Min                      | Max                        | Min                        | I <sub>ol</sub> (mA) | I <sub>oh</sub> (mA) |
| SSTL-2<br>Class I       | -0.3              | V <sub>REF</sub> – 0.15  | V <sub>REF</sub> + 0.15  | V <sub>CCIO</sub> + 0.3  | V <sub>REF</sub> –<br>0.31  | V <sub>REF</sub> + 0.31  | V <sub>TT</sub> – 0.608    | V <sub>TT</sub> + 0.608    | 8.1                  | -8.1                 |
| SSTL-2<br>Class II      | -0.3              | V <sub>REF</sub> – 0.15  | V <sub>REF</sub> + 0.15  | V <sub>CCIO</sub> + 0.3  | V <sub>REF</sub> – 0.31     | V <sub>REF</sub> + 0.31  | V <sub>TT</sub> – 0.81     | V <sub>TT</sub> + 0.81     | 16.2                 | -16.2                |
| SSTL-18<br>Class I      | -0.3              | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 | V <sub>CCIO</sub> + 0.3  | V <sub>REF</sub> – 0.25     | V <sub>REF</sub> + 0.25  | V <sub>TT</sub> – 0.603    | V <sub>TT</sub> + 0.603    | 6.7                  | -6.7                 |
| SSTL-18<br>Class II     | -0.3              | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 | V <sub>CCIO</sub> + 0.3  | V <sub>REF</sub> – 0.25     | V <sub>REF</sub> + 0.25  | 0.28                       | V <sub>CCIO</sub> - 0.28   | 13.4                 | -13.4                |
| SSTL-15<br>Class I      | _                 | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | _                        | V <sub>REF</sub> –<br>0.175 | V <sub>REF</sub> + 0.175 | 0.2 *<br>V <sub>CCIO</sub> | 0.8 *<br>V <sub>CCIO</sub> | 8                    | -8                   |
| SSTL-15<br>Class II     | _                 | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | _                        | V <sub>REF</sub> –<br>0.175 | V <sub>REF</sub> + 0.175 | 0.2 *<br>V <sub>CCIO</sub> | 0.8 *<br>V <sub>CCIO</sub> | 16                   | -16                  |
| SSTL-135<br>Class I, II | _                 | V <sub>REF</sub> – 0.09  | V <sub>REF</sub> + 0.09  | _                        | V <sub>REF</sub> – 0.16     | V <sub>REF</sub> + 0.16  | TBD (1)                    | TBD (1)                    | TBD (1)              | TBD (1)              |
| SSTL-125<br>Class I, II | _                 | V <sub>REF</sub> – 0.85  | V <sub>REF</sub> + 0.85  | _                        | V <sub>REF</sub> –<br>0.15  | V <sub>REF</sub> + 0.15  | TBD (1)                    | TBD (1)                    | TBD (1)              | TBD (1)              |
| SSTL-12<br>Class I, II  | _                 | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | _                        | V <sub>REF</sub> –<br>0.15  | V <sub>REF</sub> + 0.15  | TBD (1)                    | TBD (1)                    | TBD (1)              | TBD (1)              |
| HSTL-18<br>Class I      | _                 | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | _                        | V <sub>REF</sub> - 0.2      | V <sub>REF</sub> + 0.2   | 0.4                        | V <sub>CCIO</sub> - 0.4    | 8                    | -8                   |
| HSTL-18<br>Class II     | _                 | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | _                        | V <sub>REF</sub> - 0.2      | V <sub>REF</sub> + 0.2   | 0.4                        | V <sub>CCIO</sub> - 0.4    | 16                   | -16                  |
| HSTL-15<br>Class I      | _                 | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | _                        | V <sub>REF</sub> - 0.2      | V <sub>REF</sub> + 0.2   | 0.4                        | V <sub>CCIO</sub> - 0.4    | 8                    | -8                   |
| HSTL-15<br>Class II     | _                 | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | _                        | V <sub>REF</sub> - 0.2      | V <sub>REF</sub> + 0.2   | 0.4                        | V <sub>CCIO</sub> - 0.4    | 16                   | -16                  |
| HSTL-12<br>Class I      | -0.15             | V <sub>REF</sub> – 0.08  | V <sub>REF</sub> + 0.08  | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> –<br>0.15  | V <sub>REF</sub> + 0.15  | 0.25*<br>V <sub>CCIO</sub> | 0.75*<br>V <sub>CCIO</sub> | 8                    | -8                   |
| HSTL-12<br>Class II     | -0.15             | V <sub>REF</sub> – 0.08  | V <sub>REF</sub> + 0.08  | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> –<br>0.15  | V <sub>REF</sub> + 0.15  | 0.25*<br>V <sub>CCIO</sub> | 0.75*<br>V <sub>CCIO</sub> | 16                   | -16                  |

Table 2–16. Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications for Stratix V Devices—Preliminary (Part 2 of 2)

| I/O Standard | V <sub>IL(DC)</sub> (V) |                         | V <sub>IH(D</sub>       | <sub>C)</sub> (V) | V <sub>IL(AC)</sub> (V) | V <sub>IH(AC)</sub> (V) | V <sub>OL</sub> (V) V <sub>OH</sub> (V) |                           | I <sub>ol</sub> (mA)   | I /m/\\              |
|--------------|-------------------------|-------------------------|-------------------------|-------------------|-------------------------|-------------------------|-----------------------------------------|---------------------------|------------------------|----------------------|
| I/U Standard | Min                     | Max                     | Min                     | Max               | Max                     | Min                     | Max                                     | Min                       | I <sub>Ol</sub> (IIIA) | I <sub>oh</sub> (mA) |
| HSUL-12      | _                       | V <sub>REF</sub> – 0.13 | V <sub>REF</sub> + 0.13 | _                 | V <sub>REF</sub> – 0.22 | V <sub>REF</sub> + 0.22 | 0.1*<br>V <sub>CCIO</sub>               | 0.9*<br>V <sub>CCIO</sub> | TBD (1)                | TBD (1)              |

Note to Table 2-16:

(1) Pending silicon characterization.

Table 2–17. Differential SSTL I/O Standards for Stratix V Devices—Preliminary

| 1/0                     | ,     | V <sub>CCIO</sub> (V) | )     | V <sub>SWING</sub> | <sub>G(DC)</sub> (V)       |                                    | V <sub>X(AC)</sub> (V) |                                 | V <sub>SWING</sub> | <sub>i(AC)</sub> (V)       | V) V <sub>OX(AC)</sub> (V)         |                      |                                    |  |
|-------------------------|-------|-----------------------|-------|--------------------|----------------------------|------------------------------------|------------------------|---------------------------------|--------------------|----------------------------|------------------------------------|----------------------|------------------------------------|--|
| Standard                | Min   | Тур                   | Max   | Min                | Max                        | Min                                | Тур                    | Max                             | Min                | Max                        | Min                                | Тур                  | Max                                |  |
| SSTL-2<br>Class I, II   | 2.375 | 2.5                   | 2.625 | 0.3                | V <sub>CCIO</sub> + 0.6    | V <sub>CCIO</sub> /2<br>- 0.2      | _                      | V <sub>CCIO</sub> /2<br>+ 0.2   | 0.62               | V <sub>CCIO</sub><br>+ 0.6 | V <sub>CCIO</sub> /2<br>- 0.15     | _                    | V <sub>CCIO</sub> /2<br>+ 0.15     |  |
| SSTL-18<br>Class I, II  | 1.71  | 1.8                   | 1.89  | 0.25               | V <sub>CCIO</sub> +<br>0.6 | V <sub>CCIO</sub> /2<br>-<br>0.175 | _                      | V <sub>CCIO</sub> /2<br>+ 0.175 | 0.5                | V <sub>CCIO</sub><br>+ 0.6 | V <sub>CCIO</sub> /2<br>-<br>0.125 | _                    | V <sub>CCIO</sub> /2<br>+<br>0.125 |  |
| SSTL-15<br>Class I, II  | 1.425 | 1.5                   | 1.575 | 0.2                | _                          | V <sub>CCIO</sub> /2<br>- 0.15     | _                      | V <sub>CCIO</sub> /2<br>+ 0.15  | 0.35               | _                          | _                                  | V <sub>CCIO</sub> /2 | _                                  |  |
| SSTL-135<br>Class I, II | 1.283 | 1.35                  | 1.45  | 0.2                | _                          | V <sub>REF</sub><br>-0.135         | V <sub>CCIO</sub> /2   | V <sub>REF</sub> + 0.135        | TBD (1)            | TBD (1)                    | V <sub>REF</sub><br>-0.15          | _                    | V <sub>REF</sub><br>+0.15          |  |
| SSTL-125<br>Class I, II | 1.19  | 1.25                  | 1.31  | TBD (1)            | _                          | TBD (1)                            | V <sub>CCIO</sub> /2   | TBD (1)                         | TBD (1)            | _                          | TBD (1)                            | TBD (1)              | TBD (1)                            |  |
| SSTL-12<br>Class I, II  | 1.14  | 1.2                   | 1.26  | TBD (1)            | _                          | V <sub>REF</sub><br>-0.15          | V <sub>CCIO</sub> /2   | V <sub>REF</sub> + 0.15         | -0.30              | 0.30                       | TBD (1)                            | TBD (1)              | TBD (1)                            |  |

Note to Table 2-17:

(1) Pending silicon characterization.

Table 2–18. Differential HSTL and HSUL I/O Standards for Stratix V Devices—Preliminary

| I/O                    |       | V <sub>CC10</sub> (V) |       |      | <sub>DC)</sub> (V)      |                                 | V <sub>X(AC)</sub> (V)    |                                 |                           | V <sub>CM(DC)</sub> (V    | )                         | V <sub>DIF(AC)</sub> (V) |                             |
|------------------------|-------|-----------------------|-------|------|-------------------------|---------------------------------|---------------------------|---------------------------------|---------------------------|---------------------------|---------------------------|--------------------------|-----------------------------|
| Standard               | Min   | Тур                   | Max   | Min  | Max                     | Min                             | Тур                       | Max                             | Min                       | Тур                       | Max                       | Min                      | Max                         |
| HSTL-18<br>Class I, II | 1.71  | 1.8                   | 1.89  | 0.2  | _                       | 0.78                            | _                         | 1.12                            | 0.78                      | _                         | 1.12                      | 0.4                      | _                           |
| HSTL-15<br>Class I, II | 1.425 | 1.5                   | 1.575 | 0.2  | _                       | 0.68                            | _                         | 0.9                             | 0.68                      | _                         | 0.9                       | 0.4                      | _                           |
| HSTL-12<br>Class I, II | 1.14  | 1.2                   | 1.26  | 0.16 | V <sub>CCIO</sub> + 0.3 | _                               | 0.5*<br>V <sub>CCIO</sub> | _                               | 0.4*<br>V <sub>CCIO</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCIO</sub> | 0.3                      | V <sub>CCIO</sub><br>+ 0.48 |
| HSUL-12                | 1.14  | 1.2                   | 1.3   | 0.26 | 0.26                    | 0.5*V <sub>CCIO</sub><br>- 0.12 | 0.5*<br>V <sub>CCIO</sub> | 0.5*V <sub>CCIO</sub><br>+ 0.12 | 0.4*<br>V <sub>CCIO</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCIO</sub> | 0.44                     | 0.44                        |

Stratix V Device Handbook Volume 1: Overview and Datasheet

Table 2–19. Differential I/O Standard Specifications for Stratix V Devices—Preliminary (1)

| I/O                    | V     | <sub>:CIO</sub> (V) | (7)   |     | V <sub>ID</sub> (mV)                    |     |      | V <sub>ICM(DC)</sub> (V)       |            | V <sub>0</sub> | <sub>D</sub> (V) ( | 2)  | V <sub>OCM</sub> (V) <sup>(2)</sup> |      |       |
|------------------------|-------|---------------------|-------|-----|-----------------------------------------|-----|------|--------------------------------|------------|----------------|--------------------|-----|-------------------------------------|------|-------|
| Standard               | Min   | Тур                 | Max   | Min | Condition                               | Max | Min  | Condition                      | Max        | Min            | Тур                | Max | Min                                 | Тур  | Max   |
| PCML                   | Trar  |                     |       |     | •                                       |     | •    | of the high-s<br>pin specifica | •          |                |                    |     |                                     |      | For   |
| 2.5 V                  | 2.375 | 2.5                 | 2.625 | 100 | V <sub>CM</sub> =                       | _   | 0.05 | D <sub>MAX</sub> ≤<br>700 Mbps | 1.8        | 0.247          | _                  | 0.6 | 1.125                               | 1.25 | 1.375 |
| LVDS                   | 2.373 | 2.3                 | 2.023 | 100 | 1.25 V <sup>(5)</sup>                   |     | 1.05 | D <sub>MAX</sub> > 700 Mbps    | 1.55       | 0.247          | _                  | 0.6 | 1.125                               | 1.25 | 1.375 |
| BLVDS (3)              | 2.375 | 2.5                 | 2.625 | 100 | _                                       | _   | _    | _                              | _          |                |                    | _   | _                                   | _    | _     |
| RSDS<br>(HIO)          | 2.375 | 2.5                 | 2.625 | 100 | V <sub>CM</sub> = 1.25 V <sup>(5)</sup> |     | 0.3  | _                              | 1.4        | 0.1            | 0.2                | 0.6 | 0.5                                 | 1.2  | 1.4   |
| Mini-<br>LVDS<br>(HIO) | 2.375 | 2.5                 | 2.625 | 200 | _                                       | 600 | 0.4  | _                              | 1.325      | 0.25           | _                  | 0.6 | 1                                   | 1.2  | 1.4   |
| LVPECL (6)             | 2.375 | 2.5                 | 2.625 | 300 | _                                       | _   | 0.6  | D <sub>MAX</sub> ≤<br>700 Mbps | 1.8        |                | _                  | _   |                                     | _    | _     |
| LVI LUL (9)            | 2.375 | 2.5                 | 2.625 | 300 | _                                       | _   | 1    | D <sub>MAX</sub> > 700 Mbps    | 1.6<br>(4) | _              | _                  | _   | _                                   | _    | _     |

#### Notes to Table 2-19:

- (1) The 1.4-V and 1.5-V PCML transceiver I/O standard specifications are described in "Transceiver Performance Specifications" on page 2–15.
- (2) RL range:  $90 \le RL \le 110 \Omega$ .
- (3) There are no fixed  $V_{ICM}$ ,  $V_{OD}$ , and  $V_{OCM}$  specifications for BLVDS. They depend on the system topology.
- (4) For  $D_{MAX} > 700$  Mbps, the minimum input voltage is 0.85 V; the maximum input voltage is 1.75 V. For  $F_{MAX} \le 700$  Mbps, the minimum input voltage is 0.45 V; the maximum input voltage is 1.95 V.
- (5) The minimum VID value is applicable over the entire common mode range, VCM.
- (6) LVPECL is only supported on dedicated clock input pins.
- (7) Differential inputs are powered by VCCPD which requires 2.5 V.

## **Power Consumption**

Altera offers two ways to estimate power consumption for a design—the Excel-based Early Power Estimator and the Quartus<sup>®</sup> II PowerPlay Power Analyzer feature.



You typically use the interactive Excel-based Early Power Estimator before designing the FPGA to get a magnitude estimate of the device power. The Quartus II PowerPlay Power Analyzer provides better quality estimates based on the specifics of the design after you complete place-and-route. The PowerPlay Power Analyzer can apply a combination of user-entered, simulation-derived, and estimated signal activities that, when combined with detailed circuit models, yields very accurate power estimates.



For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*.

## **Switching Characteristics**

This section provides performance characteristics of the Stratix V core and periphery blocks.

These characteristics can be designated as Preliminary or Final.

- Preliminary characteristics are created using simulation results, process data, and other known parameters. The title of these tables show the designation as "Preliminary."
- Final numbers are based on actual silicon characterization and testing. The numbers reflect the actual performance of the device under worst-case silicon process, voltage, and junction temperature conditions. There are no designations on finalized tables.

## **Transceiver Performance Specifications**

This section describes transceiver performance specifications.

Table 2–20 lists the Stratix V GX and GS transceiver specifications.

Table 2–20. Transceiver Specifications for Stratix V GX and GS Devices—Preliminary (1) (Part 1 of 4)

| Symbol/<br>Description                           | Conditions                                          |          | –1<br>Commerc<br>Speed Gra |             |            | –2<br>nercial/In<br>Speed Gra |             |          | –3<br>ercial/In<br>speed Gra |          | Unit |
|--------------------------------------------------|-----------------------------------------------------|----------|----------------------------|-------------|------------|-------------------------------|-------------|----------|------------------------------|----------|------|
|                                                  |                                                     | Min      | Тур                        | Max         | Min        | Тур                           | Max         | Min      | Тур                          | Max      |      |
| Reference Clock                                  |                                                     |          |                            |             |            |                               |             |          |                              |          |      |
| Supported I/O<br>Standards                       | 1.2-V PC                                            | CML, 1.4 | -V PCML                    | , 1.5-V PCI | VIL, 2.5-\ | V PCML,                       | Differentia | I LVPECI | L, LVDS, a                   | and HCSL |      |
| Input frequency from REFCLK input pins           | _                                                   | 40       | _                          | 710         | 40         | _                             | 710         | 40       | _                            | 710      | MHz  |
| Duty cycle                                       | _                                                   | 45       | _                          | 55          | 45         | _                             | 55          | 45       | _                            | 55       | %    |
| Spread-spectrum<br>modulating clock<br>frequency | PCI Express®<br>(PCIe®)                             | 30       | _                          | 33          | 30         | _                             | 33          | 30       | _                            | 33       | kHz  |
| Spread-spectrum<br>downspread                    | PCIe                                                | _        | 0 to<br>-0.5%              | _           | _          | 0 to<br>-0.5%                 | _           | _        | 0 to<br>-0.5%                | _        | _    |
| On-chip termination resistors                    | _                                                   | _        | 100                        | _           | _          | 100                           | _           | _        | 100                          | _        | Ω    |
| V <sub>ICM</sub> (AC coupled)                    | _                                                   |          | 1000/850                   | (2)         | 1          | 000/850                       | (2)         | 1        | 000/850                      | (2)      | mV   |
| V <sub>ICM</sub> (DC coupled)                    | HCSL I/O<br>standard for<br>PCIe reference<br>clock | 250      | _                          | 550         | 250        | _                             | 550         | 250      | _                            | 550      | mV   |

Stratix V Device Handbook Volume 1: Overview and Datasheet

Table 2–20. Transceiver Specifications for Stratix V GX and GS Devices—Preliminary (1) (Part 2 of 4)

| Symbol/<br>Description                                                                                          | -1<br>Commercial<br>Conditions Speed Grade |         |             | –2<br>percial/In<br>speed Gra |          |             | –3<br>ercial/In<br>peed Gra |          | Unit        |      |        |
|-----------------------------------------------------------------------------------------------------------------|--------------------------------------------|---------|-------------|-------------------------------|----------|-------------|-----------------------------|----------|-------------|------|--------|
|                                                                                                                 |                                            | Min     | Тур         | Max                           | Min      | Тур         | Max                         | Min      | Тур         | Max  |        |
|                                                                                                                 | 10 Hz                                      | _       | _           | -50                           | _        | _           | -50                         | _        | _           | -50  | dBc/Hz |
|                                                                                                                 | 100 Hz                                     | _       | _           | -80                           | _        | _           | -80                         | _        | _           | -80  | dBc/Hz |
| Transmitter REFCLK                                                                                              | 1 KHz                                      | _       | _           | -110                          | _        | _           | -110                        | _        | _           | -110 | dBc/Hz |
| Phase Noise                                                                                                     | 10 KHz                                     | _       | _           | -120                          | _        | _           | -120                        | _        | _           | -120 | dBc/Hz |
|                                                                                                                 | 100 KHz                                    | _       | _           | -120                          |          | _           | -120                        | _        |             | -120 | dBc/Hz |
|                                                                                                                 | ≥1 MHz                                     | _       | _           | -130                          |          | _           | -130                        | _        |             | -130 | dBc/Hz |
| Transmitter REFCLK Phase Jitter (rms)                                                                           | 10 KHz to<br>20 MHz                        | _       | _           | 3                             | _        | _           | 3                           | _        | _           | 3    | ps     |
| R <sub>REF</sub>                                                                                                | _                                          | _       | 2000<br>±1% | _                             | _        | 2000<br>±1% | _                           | _        | 2000<br>±1% | _    | Ω      |
| Transceiver Clocks                                                                                              |                                            |         |             |                               |          |             |                             | •        |             |      |        |
| fixedclk Clock<br>frequency                                                                                     | PCIe<br>Receiver Detect                    | _       | 125         | _                             | _        | 125         | _                           | _        | 125         | _    | MHz    |
| Avalon-MM PHY management clock (phy_mgmt_clk) frequency                                                         |                                            | < 150 N |             |                               |          |             |                             |          |             |      |        |
| Reconfiguration clock (mgmt_clk_clk) frequency                                                                  | _                                          | 100     | _           | 125                           | 100      | _           | 125                         | 100      | _           | 125  | MHz    |
| Receiver                                                                                                        |                                            |         |             |                               |          |             |                             |          |             |      |        |
| Supported I/O<br>Standards                                                                                      |                                            | 1       | .4-V PCN    | /IL, 1.5-V F                  | PCML, 2. | 5-V PCM     | L, LVPECL                   | , and LV | DS          |      |        |
| Data rate<br>(Standard PCS) <sup>(7)</sup>                                                                      | _                                          | 600     | _           | 8500                          | 600      | _           | 8500                        | 600      | _           | 6500 | Mbps   |
| Data rate (10G PCS) (7)                                                                                         | _                                          | 600     | _           | 14100                         | 600      | _           | 12500                       | 600      | _           | 8500 | Mbps   |
| Absolute V <sub>MAX</sub> for a receiver pin <sup>(3)</sup>                                                     | _                                          | _       | _           | 1.2                           | _        | _           | 1.2                         | _        | _           | 1.2  | V      |
| Absolute V <sub>MIN</sub> for a receiver pin                                                                    | _                                          | -0.4    | _           | _                             | -0.4     | _           | _                           | -0.4     | _           | _    | V      |
| Maximum peak-to-peak<br>differential input voltage<br>V <sub>ID</sub> (diff p-p) before<br>device configuration | _                                          | _       | _           | 1.6                           | _        | _           | 1.6                         | _        | _           | 1.6  | V      |
| Maximum peak-to-peak                                                                                            | V <sub>CCR_GXB</sub> = 1.0 V               | _       | _           | 1.8                           | _        | _           | 0.8                         | _        | _           | 1.8  | V      |
| differential input voltage $V_{\text{ID}}$ (diff p-p) after device configuration                                | V <sub>CCR_GXB</sub> = 0.85 V              | _       | _           | 2.4                           | _        | _           | 2.4                         | _        | _           | 2.4  | V      |
| Minimum differential eye opening at receiver serial input pins (4)                                              | _                                          | 85      | _           | _                             | 85       |             | _                           | 85       | _           | _    | mV     |

February 2012 Altera Corporation Stratix V Device Handbook

Table 2–20. Transceiver Specifications for Stratix V GX and GS Devices—Preliminary (1) (Part 3 of 4)

| Symbol/<br>Description              | Conditions                    |     | –1<br>Commerc<br>Speed Gra |       |         |          |       |     | –3<br>Commercial/Industrial<br>Speed Grade |                                              |      |
|-------------------------------------|-------------------------------|-----|----------------------------|-------|---------|----------|-------|-----|--------------------------------------------|----------------------------------------------|------|
| •                                   |                               | Min | Тур                        | Max   | Min     | Тур      | Max   | Min | Тур                                        | Max                                          |      |
|                                     | 85– $\Omega$ setting          |     | 85                         |       |         | 85       | •     |     | 85                                         | <u>.                                    </u> | Ω    |
| Differential on-chip                | 100–Ω setting                 |     | 100                        |       |         | 100      |       |     | 100                                        |                                              | Ω    |
| termination resistors               | 120– $\Omega$ setting         |     | 120                        |       |         | 120      |       |     | 120                                        |                                              | Ω    |
|                                     | 150- $\Omega$ setting         |     | 150                        |       |         | 150      |       |     | 150                                        |                                              | Ω    |
| Programmable equalization (AC Gain) | Full bandwidth<br>(6.25 GHz)  |     |                            | 16    |         |          | 16    |     |                                            | 16                                           | dB   |
|                                     | Half bandwidth<br>(3.125 GHz) |     |                            | 10    |         |          | 16    |     |                                            | 10                                           | ub   |
|                                     | DC Gain Setting<br>= 0        | 1   | 0                          | 1     | 1       | 0        | _     | _   | 0                                          | 1                                            | dB   |
| Programmable DC gain                | DC Gain Setting<br>= 1        |     | 2                          |       |         | 2        | _     | _   | 2                                          | -                                            | dB   |
|                                     | DC Gain Setting<br>= 2        |     | 4                          |       | _       | 4        | _     | _   | 4                                          |                                              | dB   |
|                                     | DC Gain Setting<br>= 3        |     | 6                          |       | _       | 6        | _     | _   | 6                                          |                                              | dB   |
|                                     | DC Gain Setting<br>= 4        |     | 8                          | _     | _       | 8        | _     | _   | 8                                          | _                                            | dB   |
| Transmitter                         |                               |     |                            |       |         |          |       |     |                                            |                                              |      |
| Supported I/O<br>Standards          |                               |     |                            | 1.    | 4-V and | 1.5-V PC | ML    |     |                                            |                                              |      |
| Data rate<br>(Standard PCS)         | _                             | 600 | _                          | 8500  | 600     | _        | 8500  | 600 | _                                          | 6500                                         | Mbps |
| Data rate (10G PCS)                 | _                             | 600 |                            | 14100 | 600     | _        | 12500 | 600 | _                                          | 8500                                         | Mbps |
| V <sub>OCM</sub>                    | 0.65-V setting                | _   | 650                        | _     | _       | 650      |       | _   | 650                                        | _                                            | mV   |
|                                     | 85-Ω setting                  |     | 85                         |       |         | 85       |       |     | 85                                         |                                              | Ω    |
| Differential on-chip                | 100-Ω setting                 |     | 100                        |       |         | 100      |       |     | 100                                        |                                              | Ω    |
| termination resistors               | 120-Ω setting                 |     | 120                        |       |         | 120      |       |     | 120                                        |                                              | Ω    |
|                                     | 150-Ω setting                 |     | 150                        |       |         | 150      |       |     | 150                                        |                                              | Ω    |
| Rise time (5)                       | _                             | 30  | _                          | 160   | 30      | _        | 160   | 30  | _                                          | 160                                          | ps   |
| Fall time <sup>(5)</sup>            | _                             | 30  |                            | 160   | 30      | _        | 160   | 30  |                                            | 160                                          | ps   |
| CMU PLL                             |                               |     | -                          |       |         |          |       |     |                                            |                                              |      |
| Supported Data Range  ATX PLL       | _                             | 600 | _                          | 14100 | 600     | _        | 12500 | 600 | _                                          | 8500                                         | Mbps |

February 2012 Altera Corporation

Table 2–20. Transceiver Specifications for Stratix V GX and GS Devices—Preliminary (1) (Part 4 of 4)

| Symbol/<br>Description                            | Conditions                 | –1<br>Commercial<br>Speed Grade |     | –2<br>Commercial/Industrial<br>Speed Grade |      |     | –3<br>Commercial/Industrial<br>Speed Grade |      |     | Unit   |      |
|---------------------------------------------------|----------------------------|---------------------------------|-----|--------------------------------------------|------|-----|--------------------------------------------|------|-----|--------|------|
|                                                   |                            | Min                             | Тур | Max                                        | Min  | Тур | Max                                        | Min  | Тур | Max    |      |
|                                                   | VCO<br>post-divider<br>L=1 | 8000                            | _   | 14100                                      | 8000 | _   | 12500                                      | 8000 | _   | 8500   | Mbps |
| Supported Data Range                              | L=2                        | 4000                            | _   | 7050                                       | 4000 | _   | 7050                                       | 4000 | _   | 7050   | Mbps |
|                                                   | L=4                        | 2000                            | _   | 3525                                       | 2000 | _   | 3525                                       | 2000 | _   | 3525   | Mbps |
|                                                   | L=8                        | 1000                            | _   | 1762.5                                     | 1000 | _   | 1762.5                                     | 1000 | _   | 1762.5 | Mbps |
| Input Reference Clock<br>Frequency <sup>(6)</sup> | _                          | 100                             |     | 710                                        | 100  | _   | 710                                        | 100  | _   | 710    | MHz  |
| Transceiver-FPGA Fabric                           | Interface                  |                                 |     |                                            |      |     |                                            |      |     |        |      |
| Interface speed                                   | _                          | 25                              |     | 283                                        | 25   |     | 266                                        | 25   |     | 250    | MHz  |

#### Notes to Table 2-20:

- (1) Speed grades shown in Table 2–20 refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the Stratix V Device Family Overview chapter.
- (2) The reference clock common mode voltage is equal to the  $V_{\text{CCR\_GXB}}$  power supply level.
- (3) The device cannot tolerate prolonged operation at this absolute maximum.
- (4) The differential eye opening specification at the receiver input pins assumes that Receiver Equalization is disabled. If you enable Receiver Equalization, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level.
- (5) The Quartus II software automatically selects the appropriate slew rate depending on the configured data rate or functional mode.
- (6) The input reference clock frequency options depend on the data rate and the device speed grade.
- (7) The line datarate may be limited by PCS-FPGA interface speed grade.

Table 2–21 lists the Stratix V GT transceivers specifications.



Stratix V GT devices contain both GX and GT channels. All transceiver specifications for the GX channels not listed in Table 2–21 are the same as those listed in Table 2–20.

Table 2–21. Transceiver Specifications for Stratix V GT Devices—Preliminary (Part 1 of 2)

| Symbol/<br>Description              | Conditions  | –2 Commercial/Industrial<br>Speed Grade |      |        | –3 Com<br>S | Unit |        |      |
|-------------------------------------|-------------|-----------------------------------------|------|--------|-------------|------|--------|------|
|                                     |             | Min                                     | Тур  | Max    | Min         | Тур  | Max    |      |
| Reference Clock                     |             |                                         |      |        |             |      |        |      |
| V <sub>ICM</sub> (AC coupled)       | _           |                                         | 1000 |        |             | 1000 |        | mV   |
| Receiver                            | •           |                                         |      |        |             |      |        |      |
| Data rate<br>(Standard PCS)         | GX channels | 600                                     | _    | 8500   | 600         | _    | 8500   | Mbps |
| Data rate (10G PCS)                 | GX channels | 600                                     | _    | 12,500 | 600         | _    | 12,500 | Mbps |
| Data rate                           | GT channels | 19,600                                  | _    | 28,050 | 19,600      | _    | 25,780 | Mbps |
| Programmable equalization (AC Gain) | GT channels | _                                       | 15   | _      | _           | 15   | _      | dB   |

Table 2–21. Transceiver Specifications for Stratix V GT Devices—Preliminary (Part 2 of 2)

| Symbol/<br>Description                     | Conditions  |        | nmercial/Ind<br>Speed Gradd |        | –3 Com<br>S | Unit |        |      |
|--------------------------------------------|-------------|--------|-----------------------------|--------|-------------|------|--------|------|
|                                            |             | Min    | Тур                         | Max    | Min         | Тур  | Max    |      |
| Differential on-chip termination resistors | GT channels | _      | 100                         | _      | _           | 100  | _      | Ω    |
| Transmitter                                |             |        |                             |        |             |      |        |      |
| Data rate<br>(Standard PCS)                | GX channels | 600    | _                           | 8500   | 600         | _    | 8500   | Mbps |
| Data rate (10G PCS)                        | GX channels | 600    | _                           | 12,500 | 600         | _    | 12,500 | Mbps |
| Data rate                                  | GT channels | 19,600 |                             | 28,050 | 19,600      | _    | 25,780 | Mbps |
| Differential on-chip termination resistors | GT channels | _      | 100                         | _      | _           | 100  | _      | Ω    |
| Rise/Fall time                             | GT channels | _      | 15                          | _      | _           | 15   | _      | ps   |

Table 2–22 shows the  $\ensuremath{V_{\text{OD}}}$  settings for the GX channel.

Table 2–22. Typical  $\text{V}_{\text{OD}}$  Setting for GX Channel, TX Termination = 100  $\Omega\text{---Preliminary}$ 

| Symbol                                                     | V <sub>OD</sub> Setting | V <sub>op</sub> Value<br>(mV) | V <sub>OD</sub> Setting | V <sub>op</sub> Value<br>(mV) |
|------------------------------------------------------------|-------------------------|-------------------------------|-------------------------|-------------------------------|
|                                                            | 0                       | 0                             | 32                      | 640                           |
|                                                            | 1                       | 20                            | 33                      | 660                           |
|                                                            | 2                       | 40                            | 34                      | 680                           |
|                                                            | 3                       | 60                            | 35                      | 700                           |
|                                                            | 4                       | 80                            | 36                      | 720                           |
|                                                            | 5                       | 100                           | 37                      | 740                           |
|                                                            | 6                       | 120                           | 38                      | 760                           |
|                                                            | 7                       | 140                           | 39                      | 780                           |
|                                                            | 8                       | 160                           | 40                      | 800                           |
|                                                            | 9                       | 180                           | 41                      | 820                           |
|                                                            | 10                      | 200                           | 42                      | 840                           |
|                                                            | 11                      | 220                           | 43                      | 860                           |
|                                                            | 12                      | 240                           | 44                      | 880                           |
|                                                            | 13                      | 260                           | 45                      | 900                           |
|                                                            | 14                      | 280                           | 46                      | 920                           |
| <b>V</b> <sub>OD</sub> differential peak to peak           | 15                      | 300                           | 47                      | 940                           |
| <b>V<sub>od</sub> differential peak to peak</b><br>typical | 16                      | 320                           | 48                      | 960                           |
|                                                            | 17                      | 340                           | 49                      | 980                           |
|                                                            | 18                      | 360                           | 50                      | 1000                          |
|                                                            | 19                      | 380                           | 51                      | 1020                          |
|                                                            | 20                      | 400                           | 52                      | 1040                          |
|                                                            | 21                      | 420                           | 53                      | 1060                          |
|                                                            | 22                      | 440                           | 54                      | 1080                          |
|                                                            | 23                      | 460                           | 55                      | 1100                          |
|                                                            | 24                      | 480                           | 56                      | 1120                          |
|                                                            | 25                      | 500                           | 57                      | 1140                          |
|                                                            | 26                      | 520                           | 58                      | 1160                          |
|                                                            | 27                      | 540                           | 59                      | 1180                          |
|                                                            | 28                      | 560                           | 60                      | 1200                          |
|                                                            | 29                      | 580                           | 61                      | 1220                          |
|                                                            | 30                      | 600                           | 62                      | 1240                          |
|                                                            | 31                      | 620                           | 63                      | 1260                          |

Table 2–23 shows the V<sub>OD</sub> settings for the GT channel.

Table 2–23. Typical  $V_{00}$  Setting for GT Channel, TX Termination = 100  $\Omega$ —Preliminary

| Symbol                                            | V <sub>op</sub> Setting | V <sub>op</sub> Value (mV) |
|---------------------------------------------------|-------------------------|----------------------------|
|                                                   | 0                       | 0                          |
|                                                   | 1                       | 200                        |
| V <sub>op</sub> differential peak to peak typical | 2                       | 400                        |
| VOD differential peak to peak typical             | 3                       | 600                        |
|                                                   | 4                       | 800                        |
|                                                   | 5                       | 1000                       |

## **Core Performance Specifications**

This section describes the clock tree, phase-locked loop (PLL), digital signal processing (DSP), memory blocks, configuration, and JTAG specifications.

## **Clock Tree Specifications**

Table 2–24 lists the clock tree specifications for Stratix V devices.

Table 2–24. Clock Tree Performance for Stratix V Devices—Preliminary (1)

| Performance                  |                |                |                |      |  |  |  |  |  |
|------------------------------|----------------|----------------|----------------|------|--|--|--|--|--|
| Symbol                       | –2 Speed Grade | -3 Speed Grade | -4 Speed Grade | Unit |  |  |  |  |  |
| Global and<br>Regional Clock | 717            | 700            | 500            | MHz  |  |  |  |  |  |
| Periphery Clock              | 550            | 500            | 500            | MHz  |  |  |  |  |  |

Note to Table 2-24:

## **PLL Specifications**

Table 2–25 lists the Stratix V PLL specifications when operating in both the commercial junction temperature range (0° to 85°C) and the industrial junction temperature range ( $-40^{\circ}$  to  $100^{\circ}$ C).

Table 2–25. PLL Specifications for Stratix V Devices—Preliminary (1) (Part 1 of 3)

| Symbol               | Parameter                                               | Min | Тур | Max                | Unit |
|----------------------|---------------------------------------------------------|-----|-----|--------------------|------|
|                      | Input clock frequency (–2 speed grade)                  | 5   | _   | 800 <i>(2)</i>     | MHz  |
| f <sub>IN</sub>      | Input clock frequency (–3 speed grade)                  | 5   | _   | 700 <sup>(2)</sup> | MHz  |
|                      | Input clock frequency (-4 speed grade)                  | 5   | _   | 650 <sup>(2)</sup> | MHz  |
| f <sub>INPFD</sub>   | Input frequency to the PFD                              | 5   | _   | 325                | MHz  |
| f <sub>FINPFD</sub>  | Fractional Input clock frequency to the PFD             | 50  | _   | 133                | MHz  |
|                      | PLL VCO operating range (-2 speed grade)                | 600 | _   | 1600               | MHz  |
| $f_{VCO}$            | PLL VCO operating range (-3 speed grade)                | 600 | _   | 1400               | MHz  |
|                      | PLL VCO operating range (-4 speed grade)                | 600 | _   | 1300               | MHz  |
| t <sub>EINDUTY</sub> | Input clock or external feedback clock input duty cycle | 40  | _   | 60                 | %    |

<sup>(1)</sup> The Stratix V ES devices are limited for the 600 MHz core clock network frequency.

Table 2–25. PLL Specifications for Stratix V Devices—Preliminary  $^{(1)}$  (Part 2 of 3)

| Symbol                      | Parameter                                                                                                | Min  | Тур     | Max                | Unit      |
|-----------------------------|----------------------------------------------------------------------------------------------------------|------|---------|--------------------|-----------|
|                             | Output frequency for an internal global or regional clock (–2 speed grade)                               | _    | _       | 717 <sup>(3)</sup> | MHz       |
| $f_{OUT}$                   | Output frequency for an internal global or regional clock (–3 speed grade)                               | _    | _       | 700 <sup>(3)</sup> | MHz       |
|                             | Output frequency for an internal global or regional clock (–4 speed grade)                               | _    | _       | 500 <sup>(3)</sup> | MHz       |
|                             | Output frequency for an external clock output (–2 speed grade)                                           | _    | _       | 800 (3)            | MHz       |
| f <sub>OUT_EXT</sub>        | Output frequency for an external clock output (–3 speed grade)                                           | _    | _       | 667 <sup>(3)</sup> | MHz       |
|                             | Output frequency for an external clock output (–4 speed grade)                                           | _    | _       | 533 <sup>(3)</sup> | MHz       |
| toutduty                    | Duty cycle for an external clock output (when set to <b>50%</b> )                                        | 45   | 50      | 55                 | %         |
| t <sub>FCOMP</sub>          | External feedback clock compensation time                                                                | _    | _       | 10                 | ns        |
| t <sub>CONFIGPHASE</sub>    | Time required to reconfigure phase shift                                                                 | _    | TBD (1) | _                  | _         |
| f <sub>DYCONFIGCLK</sub>    | Dynamic Configuration Clock                                                                              | _    | _       | 100                | MHz       |
| t <sub>LOCK</sub>           | Time required to lock from the end-of-device configuration or deassertion of areset                      | _    | _       | 1                  | ms        |
| t <sub>DLOCK</sub>          | Time required to lock dynamically (after switchover or reconfiguring any non-post-scale counters/delays) | _    | _       | 1                  | ms        |
|                             | PLL closed-loop low bandwidth                                                                            | _    | 0.3     | _                  | MHz       |
| $f_{CLBW}$                  | PLL closed-loop medium bandwidth                                                                         | _    | 1.5     | _                  | MHz       |
|                             | PLL closed-loop high bandwidth (8)                                                                       | _    | 4       | _                  | MHz       |
| t <sub>PLL_PSERR</sub>      | Accuracy of PLL phase shift                                                                              | _    | _       | ±50                | ps        |
| t <sub>ARESET</sub>         | Minimum pulse width on the areset signal                                                                 | 10   | _       | _                  | ns        |
| t <sub>INCCJ</sub> (4), (5) | Input clock cycle-to-cycle jitter ( $f_{REF} \ge 100 \text{ MHz}$ )                                      | _    | _       | 0.15               | UI (p-p)  |
| UNCCJ (17)                  | Input clock cycle-to-cycle jitter (f <sub>REF</sub> < 100 MHz)                                           | -750 | _       | +750               | ps (p-p)  |
| +(6)                        | Period Jitter for dedicated clock output ( $f_{OUT} \ge 100 \text{ MHz}$ )                               | _    | _       | TBD (1)            | ps (p-p)  |
| t <sub>OUTPJ_DC</sub> (6)   | Period Jitter for dedicated clock output (f <sub>OUT</sub> < 100 MHz)                                    | _    | _       | TBD (1)            | mUI (p-p) |
| + (6)                       | Cycle-to-Cycle Jitter for a dedicated clock output ( $f_{OUT} \ge 100 \text{ MHz}$ )                     | _    | _       | TBD (1)            | ps (p-p)  |
| t <sub>outccj_dc</sub> (6)  | Cycle-to-Cycle Jitter for a dedicated clock output (f <sub>OUT</sub> < 100 MHz)                          | _    | _       | TBD (1)            | mUI (p-p) |
| t <sub>OUTPJ_IO</sub> (6),  | Period Jitter for a clock output on a regular I/O $(f_{OUT} \ge 100 \text{ MHz})$                        | _    | _       | TBD (1)            | ps (p-p)  |
| (9)                         | Period Jitter for a clock output on a regular I/O (f <sub>OUT</sub> < 100 MHz)                           | _    | _       | TBD (1)            | mUI (p-p) |
| t <sub>outccj_io</sub> (6), | Cycle-to-Cycle Jitter for a clock output on a regular I/O $(f_{OUT} \ge 100 \text{ MHz})$                | _    | _       | TBD (1)            | ps (p-p)  |
| (9)                         | Cycle-to-Cycle Jitter for a clock output on a regular I/O (f <sub>OUT</sub> < 100 MHz)                   | _    | _       | TBD (1)            | mUI (p-p) |

Stratix V Device Handbook Volume 1: Overview and Datasheet

| Table 2-25. | . PLL Specifications for Stratix V Devices—Preliminary (1) (F | Part 3 of 3) |  |
|-------------|---------------------------------------------------------------|--------------|--|
|-------------|---------------------------------------------------------------|--------------|--|

| Symbol                     | Parameter                                                                                     | Min | Тур     | Max     | Unit      |
|----------------------------|-----------------------------------------------------------------------------------------------|-----|---------|---------|-----------|
| t <sub>CASC_OUTPJ_DC</sub> | Period Jitter for a dedicated clock output in cascaded PLLs ( $f_{OUT} \ge 100 \text{ MHz}$ ) | _   | _       | TBD (1) | ps (p-p)  |
| (6), (7)                   | Period Jitter for a dedicated clock output in cascaded PLLs $(f_{OUT} < 100 \text{ MHz})$     | _   | _       | TBD (1) | mUI (p-p) |
| f <sub>DRIFT</sub>         | Frequency drift after PFDENA is disabled for a duration of 100 µs                             | _   | _       | ±10     | %         |
| dK <sub>BIT</sub>          | Bit number of Delta Sigma Modulator (DSM)                                                     | _   | 24      | _       | Bits      |
| k <sub>VALUE</sub>         | Numerator of Fraction                                                                         | _   | 8388608 | 1       |           |
| f <sub>RES</sub>           | Resolution of VCO frequency (f <sub>INPFD</sub> = 100 MHz)                                    | _   | 5.96    | _       | Hz        |

#### Notes to Table 2-25:

- (1) Pending silicon characterization.
- (2) This specification is limited in the Quartus II software by the I/O maximum frequency. The maximum I/O frequency is different for each I/O standard.
- (3) This specification is limited by the lower of the two: I/O f<sub>MAX</sub> or f<sub>OUT</sub> of the PLL.
- (4) A high input jitter directly affects the PLL output jitter. To have low PLL output clock jitter, you must provide a clean clock source < 120 ps.
- (5)  $f_{REF}$  is fIN/N when N = 1.
- (6) Peak-to-peak jitter with a probability level of 10<sup>-12</sup> (14 sigma, 99.9999999974404% confidence level). The output jitter specification applies to the intrinsic jitter of the PLL, when an input jitter of 30 ps is applied. The external memory interface clock output jitter specifications use a different measurement method and are available in Table 2–38 on page 2–33.
- (7) The cascaded PLL specification is only applicable with the following condition:
  - a. Upstream PLL: 0.59Mhz ≤ Upstream PLL BW < 1 MHz
  - b. Downstream PLL: Downstream PLL BW > 2 MHz
- (8) High bandwidth PLL settings are not supported in external feedback mode.
- (9) The external memory interface clock output jitter specifications use a different measurement method, which is available in Table 2–36 on page 2–32.

### **DSP Block Specifications**

Table 2–26 lists the Stratix V DSP block performance specifications.

Table 2–26. Block Performance Specifications for Stratix V DSP Devices—Preliminary  $^{(1)}$  (Part 1 of 2)

|                                                               |                      |                      | Performance          | )                    |      |  |  |  |
|---------------------------------------------------------------|----------------------|----------------------|----------------------|----------------------|------|--|--|--|
| Mode                                                          | -1<br>Speed<br>Grade | –2<br>Speed<br>Grade | -3<br>Speed<br>Grade | -4<br>Speed<br>Grade | Unit |  |  |  |
| Modes using One DSP                                           |                      |                      |                      |                      |      |  |  |  |
| Three 9 × 9                                                   | 690                  | 620                  | 500                  | 440                  | MHz  |  |  |  |
| One 18 × 18                                                   | 690                  | 620                  | 500                  | 440                  | MHz  |  |  |  |
| Two partial 18 × 18 (or 16 × 16)                              | 690                  | 620                  | 500                  | 440                  | MHz  |  |  |  |
| One 27 × 27                                                   | 520                  | 470                  | 370                  | 330                  | MHz  |  |  |  |
| One 36 × 18                                                   | 520                  | 470                  | 370                  | 330                  | MHz  |  |  |  |
| One sum of two 18 $\times$ 18 (One sum of two 16 $\times$ 16) | 570                  | 520                  | 410                  | 360                  | MHz  |  |  |  |
| One sum of square                                             | 520                  | 470                  | 370                  | 330                  | MHz  |  |  |  |
| One 18 × 18 plus 36 (a × b) + c                               | 570                  | 520                  | 410                  | 360                  | MHz  |  |  |  |
| Modes using Two DSPs                                          |                      |                      |                      |                      |      |  |  |  |

Table 2–26. Block Performance Specifications for Stratix V DSP Devices—Preliminary <sup>(1)</sup> (Part 2 of 2)

|                         |                      |                      | Performance          | •                    |      |
|-------------------------|----------------------|----------------------|----------------------|----------------------|------|
| Mode                    | –1<br>Speed<br>Grade | -2<br>Speed<br>Grade | -3<br>Speed<br>Grade | -4<br>Speed<br>Grade | Unit |
| Three 18 × 18           | 570                  | 520                  | 410                  | 360                  | MHz  |
| One sum of four 18 × 18 | 490                  | 440                  | 350                  | 310                  | MHz  |
| One sum of two 27 × 27  | 490                  | 440                  | 350                  | 310                  | MHz  |
| One sum of two 36 × 18  | 490                  | 440                  | 350                  | 310                  | MHz  |
| One complex 18 × 18     | 570                  | 520                  | 410                  | 360                  | MHz  |
| One 36 × 36             | 460                  | 410                  | 330                  | 290                  | MHz  |
| Modes using Three DS    | SPs                  |                      |                      |                      |      |
| One complex 18 × 25     | 400                  | 360                  | 290                  | 250                  | MHz  |
| Modes using Four D      | SPs                  |                      |                      |                      |      |
| One complex 27 × 27     | 490                  | 440                  | 350                  | 310                  | MHz  |

Note to Table 2-26:

## **Memory Block Specifications**

Table 2–27 lists the Stratix V memory block specifications.

Table 2–27. Memory Block Performance Specifications for Stratix V Devices—Preliminary (1), (2), (3) (Part 1 of 2)

|        |                                   | Resources Used |        |                   | Performance       |                   |                   |                   |                   |      |
|--------|-----------------------------------|----------------|--------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------|
| Memory | Mode                              | ALUTS          | Memory | C1<br>Speed Grade | C2<br>Speed Grade | C3<br>Speed Grade | l3<br>Speed Grade | C4<br>Speed Grade | 14<br>Speed Grade | Unit |
|        | Single port, all supported widths | 0              | 1      | _                 | 600               | 500               | 500               | 450               | 450               | MHz  |
| MLAB   | Simple dual-port, x32/x64 width   | 0              | 1      | _                 | 450               | 400               | TBD               | 315               | TBD               | MHz  |
| IVILAD | Simple dual-port, x16 width       | 0              | 1      | _                 | 675               | 533               | 533               | 400               | 400               | MHz  |
|        | ROM, all supported widths         | 0              | 1      | _                 | 600               | 500               | 500               | 450               | 450               | MHz  |

Stratix V Device Handbook Volume 1: Overview and Datasheet

<sup>(1)</sup> These numbers are preliminary pending silicon characterization.

Table 2–27. Memory Block Performance Specifications for Stratix V Devices—Preliminary (1), (2), (3) (Part 2 of 2)

|        |                                                                                                  | Resour | ces Used |                   |                   | P                 | erformand         | e                 |                   |      |
|--------|--------------------------------------------------------------------------------------------------|--------|----------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------|
| Memory | Mode                                                                                             | ALUTS  | Memory   | C1<br>Speed Grade | G2<br>Speed Grade | C3<br>Speed Grade | I3<br>Speed Grade | C4<br>Speed Grade | 14<br>Speed Grade | Unit |
|        | Single-port, all supported widths                                                                | 0      | 1        | 800               | 730               | 680               | 520               | 570               | 470               | MHz  |
|        | Simple dual-port, all supported widths                                                           | 0      | 1        | 800               | 730               | 680               | 520               | 570               | 470               | MHz  |
|        | Simple dual-port with the read-during-write option set to <b>Old Data</b> , all supported widths | 0      | 1        | 600               | 550               | 470               | 470               | 410               | 410               | MHz  |
| M20K   | Simple dual-port with ECC enabled, 512 × 32                                                      | 0      | 1        | 520               | 470               | 410               | 410               | 360               | 360               | MHz  |
| Block  | Simple dual-port with ECC and optional pipeline registers enabled, 512 × 32                      | 0      | 1        | 690               | 620               | 520               | 520               | 470               | 470               | MHz  |
|        | True dual port, all supported widths                                                             | 0      | 1        | 800               | 730               | 680               | 520               | 570               | 470               | MHz  |
|        | ROM, all supported widths                                                                        | 0      | 1        | 800               | 730               | 680               | 520               | 570               | 470               | MHz  |
|        | Min Pulse Width (clock high time)                                                                | _      | _        | 800               | 780               | 830               | 830               | 890               | 890               | ps   |
|        | Min Pulse Width (clock low time)                                                                 | _      |          | 570               | 520               | 650               | 650               | 720               | 720               | ps   |

#### Notes to Table 2-27:

- (1) These numbers are preliminary pending silicon characterization.
- (2) To achieve the maximum memory block performance, use a memory block clock that comes through global clock routing from an on-chip PLL set to **50%** output duty cycle. Use the Quartus II software to report timing for this and other memory block clocking schemes.
- (3) When you use the error detection cyclical redundancy check (CRC) feature, there is no degradation in  $F_{MAX}$ .

## **JTAG Configuration Specifications**

Table 2–28 lists the JTAG timing parameters and values for Stratix V devices.

Table 2–28. JTAG Timing Parameters and Values for Stratix V Devices—Preliminary (1)

| Symbol                  | Description                              | Min | Max               | Unit |
|-------------------------|------------------------------------------|-----|-------------------|------|
| t <sub>JCP</sub>        | TCK clock period                         | 30  | _                 | ns   |
| t <sub>JCH</sub>        | TCK clock high time                      | 14  | _                 | ns   |
| t <sub>JCL</sub>        | TCK clock low time                       | 14  | _                 | ns   |
| t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time                 | 2   | _                 | ns   |
| t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time                 | 3   | _                 | ns   |
| t <sub>JPH</sub>        | JTAG port hold time                      | 5   | _                 | ns   |
| t <sub>JPCO</sub>       | JTAG port clock to output                | _   | 11 <sup>(2)</sup> | ns   |
| t <sub>JPZX</sub>       | JTAG port high impedance to valid output |     | 14 <sup>(2)</sup> | ns   |
| t <sub>JPXZ</sub>       | JTAG port valid output to high impedance |     | 14 <sup>(2)</sup> | ns   |

### Notes to Table 2-28:

- (1) These numbers are preliminary pending silicon characterization.
- (2) A 1 ns adder is required for each  $V_{CCIO}$  voltage step down from 3.0 V. For example,  $t_{JPCO} = 12$  ns if  $V_{CCIO}$  of the TDO I/O bank = 2.5 V, or 13 ns if it equals 1.8 V.

Stratix V Device Handbook Volume 1: Overview and Datasheet

## **Temperature Sensing Diode Specifications**

Table 2–29 lists the specifications for the Stratix V temperature sensing diode.

Table 2–29. External Temperature Sensing Diode Specifications for Stratix V Devices— Preliminary

| Description                              | Min | Тур | Max  | Unit |
|------------------------------------------|-----|-----|------|------|
| I <sub>bias</sub> , diode source current | 8   | _   | 200  | μΑ   |
| V <sub>bias</sub> , voltage across diode | 0.3 | _   | 0.9  | V    |
| Series resistance                        | _   | _   | <1   | Ω    |
| Diode ideality factor                    | _   | _   | 1.01 | _    |

## **Periphery Performance**

This section describes periphery performance, including high-speed I/O and external memory interface.

I/O performance supports several system interfaces, such as the **LVDS** high-speed I/O interface, external memory interface, and the **PCI/PCI-X** bus interface. General-purpose I/O standards such as 3.3-, 2.5-, 1.8-, and 1.5-**LVTTL/LVCMOS** are capable of a typical 167 MHz and 1.2-**LVCMOS** at 100 MHz interfacing frequency with a 10 pF load.



The actual achievable frequency depends on design- and system-specific factors. You must perform HSPICE/IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system.

## **High-Speed I/O Specification**

Table 2–30 lists high-speed I/O timing for Stratix V devices.

Table 2–30. High-Speed I/O Specifications for Stratix V Devices—Preliminary (1), (2) (Part 1 of 3)

| Sumbol                                                                                           | Symbol Conditions              |     | –2 Speed Grade |            | –3 Speed Grade |     |            | –4 Speed Grade |     |            | Unit  |
|--------------------------------------------------------------------------------------------------|--------------------------------|-----|----------------|------------|----------------|-----|------------|----------------|-----|------------|-------|
| Symbol                                                                                           | Collultions                    | Min | Тур            | Max        | Min            | Тур | Max        | Min            | Тур | Max        | UIIIL |
| f <sub>HSCLK_in</sub> (input<br>clock frequency)<br>True Differential I/O<br>Standards           | Clock boost factor W = 1 to 40 | 5   | _              | 717        | 5              | _   | 625        | 5              | _   | 525        | MHz   |
| f <sub>HSCLK_in</sub> (input<br>clock frequency)<br>Single Ended I/O<br>Standards <sup>(3)</sup> | Clock boost factor W = 1 to 40 | 5   | _              | 717        | 5              | _   | 625        | 5              | _   | 525        | MHz   |
| f <sub>HSCLK_in</sub> (input<br>clock frequency)<br>Single Ended I/O<br>Standards                | Clock boost factor W = 1 to 40 | 5   | _              | 520        | 5              | _   | 420        | 5              | _   | 420        | MHz   |
| f <sub>HSCLK_OUT</sub> (output clock frequency)                                                  | _                              | 5   | _              | 717<br>(5) | 5              | _   | 625<br>(5) | 5              |     | 525<br>(5) | MHz   |

Table 2–30. High-Speed I/O Specifications for Stratix V Devices—Preliminary (1), (2) (Part 2 of 3)

|                                                                                                                       |                                                                                                    | -2 : | Speed ( | Grade | -3  | Speed ( | Grade | -4  | Speed ( | Grade |      |
|-----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|------|---------|-------|-----|---------|-------|-----|---------|-------|------|
| Symbol                                                                                                                | Conditions                                                                                         | Min  | Тур     | Max   | Min | Тур     | Max   | Min | Тур     | Max   | Unit |
| Transmitter                                                                                                           |                                                                                                    |      |         |       | •   |         |       |     |         |       | •    |
|                                                                                                                       | SERDES factor J = 3 to 10 (9)                                                                      | (6)  | _       | 1434  | (6) | _       | 1250  | (6) | _       | 1050  | Mbps |
| True Differential I/O<br>Standards - f <sub>HSDR</sub>                                                                | SERDES factor J = 2,<br>uses DDR Registers                                                         | (6)  | _       | (7)   | (6) | _       | (7)   | (6) | _       | (7)   | Mbps |
| (data rate)                                                                                                           | SERDES factor J = 1,<br>uses SDR Register                                                          | (6)  | _       | (7)   | (6) | _       | (7)   | (6) | _       | (7)   | Mbps |
| Emulated Differential I/O Standards with Three External Output Resistor Networks - f <sub>HSDR</sub> (data rate) (10) | SERDES factor J = 4 to 10                                                                          | (6)  | _       | 1100  | (6) | _       | 840   | (6) | _       | 840   | Mbps |
| t <sub>x Jitter</sub> - True<br>Differential I/O                                                                      | Total Jitter for Data Rate<br>600 Mbps - 1.25 Gbps                                                 |      | _       | 160   | _   | _       | 160   | _   | _       | 160   | ps   |
| Standards                                                                                                             | Total Jitter for Data Rate<br>< 600 Mbps                                                           | 1    |         | 0.1   | _   |         | 0.1   |     |         | 0.1   | UI   |
| t <sub>x Jitter</sub> - Emulated<br>Differential I/O                                                                  | Total Jitter for Data Rate<br>600 Mbps - 1.25 Gbps                                                 | 1    |         | 300   | _   |         | 300   |     |         | 325   | ps   |
| Standards with<br>Three External<br>Output Resistor<br>Network                                                        | Total Jitter for Data Rate<br>< 600 Mbps                                                           | _    | _       | 0.2   | _   | _       | 0.2   | _   | _       | 0.25  | UI   |
| t <sub>DUTY</sub>                                                                                                     | Transmitter output clock duty<br>cycle for both True and<br>Emulated Differential I/O<br>Standards | 45   | 50      | 55    | 45  | 50      | 55    | 45  | 50      | 55    | %    |
|                                                                                                                       | True Differential I/O Standards                                                                    | _    | _       | 160   | _   | _       | 200   | _   | _       | 200   | ps   |
| t <sub>rise &amp;</sub> t <sub>fall</sub>                                                                             | Emulated Differential I/O Standards with three external output resistor networks                   | _    | _       | 250   | _   | _       | 250   | _   | _       | 300   | ps   |
|                                                                                                                       | True Differential I/O Standards                                                                    | _    | _       | 150   | _   | _       | 150   |     | _       | 150   | ps   |
| TCCS                                                                                                                  | Emulated Differential I/O<br>Standards                                                             | _    |         | 300   | _   |         | 300   | _   | _       | 300   | ps   |
| Receiver                                                                                                              |                                                                                                    |      | •       |       |     | •       |       |     |         |       |      |
| True Differential I/O<br>Standards -<br>f <sub>HSDRDPA</sub> (data rate)                                              | SERDES factor J = 3 to 10                                                                          | 150  | _       | 1434  | 150 | _       | 1250  | 150 | _       | 1050  | Mbps |
|                                                                                                                       | SERDES factor J = 3 to 10                                                                          | (6)  | _       | (8)   | (6) | _       | (8)   | (6) | _       | (8)   | Mbps |
| f <sub>HSDR</sub> (data rate)                                                                                         | SERDES factor J = 2,<br>uses DDR Registers                                                         | (6)  | _       | (7)   | (6) | _       | (7)   | (6) | _       | (7)   | Mbps |
|                                                                                                                       | SERDES factor J = 1,<br>uses SDR Register                                                          | (6)  | _       | (7)   | (6) | _       | (7)   | (6) |         | (7)   | Mbps |

February 2012 Altera Corporation Volume 1: Overview and Datasheet

Table 2–30. High-Speed I/O Specifications for Stratix V Devices—Preliminary (1), (2) (Part 3 of 3)

| Cumbal                 | Conditions | –2 Speed Grade |     | -3 Speed Grade |     | –4 Speed Grade |       |     | Unit |       |          |
|------------------------|------------|----------------|-----|----------------|-----|----------------|-------|-----|------|-------|----------|
| Symbol                 |            | Min            | Тур | Max            | Min | Тур            | Max   | Min | Тур  | Max   | UIIIL    |
| DPA Mode               |            |                |     |                |     |                |       |     |      |       |          |
| DPA run length         | _          | _              |     | 10000          |     |                | 10000 | _   | _    | 10000 | UI       |
| Soft CDR mode          |            |                |     |                |     |                |       |     |      |       |          |
| Soft-CDR PPM tolerance | _          | _              | _   | 300            | _   | _              | 300   | _   | _    | 300   | ±<br>PPM |
| Non DPA Mode           |            |                |     |                |     |                |       |     |      |       |          |
| Sampling Window        | _          | _              | _   | 300            |     |                | 300   | _   | _    | 300   | ps       |

#### Notes to Table 2-30:

- (1) When J = 3 to 10, use the serializer/deserializer (SERDES) block.
- (2) When J = 1 or 2, bypass the SERDES block.
- (3) This only applies to DPA and soft-CDR modes.
- (4) Clock Boost Factor (W) is the ratio between the input data rate to the input clock rate.
- (5) This is achieved by using the LVDS clock network.
- (6) The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate.
- (7) The maximum ideal frequency is the SERDES factor (J) x the PLL maximum output frequency (fOUT) provided you can close the design timing and the signal integrity simulation is clean.
- (8) You can estimate the achievable maximum data rate for non-DPA mode by performing link timing closure analysis. You must consider the board skew margin, transmitter delay margin, and receiver sampling margin to determine the maximum data rate supported.
- (9) If the receiver with DPA enabled and transmitter are using shared PLLs, the minimum data rate is 150 Mbps.
- (10) You must calculate the leftover timing margin in the receiver by performing link timing closure analysis. You must consider the board skew margin, transmitter channel-to-channel skew, and receiver sampling margin to determine leftover timing margin.

Figure 2–1 shows the dynamic phase alignment (DPA) lock time specifications with the DPA PLL calibration option enabled.

Figure 2–1. DPA Lock Time Specification with DPA PLL Calibration Enabled



Table 2–31 lists the DPA lock time specifications for Stratix V GX devices.

Table 2–31. DPA Lock Time Specifications for Stratix V GX Devices Only—Preliminary (Part 1 of 2) (1), (2), (3)

| Standard           | Training Pattern     | Number of Data<br>Transitions in One<br>Repetition of the<br>Training Pattern | Number of<br>Repetitions per 256<br>Data Transitions <sup>(4)</sup> | Maximum              |
|--------------------|----------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------|
| SPI-4              | 00000000001111111111 | 2                                                                             | 128                                                                 | 640 data transitions |
| Parallel Rapid I/O | 00001111             | 2                                                                             | 128                                                                 | 640 data transitions |
| i araner napiu i/O | 10010000             | 4                                                                             | 64                                                                  | 640 data transitions |

Table 2–31. DPA Lock Time Specifications for Stratix V GX Devices Only—Preliminary (Part 2 of 2) (1), (2), (3)

| Standard         | Training Pattern | Number of Data<br>Transitions in One<br>Repetition of the<br>Training Pattern | Number of<br>Repetitions per 256<br>Data Transitions (4) | Maximum              |
|------------------|------------------|-------------------------------------------------------------------------------|----------------------------------------------------------|----------------------|
| Miscellaneous    | 10101010         | 8                                                                             | 32                                                       | 640 data transitions |
| IVIISCEIIAITEOUS | 01010101         | 8                                                                             | 32                                                       | 640 data transitions |

### Notes to Table 2-31:

- (1) The DPA lock time is for one channel.
- (2) One data transition is defined as a 0-to-1 or 1-to-0 transition.
- (3) The DPA lock time stated in this table applies to both commercial and industrial grade.
- (4) This is the number of repetitions for the stated training pattern to achieve the 256 data transitions.

February 2012 Altera Corporation

Stratix V Device Handbook Volume 1: Overview and Datasheet Figure 2–2 shows the **LVDS** soft-clock data recovery (CDR)/DPA sinusoidal jitter tolerance specification for a data rate  $\geq$  1.25 Gbps. Table 2–32 lists the **LVDS** soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate  $\geq$  1.25 Gbps.

Figure 2–2. LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification for a Data Rate  $\geq$  1.25 Gbps

LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification



Table 2–32. LVDS Soft-CDR/DPA Sinusoidal Jitter Mask Values for a Data Rate  $\geq$  1.25 Gbps—Preliminary

| Jitter Fre | Sinusoidal Jitter (UI) |        |
|------------|------------------------|--------|
| F1         | 10,000                 | 25.000 |
| F2         | 17,565                 | 25.000 |
| F3         | 1,493,000              | 0.350  |
| F4         | 50,000,000             | 0.350  |

Figure 2–3 shows the **LVDS** soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate < 1.25 Gbps.

Figure 2-3. LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification for a Data Rate < 1.25 Gbps



## DLL Range, DQS Logic Block, and Memory Output Clock Jitter Specifications

Table 2–33 lists the DLL range specification for Stratix V devices. The DLL is always in 8-tap mode in Stratix V devices.

Table 2–33. DLL Range Specifications for Stratix V Devices (1)

| –2 Speed Grade | -3 Speed Grade | -4 Speed Grade | Unit |
|----------------|----------------|----------------|------|
| 300-1120       | 300-890        | 300-890        | MHz  |

### Note to Table 2-33:

(1) Stratix V devices support memory interface frequencies lower than 300 MHz, although the reference clock that feeds the DLL must be at least 300 MHz. To support interfaces below 300 MHz, multiply the reference clock feeding the DLL to ensure the frequency is within the supported range of the DLL.

Table 2–34 lists the DQS phase offset delay per stage for Stratix V devices.

Table 2–34. DQS Phase Offset Delay Per Setting for Stratix V Devices—Preliminary (1), (2), (3)

| Speed Grade | Min | Max | Unit |
|-------------|-----|-----|------|
| -2          | 7   | 13  | ps   |
| -3          | 7   | 15  | ps   |
| -4          | 7   | 16  | ps   |

### Notes to Table 2-34:

- (1) These numbers are preliminary pending silicon characterization.
- (2) The typical value equals the average of the minimum and maximum values.
- (3) The delay settings are linear with a cumulative delay variation of 40 ps for all speed grades. For example, when using a -2 speed grade and applying a 10-phase offset setting to a 90° phase shift at 400 MHz, the expected average cumulative delay is [625 ps + (10 × 10 ps) ± 20 ps] = 725 ps ± 20 ps.

Table 2–35 lists the DQS phase shift error for Stratix V devices.

Table 2–35. DQS Phase Shift Error Specification for DLL-Delayed Clock ( $t_{DQS\_PSERR}$ ) for Stratix V Devices—Preliminary (1), (2)

| Number of DQS Delay<br>Buffers | –2 Speed Grade | -3 Speed Grade | -4 Speed Grade | Unit |
|--------------------------------|----------------|----------------|----------------|------|
| 1                              | 26             | 28             | 30             | ps   |
| 2                              | 52             | 56             | 60             | ps   |
| 3                              | 78             | 84             | 90             | ps   |
| 4                              | 104            | 112            | 120            | ps   |

### Notes to Table 2-35:

- (1) The numbers are preliminary pending silicon characterization.
- (2) This error specification is the absolute maximum and minimum error. For example, skew on three DQS delay buffers in a -2 speed grade is ±78 ps or ±39 ps.

Table 2–36 lists the memory output clock jitter specifications for Stratix V devices.

Table 2–36. Memory Output Clock Jitter Specification for Stratix V Devices (1)

| Clock     | Parameter                                         | Symbol                 | –2 Speed Grade |      | –3 Speed Grade |      | –4 Speed Grade |      | Unit  |
|-----------|---------------------------------------------------|------------------------|----------------|------|----------------|------|----------------|------|-------|
| Network   | Farameter                                         | Syllibul               | Min            | Max  | Min            | Max  | Min            | Max  | UIIIL |
|           | Clock period jitter                               | t <sub>JIT(per)</sub>  | -50            | 50   | -55            | 55   | <b>-</b> 55    | 55   | ps    |
| Regional  | Cycle-to-cycle period jitter                      | t <sub>JIT(cc)</sub>   | -100           | 100  | -110           | 110  | -110           | 110  | ps    |
|           | Duty cycle jitter                                 | t <sub>JIT(duty)</sub> | -50            | 50   | -82.5          | 82.5 | -82.5          | 82.5 | ps    |
|           | Clock period jitter                               | t <sub>JIT(per)</sub>  | -75            | 75   | -82.5          | 82.5 | -82.5          | 82.5 | ps    |
| Global    | Cycle-to-cycle period jitter t <sub>JIT(cc)</sub> |                        | -150           | 150  | -165           | 165  | -165           | 165  | ps    |
|           | Duty cycle jitter t <sub>JIT(dut</sub>            |                        | -75            | 75   | -90            | 90   | -90            | 90   | ps    |
|           | Clock period jitter t <sub>JII</sub>              |                        | -25            | 25   | -30            | 30   | -35            | 35   | ps    |
| PHY Clock | Cycle-to-cycle period jitter t <sub>JIT(cc)</sub> |                        | -50            | 50   | -60            | 60   | -70            | 70   | ps    |
|           | Duty cycle jitter t <sub>JIT(duty)</sub>          |                        | -37.5          | 37.5 | -45            | 45   | -56            | 56   | ps    |

### Note to Table 2-36:

(1) The clock jitter specification applies to the memory output clock pins generated using differential signal-splitter and DDIO circuits clocked by a PLL output routed on a PHY, regional, or global clock network as specified. Altera recommends using PHY clock networks whenever possible.

## **OCT Calibration Block Specifications**

Table 2–37 lists the OCT calibration block specifications for Stratix V devices.

Table 2–37. OCT Calibration Block Specifications for Stratix V Devices—Preliminary (1)

| Symbol                | Description                                                                                                                                                          | Min | Тур  | Max | Unit   |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|--------|
| OCTUSRCLK             | Clock required by the OCT calibration blocks                                                                                                                         | _   | _    | 20  | MHz    |
| T <sub>OCTCAL</sub>   | Number of OCTUSRCLK clock cycles required for OCT $\ensuremath{\text{R}_{\text{S}}}/\ensuremath{\text{R}_{\text{T}}}$ calibration                                    | _   | 1000 | _   | Cycles |
| T <sub>OCTSHIFT</sub> | Number of OCTUSRCLK clock cycles required for the OCT code to shift out                                                                                              | _   | 32   | _   | Cycles |
| T <sub>RS_RT</sub>    | Time required between the $dyn\_term\_ctrl$ and $oe$ signal transitions in a bidirectional I/O buffer to dynamically switch between OCT $R_S$ and $R_T$ (Figure 2–4) | _   | 2.5  | _   | ns     |

#### Note to Table 2-37:

(1) Pending silicon characterization.

Figure 2-4. Timing Diagram for oe and dyn\_term\_ctrl Signals



## **Duty Cycle Distortion (DCD) Specifications**

Table 2–38 lists the worst-case DCD for Stratix V devices.

Table 2–38. Worst-Case DCD on Stratix V I/O Pins—Preliminary (1)

| Cumbol            | –2 Spe | ed Grade | -3 Speed Grade |     | -4 Speed Grade |     | Unit  |  |
|-------------------|--------|----------|----------------|-----|----------------|-----|-------|--|
| Symbol            | Min    | Max      | Min            | Max | Min            | Max | UIIIL |  |
| Output Duty Cycle | 45     | 55       | 45             | 55  | 45             | 55  | %     |  |

## Note to Table 2-38:

(1) The numbers are preliminary pending silicon characterization.

## I/O Timing

Altera offers two ways to determine I/O timing—the Excel-based I/O Timing and the Quartus II Timing Analyzer.

Excel-based I/O timing provides pin timing performance for each device density and speed grade. The data is typically used prior to designing the FPGA to get an estimate of the timing budget as part of the link timing analysis. The Quartus II Timing Analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after you complete place-and-route.



You can download the Excel-based I/O Timing spreadsheet from the Stratix V Devices Documentation webpage.

## **Programmable IOE Delay**

Table 2–39 lists the Stratix V IOE programmable delay settings.

Table 2–39. IOE Programmable Delay for Stratix V Devices—Preliminary (1)

| Parameter | Available Min |          | Parameter Available Mir |            | Fast I     | Fast Model |       | Slow Model |       |    |    |      |
|-----------|---------------|----------|-------------------------|------------|------------|------------|-------|------------|-------|----|----|------|
| (2)       | Settings      | Settings | Settings                | Offset (3) | Industrial | Commercial | C2    | C3         | C4    | 13 | 14 | Unit |
| D1        | 63            | 0        | 0.471                   | 0.514      | 0.800      | 0.843      | 0.918 | 0.850      | 0.924 | ns |    |      |
| D2        | 31            | 0        | 0.274                   | 0.274      | 0.423      | 0.456      | 0.501 | 0.453      | 0.498 | ns |    |      |
| D3        | 7             | 0        | 1.668                   | 1.735      | 2.830      | 2.985      | 3.252 | 3.007      | 3.274 | ns |    |      |
| D5        | 63            | 0        | 0.493                   | 0.474      | 0.835      | 0.882      | 0.960 | 0.888      | 0.966 | ns |    |      |
| D6        | 31            | 0        | 0.273                   | 0.258      | 0.463      | 0.488      | 0.532 | 0.492      | 0.536 | ns |    |      |

#### Notes to Table 2-39:

- (1) Pending the Quartus II software extraction.
- (2) You can set this value in the Quartus II software by selecting D1, D2, D3, D5, and D6 in the Assignment Name column of Assignment Editor.
- (3) Minimum offset does not include the intrinsic delay.

## **Programmable Output Buffer Delay**

Table 2–40 lists the delay chain settings that control the rising and falling edge delays of the output buffer. The default delay is 0 ps.

Table 2–40. Programmable Output Buffer Delay for Stratix V Devices—Preliminary (1), (2)

| Symbol              | Parameter                        | Typical     | Unit |
|---------------------|----------------------------------|-------------|------|
|                     |                                  | 0 (default) | ps   |
| D <sub>OUTBUF</sub> | Rising and/or falling edge delay | 50          | ps   |
|                     |                                  | 100         | ps   |
|                     |                                  | 150         | ps   |

### Notes to Table 2-40:

- (1) Pending the Quartus II software extraction.
- (2) You can set the programmable output buffer delay in the Quartus II software by setting the Output Buffer Delay Control assignment to either positive, negative, or both edges, with the specific values stated here (in ps) for the Output Buffer Delay assignment.

# Glossary

Table 2–41 lists the glossary for this chapter.

Table 2-41. Glossary (Part 1 of 4)

| Letter      | Subject                       | Definitions                                                                                                                          |  |  |  |  |  |
|-------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Α           |                               |                                                                                                                                      |  |  |  |  |  |
| В           | _                             | _                                                                                                                                    |  |  |  |  |  |
| C           |                               |                                                                                                                                      |  |  |  |  |  |
|             |                               | Receiver Input Waveforms Single-Ended Waveform  Positive Channel (p) = V <sub>IH</sub> Negative Channel (n) = V <sub>IL</sub> Ground |  |  |  |  |  |
| D           | Differential I/O<br>Standards | Transmitter Output Waveforms Single-Ended Waveform                                                                                   |  |  |  |  |  |
|             |                               | Positive Channel (p) = V <sub>OH</sub> Negative Channel (n) = V <sub>OL</sub> Ground                                                 |  |  |  |  |  |
|             |                               | Differential Waveform                                                                                                                |  |  |  |  |  |
| E           | _                             | _                                                                                                                                    |  |  |  |  |  |
|             | f <sub>HSCLK</sub>            | Left and right PLL input clock frequency.                                                                                            |  |  |  |  |  |
| F           | f <sub>HSDR</sub>             | High-speed I/O block—Maximum and minimum <b>LVDS</b> data transfer rate $(f_{HSDR} = 1/TUI)$ , non-DPA.                              |  |  |  |  |  |
|             | f <sub>HSDRDPA</sub>          | High-speed I/O block—Maximum and minimum <b>LVDS</b> data transfer rate (f <sub>HSDRDPA</sub> = 1/TUI), DPA.                         |  |  |  |  |  |
| G<br>H<br>I | _                             | <del></del>                                                                                                                          |  |  |  |  |  |

Table 2-41. Glossary (Part 2 of 4)

| Letter           | Subject                       | Definitions                                                                                                                                                 |
|------------------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                  | J                             | High-speed I/O block—Deserialization factor (width of parallel data bus).  JTAG Timing Specifications:                                                      |
| J                | JTAG Timing<br>Specifications | TDI $\begin{array}{ccccccccccccccccccccccccccccccccccc$                                                                                                     |
| K<br>L<br>M<br>N | _                             | _                                                                                                                                                           |
| P                | PLL<br>Specifications         | Diagram of PLL Specifications (1)  CLKOUT Pins  Four External Feedback  Note:  (1) Core Clock can only be fed by dedicated clock input pins or PLL outputs. |
| Q                | _                             |                                                                                                                                                             |
| R                | R <sub>L</sub>                | Receiver differential input discrete resistor (external to the Stratix V device).                                                                           |

Table 2-41. Glossary (Part 3 of 4)

| Letter | Subject                                               | Definitions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|--------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | SW (sampling window)                                  | Timing Diagram—the period of time during which the data must be valid in order to capture it correctly. The setup and hold times determine the ideal strobe position within the sampling window, as shown:    Bit Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| S      | Single-ended<br>voltage<br>referenced I/O<br>standard | The JEDEC standard for <b>SSTI</b> and <b>HSTL</b> I/O defines both the AC and DC input signal values. The AC values indicate the voltage levels at which the receiver must meet its timing specifications. The DC values indicate the voltage levels at which the final logic state of the receiver is unambiguously defined. After the receiver input has crossed the AC value, the receiver changes to the new logic state.  The new logic state is then maintained as long as the input stays beyond the AC threshold. This approach is intended to provide predictable receiver timing in the presence of input waveform ringing, as shown:  Single-Ended Voltage Referenced I/O Standard  VCCIO  VIH(DC)  VREF  VIL(DC)  VIL(DC)  VIL(DC)  VSSS |
|        | t <sub>C</sub>                                        | High-speed receiver and transmitter input and output clock period.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|        | TCCS (channel-<br>to-channel-skew)                    | The timing difference between the fastest and slowest output edges, including $t_{\rm CO}$ variation and clock skew, across channels driven by the same PLL. The clock is included in the TCCS measurement (refer to the <i>Timing Diagram</i> figure under <b>SW</b> in this table).                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Т      | t <sub>DUTY</sub>                                     | High-speed I/O block—Duty cycle on the high-speed transmitter output clock.  Timing Unit Interval (TUI)  The timing budget allowed for skew, propagation delays, and the data sampling window.  (TUI = 1/(receiver input clock frequency multiplication factor) = t <sub>C</sub> /w)                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|        | t <sub>FALL</sub>                                     | Signal high-to-low transition time (80-20%)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|        | t <sub>INCCJ</sub>                                    | Cycle-to-cycle jitter tolerance on the PLL clock input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|        | t <sub>OUTPJ_IO</sub>                                 | Period jitter on the general purpose I/O driven by a PLL.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|        | t <sub>OUTPJ_DC</sub>                                 | Period jitter on the dedicated clock output driven by a PLL.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|        | t <sub>RISE</sub>                                     | Signal low-to-high transition time (20-80%)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| U      | THOL                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

Table 2-41. Glossary (Part 4 of 4)

| Letter | Subject              | Definitions                                                                                                                                                      |
|--------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | V <sub>CM(DC)</sub>  | DC common mode input voltage.                                                                                                                                    |
|        | V <sub>ICM</sub>     | Input common mode voltage—The common mode of the differential signal at the receiver.                                                                            |
|        | V <sub>ID</sub>      | Input differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver.     |
|        | V <sub>DIF(AC)</sub> | AC differential input voltage—Minimum AC input differential voltage required for switching.                                                                      |
|        | V <sub>DIF(DC)</sub> | DC differential input voltage— Minimum DC input differential voltage required for switching.                                                                     |
|        | V <sub>IH</sub>      | Voltage input high—The minimum positive voltage applied to the input which is accepted by the device as a logic high.                                            |
|        | V <sub>IH(AC)</sub>  | High-level AC input voltage                                                                                                                                      |
|        | V <sub>IH(DC)</sub>  | High-level DC input voltage                                                                                                                                      |
| V      | V <sub>IL</sub>      | Voltage input low—The maximum positive voltage applied to the input which is accepted by the device as a logic low.                                              |
|        | V <sub>IL(AC)</sub>  | Low-level AC input voltage                                                                                                                                       |
|        | V <sub>IL(DC)</sub>  | Low-level DC input voltage                                                                                                                                       |
|        | V <sub>OCM</sub>     | Output common mode voltage—The common mode of the differential signal at the transmitter.                                                                        |
|        | V <sub>OD</sub>      | Output differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the transmitter. |
|        | V <sub>SWING</sub>   | Differential input voltage                                                                                                                                       |
|        | V <sub>X</sub>       | Input differential cross point voltage                                                                                                                           |
|        | V <sub>OX</sub>      | Output differential cross point voltage                                                                                                                          |
| W      | W                    | High-speed I/O block—clock boost factor                                                                                                                          |
| Х      |                      |                                                                                                                                                                  |
| Υ      | _                    | _                                                                                                                                                                |
| Z      |                      |                                                                                                                                                                  |

# **Document Revision History**

Table 2–42 lists the revision history for this chapter.

Table 2-42. Document Revision History (Part 1 of 2)

| Date          | Version | Changes                                                                                                                   |
|---------------|---------|---------------------------------------------------------------------------------------------------------------------------|
| February 2012 | 2.3     | ■ Updated Table 2–20, Table 2–25, Table 2–26, and Table 2–27.                                                             |
| December 2011 | 2.2     | Added Table 2–31.                                                                                                         |
| December 2011 |         | ■ Updated Table 2–28 and Table 2–34.                                                                                      |
|               | 2.1     | <ul> <li>Added Table 2–2 and Table 2–21 and updated Table 2–5 with information about<br/>Stratix V GT devices.</li> </ul> |
| November 2011 |         | ■ Updated Table 2–11, Table 2–13, Table 2–20, and Table 2–25.                                                             |
|               |         | ■ Various edits throughout to fix SPRs.                                                                                   |

Table 2–42. Document Revision History (Part 2 of 2)

| Date          | Version | Changes                                                                                          |
|---------------|---------|--------------------------------------------------------------------------------------------------|
|               |         | ■ Updated Table 2–4, Table 2–18, Table 2–19, Table 2–21, Table 2–22, Table 2–23, and Table 2–24. |
| May 2011      | 2.0     | ■ Updated the "DQ Logic Block and Memory Output Clock Jitter Specifications" title.              |
|               |         | Chapter moved to Volume 1.                                                                       |
|               |         | Minor text edits.                                                                                |
|               |         | ■ Updated Table 1–2, Table 1–4, Table 1–19, and Table 1–23.                                      |
| December 2010 | 1.1     | Converted chapter to the new template.                                                           |
|               |         | Minor text edits.                                                                                |
| July 2010     | 1.0     | Initial release.                                                                                 |

Stratix V Device Handbook Volume 1: Overview and Datasheet



This chapter provides additional information about the document and Altera.

## **How to Contact Altera**

To locate the most up-to-date information about Altera products, refer to the following table.

| Contact (1)                    | Contact Method | Address                   |
|--------------------------------|----------------|---------------------------|
| Technical support              | Website        | www.altera.com/support    |
| Toohnical training             | Website        | www.altera.com/training   |
| Technical training             | Email          | custrain@altera.com       |
| Product literature             | Website        | www.altera.com/literature |
| Nontechnical support (general) | Email          | nacomp@altera.com         |
| (software licensing)           | Email          | authorization@altera.com  |

#### Note to Table:

(1) You can also contact your local Altera sales office or sales representative.

# **Typographic Conventions**

The following table shows the typographic conventions this document uses.

| Visual Cue                                | Meaning                                                                                                                                                                                                                   |
|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bold Type with Initial Capital<br>Letters | Indicate command names, dialog box titles, dialog box options, and other GUI labels. For example, <b>Save As</b> dialog box. For GUI elements, capitalization matches the GUI.                                            |
| bold type                                 | Indicates directory names, project names, disk drive names, file names, file name extensions, software utility names, and GUI labels. For example,   qdesigns directory, \mathbb{D}: drive, and \text{chiptrip.gdf} file. |
| Italic Type with Initial Capital Letters  | Indicate document titles. For example, Stratix IV Design Guidelines.                                                                                                                                                      |
|                                           | Indicates variables. For example, $n + 1$ .                                                                                                                                                                               |
| italic type                               | Variable names are enclosed in angle brackets (< >). For example, <file name=""> and <project name="">.pof file.</project></file>                                                                                         |
| Initial Capital Letters                   | Indicate keyboard keys and menu names. For example, the Delete key and the Options menu.                                                                                                                                  |
| "Subheading Title"                        | Quotation marks indicate references to sections in a document and titles of Quartus II Help topics. For example, "Typographic Conventions."                                                                               |

| Visual Cue                               | Meaning                                                                                                                                                                                |  |
|------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                          | Indicates signal, port, register, bit, block, and primitive names. For example, data1, tdi, and input. The suffix n denotes an active-low signal. For example, resetn.                 |  |
| Courier type                             | Indicates command line commands and anything that must be typed exactly as it appears. For example, c:\qdesigns\tutorial\chiptrip.gdf.                                                 |  |
|                                          | Also indicates sections of an actual file, such as a Report File, references to parts of files (for example, the AHDL keyword SUBDESIGN), and logic function names (for example, TRI). |  |
| 4                                        | An angled arrow instructs you to press the Enter key.                                                                                                                                  |  |
| 1., 2., 3., and<br>a., b., c., and so on | Numbered steps indicate a list of items when the sequence of the items is important, such as the steps listed in a procedure.                                                          |  |
|                                          | Bullets indicate a list of items when the sequence of the items is not important.                                                                                                      |  |
|                                          | The hand points to information that requires special attention.                                                                                                                        |  |
| ?                                        | The question mark directs you to a software help system with related information.                                                                                                      |  |
| 10                                       | The feet direct you to another document or website with related information.                                                                                                           |  |
|                                          | The multimedia icon directs you to a related multimedia presentation.                                                                                                                  |  |
| CAUTION                                  | A caution calls attention to a condition or possible situation that can damage or destroy the product or your work.                                                                    |  |
| WARNING                                  | A warning calls attention to a condition or possible situation that can cause you injury.                                                                                              |  |
| <b></b>                                  | The envelope links to the Email Subscription Management Center page of the Altera website, where you can sign up to receive update notifications for Altera documents.                 |  |