# **Ultrafast Comparators** # AD96685/AD96687 ### **FEATURES** Fast: 2.5ns Propagation Delay Low Power: 118mW per Comparator Packages: DIP, TO-100, SOIC, PLCC Power Supplies: +5V, -5.2V Logic Compatibility: ECL MIL-STD-883 Versions Available 50ps Delay Dispersion APPLICATIONS High Speed Triggers High Speed Line Receivers Threshold Detectors Window Comparators **Peak Detectors** ### GENERAL DESCRIPTION The AD96685 and AD96687 are ultrafast voltage comparators. The AD96685 is a single comparator with 2.5ns propagation delay; the AD96687 is an equally fast dual comparator. Both devices feature 50ps propagation delay dispersion which is a particularly important characteristic of high speed comparators. It is a measure of the difference in propagation delay under differing overdrive conditions. A fast, high precision differential input stage permits consistent propagation delay with a wide variety of signals in the common-mode range from $-2.5\mathrm{V}$ to $+5\mathrm{V}$ . Outputs are complementary digital signals fully compatible with ECL 10K and 10KH logic families. The outputs provide sufficient drive current to directly drive transmission lines terminated in $50\Omega$ to $-2\mathrm{V}$ . A level-sensitive latch input is included which permits tracking, track-hold, or sample-hold modes of operation. ### AD96685 FUNCTIONAL BLOCK DIAGRAM ## AD96687 FUNCTIONAL BLOCK DIAGRAM THE OUTPUTS ARE OPEN EMITTERS, REQUIRING EXTERNAL PULL DOWN RESISTORS. THESE RESISTORS MAY BE IN THE RANGE OF 5011 - 20012 CONNECTED TO -2.0V, OR 20012 - 200612 The AD96685 and AD96687 are available in both industrial, -25°C to +85°C, and military temperature ranges. Industrial range devices are available in 16-pin DIP, SOIC, and 20-lead PLCC; additionally, the AD96685 is available in a 10-pin, TO-100 metal can. Both devices are available qualified to MIL-STD-883, Class B in 16-pin ceramic DIP and 20-lead ceramic LCC; the TO-100 version of the AD96685 is also mil-qualified. ### **ORDERING GUIDE** | Device | Туре | Temperature Range | Description | Package<br>Options* | |-----------|--------|-------------------|----------------------------------|---------------------| | AD96685BH | Single | -25°C to +85°C | 10-Pin Can, Industrial | H-10A | | AD96685BP | Single | - 25°C to + 85°C | 20-Pin PLCC, Industrial | P-20A | | AD96685BQ | Single | - 25°C to +85°C | 16-Pin DIP, Industrial | Q-16 | | AD96685BR | Single | -25°C to +85°C | 16-Pin SOIC, Industrial | R-16 | | AD96685TE | Single | -55°C to +125°C | 20-Pin LCC, Extended Temperature | E-20A | | AD96685TH | Single | -55°C to +125°C | 10-Pin Can, Extended Temperature | H-10A | | AD96685TQ | Single | -55°C to +125°C | 16-Pin DIP, Extended Temperature | Q-16 | | AD96687BP | Dual | -25°C to +85°C | 20-Pin PLCC, Industrial | P-20A | | AD96687BQ | Dual | - 25°C to + 85°C | 16-Pin DIP, Industrial | Q-16 | | AD96687BR | Dual | - 25°C to +85°C | 16-Pin SOIC, Industrial | R-16 | | AD96687TE | Dual | - 55°C to + 125°C | 20-Pin LCC, Extended Temperature | E-20A | | AD96687TQ | Dual | - 55°C to + 125°C | 16-Pin DIP, Extended Temperature | Q-16 | <sup>\*</sup>For outline information see Package Information section. This is an abridged data sheet. To obtain the most recent version or complete data sheet, call our fax retrieval system at 1-800-446-6212. # AD96685/AD96687 — SPECIFICATIONS # ABSOLUTE MAXIMUM RATINGS1 | Positive Supply Voltage (+V <sub>S</sub> ) +6.5V | Operating Temperature Range <sup>3</sup> | |--------------------------------------------------|--------------------------------------------| | Negative Supply Voltage $(-V_S)$ | AD96685/87/BH/BQ/BP/BR −25°C to +85°C | | Input Voltage Range <sup>2</sup> ±5V | AD96685/87/TE/TH/TQ55°C to +125°C | | Differential Input Voltage | Storage Temperature Range55°C to +150°C | | Latch Enable Voltage | Junction Temperature + 175°C | | Output Current | Lead Soldering Temperature (10sec) + 300°C | # ELECTRICAL CHARACTERISTICS (Positive Supply Voltage = +5.0Y; Negative Supply Voltage = -5.2Y, unless otherwise stated) | | | | Industrial Temp. Range - 25°C to +85°C | | | | Extended Temp. Range -55°C to +125°C | | | | | | | | | |------------------------------------|--------|-------|----------------------------------------|-------|---------|-------|--------------------------------------|--------|-------|---------|-------|-------|--------|-------|---------------| | | | Test | AD9668 | SBH/B | Q/BP/BR | AD9 | 6687BQ | /BP/BR | AD96 | 685TE/T | H/TQ | AD90 | 687TE/ | TQ | | | Parameter | Temp | Level | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Units | | INPUT CHARACTERISTICS | | | | | | | | | | | | | | | | | Input Offset Voltage <sup>4</sup> | + 25°C | | | 1 | 2 | | ì | 2 | | 1 | 2 | | 1 | 2 | mV | | | Full | VI | | | 3 | | | 3 | | | 3 | | | 3 | mV | | Input Offset Drift | Full | V | | 20 | | | 20 | | | 20 | | | 20 | | μV/°C | | Input Bias Current | + 25℃ | | | 7 | 10 | | 7 | 10 | | 7 | 10 | | 7 | 10 | μA | | | Fuli | VI | | | 13 | | | 13 | | | 16 | | | 16 | μΑ | | Input Offset Current | + 25℃ | | | 0.1 | 1.0 | | 0.1 | 1.0 | | 0.1 | 1.0 | | 0.1 | 1.0 | μΛ | | | Full | VI | | | 1.2 | 1 | | 1.2 | | | 1.2 | | | 1.2 | μA | | Input Resistance | + 25°C | | | 200 | | | 200 | | | 200 | | | 200 | | kΩ | | Input Capacitance | + 25°C | | | 2 | | ! | 2 | | | 2 | | | 2 | | pF | | Input Voltage Range <sup>5</sup> | Full | VI | - 2.5 | | + 5.0 | - 2.5 | | + 5.0 | - 2.5 | | + 5.0 | - 2.5 | | + 5.0 | v | | Common-Mode Rejection Ratio | Full | VI | 80 | 90 | | 80 | 90 | | 80 | 90 | | 80 | 90 | | dB | | ENABLE INPUT | | 1 | | | | | | | 1 | | | | | | 1 | | Logic "1" Voltage | Full | VI | -1.1 | | | -1.1 | | | -1.1 | | | -1.1 | | | v | | Logic "0" Voltage | Full | VI | | | - 1.5 | | | - 1.5 | | | - 1.5 | | | -1.5 | v | | Logic "1" Current | Full | VI | | | 40 | | | 40 | | | 40 | | | 40 | μA | | Logic "0" Current | Full | ]VI | | | 5 | | | 5 | | | 5 | | | 5 | μA | | DIGITAL OUTPUTS <sup>6</sup> | | | | | | | | | | | | | | | $\overline{}$ | | Logic "1" Voltage | Full | ıv | -1.1 | | | - 1.1 | | | -1.1 | | | -1.1 | | | v | | Logic "0" Voltage | Fuli | VI | | | - 1.5 | | | - 1.5 | | | - 1.5 | ``` | | -1.5 | v | | SWITCHING PERFORMANCE <sup>6</sup> | | | | | | | | | | | | | | | $\vdash$ | | Propagation Delays <sup>7</sup> | l | | | | | | | | | | | | | | | | Input to Output HIGH | + 25℃ | īv | | 2.5 | 3.5 | | 2.5 | 3.5 | | 2.5 | 3.5 | | 2.5 | 3.5 | ns | | Input to Output LOW | + 25°C | | | 2.5 | 3.5 | | 2.5 | 3.5 | l | 2.5 | 3.5 | | 2.5 | 3.5 | ns | | Latch Enable to Output HIGH | +25℃ | | | 2.5 | 3.5 | | 2.5 | 3.5 | | 2.5 | 3.5 | | 2.5 | 3.5 | ns | | Latch Enable to Output LOW | + 25℃ | | | 2.5 | 3.5 | | 2.5 | 3.5 | | 2.5 | 3.5 | | 2.5 | 3.5 | ns | | Dispersion <sup>B</sup> | + 25°C | | | 50 | 5.5 | ı | 50 | 3.3 | | 50 | 3.3 | | 50 | 3.5 | ps | | Latch Enable | ' " | ľ | | 50 | | | 50 | | | 20 | | | 50 | | l P° | | Minimum Pulse Width | + 25℃ | liv | | 2.0 | 3.0 | | 2.0 | 3.0 | | 2.0 | 3.0 | | 2.0 | 3.0 | ns | | Minimum Setup Time | +25℃ | | | 0.5 | 1.0 | | 0.5 | 1.0 | 1 | 0.5 | 1.0 | 1 | 0.5 | 1.0 | ns | | Minimum Hold Time | +25°C | | | 0.5 | 1.0 | | 0.5 | 1.0 | | 0.5 | 1.0 | | 0.5 | 1.0 | ns | | POWER SUPPLY9 | İ | | | | | | | | | | | | | | $\vdash$ | | Positive Supply Current (+5.0V) | Full | VI | | 8 | 9 | | 15 | 18 | | 8 | 9 | | 15 | 18 | mA. | | Negative Supply Current ( - 5.2V) | Full | vi | | 15 | 18 | | 31 | 36 | İ | 15 | 18 | 1 | 31 | 36 | mA | | Power Supply Rejection Ratio 10 | Full | VI | 60 | 70 | | 60 | 70 | | 60 | 70 | | 60 | 70 | | dB | | | L | 1 | L | | | | | | | | | 1 00 | , , | | 142 | #### NOTES Absolute maximum ratings are limiting values, to be applied individually, and beyond which serviceability of the circuit may be impaired. Functional operation under any of these conditions is not necessarily implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability <sup>2</sup>Under no circumstances should the input voltages exceed the supply voltages Typical thermal impedances . . . AD96685 Metal Can $\theta_{JA} = 172^{\circ}\text{C/W}; \theta_{JC} = 52^{\circ}\text{C/W}$ AD96685 Ceramic $\theta_{IA} = 115^{\circ}\text{C/W}; \theta_{IC} = 57^{\circ}\text{C/W}$ AD96685 LCC $\theta_{JA} = 172$ °C/W; $\theta_{JC} = 65$ °C/W AD96685 SOIC $\theta_{JA} = 170^{\circ}\text{C/W}; \theta_{JC} = 60^{\circ}\text{C/W}$ AD96685 PLCC $\theta_{JA} = 88^{\circ}C/W$ ; $\theta_{JC} = 45^{\circ}C/W$ $\theta_{JA} = 115^{\circ}\text{C/W}; \theta_{JC} = 57^{\circ}\text{C/W}$ AD96687 Ceramic AD96687 LCC $\theta_{JA} = 82^{\circ}C/W$ ; $\theta_{JC} = 31^{\circ}C/W$ $\theta_{JA} = 92^{\circ}C/W$ ; $\theta_{JC} = 47^{\circ}C/W$ AD96687 SOIC AD96687 PLCC $\theta_{JA} = 81^{\circ}\text{C/W}; \theta_{JC} = 45^{\circ}\text{C/W}$ ${}^4R_S = 100\Omega$ . <sup>5</sup>Input Voltage Range can be extended to -3.3V if $-V_S = -6.0V$ . \*Outputs terminated through 50Ω to -2.0V. 7Propagation delays measured with 100mV pulse (10mV overdrive), to 50% transition point of the output. <sup>8</sup>Change in propagation Delay from 100mV to 1V input overdrive. Supply voltages should remain stable within ±5% for normal operation. 10 Measured at ±5% of +V<sub>S</sub> and -V<sub>S</sub>. Specifications subject to change without notice. ## **EXPLANATION OF TEST LEVELS** Test Level Ι 100% production tested. - 100% production tested at +25°C, and sample tested at specified temperatures. Ш - Sample tested only. IV - Parameter is guaranteed by design and characterization testing. - Parameter is a typical value only. All devices are 100% production tested at +25°C; 100% production tested at temperature extremes for extended temperature devices; sample tested at temperature extremes for commercial/industrial devices. ### **FUNCTIONAL DESCRIPTION** | Pin Name | Description . | | | | | | | |--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | + V <sub>S</sub> | - Positive supply terminal, nominally +5.0V. | | | | | | | | NONINVERTING INPUT | <ul> <li>Noninverting analog input of the differential input stage. The NONINVERTING INPUT must<br/>be driven in conjunction with the INVERTING INPUT.</li> </ul> | | | | | | | | INVERTING INPUT | <ul> <li>Inverting analog input of the differential input stage. The INVERTING INPUT must be driven in conjunction with the NONINVERTING INPUT.</li> </ul> | | | | | | | | LATCH ENABLE | - In the "compare" mode (logic HIGH), the output will track changes at the input of the comparator. In the "latch" mode (logic LOW), the output will reflect the input state just prior to the comparator being placed in the "latch" mode. LATCH ENABLE must be driven in conjunction with LATCH ENABLE for the AD96687. | | | | | | | | LATCH ENABLE | - In the "compare" mode (logic LOW), the output will track changes at the input of the comparator. In the "latch" mode (logic HIGH), the output will reflect the input state just prior to the comparator being placed in the "latch" mode. LATCH ENABLE must be driven in conjunction with LATCH ENABLE for the AD96687. | | | | | | | | $-V_{S}$ | <ul> <li>Negative supply terminal, nominally -5.2V.</li> </ul> | | | | | | | | Q | - One of two complementary outputs. Q will be at logic HIGH if the analog voltage at the NON-INVERTING INPUT is greater than the analog voltage at the INVERTING INPUT (provided the comparator is in the "compare" mode). See LATCH ENABLE and LATCH ENABLE (AD96687 only) for additional information. | | | | | | | | Q | - One of two complementary outputs. Q will be at logic LOW if the analog voltage at the NONIN-VERTING INPUT is greater than the analog voltage at the INVERTING INPUT (provided the comparator is in the "compare" mode). See LATCH ENABLE and LATCH ENABLE (AD96687 only) for additional information. | | | | | | | | GROUND 1 | <ul> <li>One of two grounds, but primarily associated with the digital ground. Both grounds should be<br/>connected together near the comparator.</li> </ul> | | | | | | | | GROUND 2 | <ul> <li>One of two grounds, but primarily associated with the analog ground. Both grounds should be<br/>connected together near the comparator.</li> </ul> | | | | | | | ### PIN DESIGNATIONS