

# 3V-18V, 1A-5A Programmable-Current-**Limit Switch with Over-Voltage Clamp**

#### DESCRIPTION

The MP5010B is a protection device designed to protect circuitry on the output (source) from transients on the input (V<sub>CC</sub>). It also protects the input from undesired shorts and transients coming from the source.

A small capacitor on the dv/dt pin controls the slew rate that limit the inrush current at the source. For instance, a 1nF capacitor results in a source ramp-up time of 3ms.

The maximum load at the source is current limited using a sense FET topology. An external resistor between the I-Limit pin and the Source pins controls the magnitude of the current limit.

An internal charge pump drives the gate of the power device, allowing the DMOS power FET to have a very low ON-resistance of just  $40m\Omega$ .

The MP5010B also protects the source from the input being too low or too high. Under-voltage lockout ensures that the input remains above the minimum operating threshold before the power device turns on. If the input rises above the high output threshold, the MP5010B limits the source voltage.

# **FEATURES**

- Wide 3V-to-18V Operating Input Range
- 5.7V Output Over-Voltage Clamp
- Integrated 40mΩ Power FET
- Enable/Fault Pin
- Adjustable Output Voltage Slew Rate
- Adjustable Current Limit
- **Thermal Protection**

# **APPLICATIONS**

- Hot-Swappable Devices
- Wireless Modem Data Cards
- PC Cards
- Laptops

All MPS parts are lead-free and adhere to the RoHS directive. For MPS green status, please visit MPS website under Products, Quality Assurance page.

"MPS" and "The Future of Analog IC Technology" are Registered Trademarks of Monolithic Power Systems, Inc.

#### TYPICAL APPLICATION





## ORDERING INFORMATION

| Part Number* | Package         | Top Marking |
|--------------|-----------------|-------------|
| MP5010BDQ    | QFN10 (3mm×3mm) | AFN         |

\* For Tape & Reel, add suffix -Z (e.g. MP5010BDQ-Z). For RoHS compliant packaging, add suffix -LF (e.g. MP5010BDQ-LF-Z).

# PACKAGE REFERENCE



| ABSOLUTE MAXIMUM RATINGS (1)                             |
|----------------------------------------------------------|
| V <sub>CC</sub> , SOURCE, I-LIMIT0.3V to 22V             |
| dv/dt, ENABLE/FAULT0.3V to 6V                            |
| Storage Temperature –65°C to +155°C                      |
| Junction Temperature+150°C                               |
| Lead Temperature+260°C                                   |
| Continuous Power Dissipation (T <sub>A</sub> =+25°C) (2) |
| 2.5W                                                     |
| Recommended Operating Conditions (3)                     |

Input Voltage Operating Range ....... 3V to 18V Operating Junction Temp. (T<sub>J</sub>)..... -40°C to +125°C

| Thermal Resistance (4 | $oldsymbol{	heta}_{JA}$ | $oldsymbol{	heta}_{JC}$ |      |
|-----------------------|-------------------------|-------------------------|------|
| QFN10 (3mmx3mm)       | 50                      | 12                      | °C/W |

#### Notes:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature  $T_J(MAX)$ , the junction-toambient thermal resistance  $\theta_{\text{JA}},\,$  and the ambient temperature T<sub>A</sub> the maximum allowable power dissipation at any ambient temperature is calculated using:  $P_D(MAX)=(T_J(MAX)-T_A)/\theta_{JA}$ . Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. Reduce 0.2 Watts for every 10°C ambient temperature increasing
- 3) The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on JESD51-7 4-layer board.



# **ELECTRICAL CHARACTERISTICS**

 $V_{CC}$  = 5V,  $R_{LIMIT}$ =22 $\Omega$ , Capacitive Load= 10 $\mu$ F,  $T_A$ =25°C, unless otherwise noted.

| Parameters                              | Symbol               | Condition                                                        | Min      | Тур      | Max  | Units |
|-----------------------------------------|----------------------|------------------------------------------------------------------|----------|----------|------|-------|
| Power FET                               |                      |                                                                  |          |          |      |       |
| Delay Time                              | $	au_{DLY}$          | Enabling of chip to $I_D$ =40mA with a 5 $\Omega$ resistive load |          | 44       |      | μs    |
| ON Resistance                           | R <sub>DSon</sub>    | T <sub>J</sub> =25°C<br>T <sub>J</sub> =85°C <sup>(5)</sup>      |          | 40<br>52 | 55   | mΩ    |
| OFF-State Output Voltage                | V <sub>OFF</sub>     | $V_{CC}$ =18V, $V_{EN}$ =0V, $R_L$ =500 $\Omega$                 |          |          | 120  | mV    |
| O and in a contract                     |                      | 0.5 in <sup>2</sup> pad, T <sub>A</sub> =25°C                    |          | 4.2      |      | Α     |
| Continuous Current                      | I <sub>D</sub>       | minimum copper, T <sub>A</sub> =80°C                             |          | 2.3      |      |       |
| Thermal Latch                           |                      |                                                                  |          |          |      | •     |
| Shutdown Temperature <sup>(5)</sup>     | T <sub>SD</sub>      |                                                                  |          | 175      |      | °C    |
| Under/Over-Voltage Protection           |                      |                                                                  |          |          |      |       |
| Output Clamp Voltage                    | V <sub>CLAMP</sub>   | Over-Voltage Protection V <sub>CC</sub> =8V                      | 5.5      | 5.7      | 5.9  | V     |
| Under-Voltage Lockout                   | $V_{UVLO}$           | Rising Edge                                                      | 2.65     | 2.8      | 2.9  | V     |
| Under-Voltage Lockout (UVLO) Hysteresis | V <sub>HYST</sub>    |                                                                  |          | 0.15     |      | V     |
| Current Limit (6) (For Direct Current   | t-Sense, refe        | er to typical application in F                                   | igure 5) |          | •    |       |
| Hold Current                            | I <sub>LIM-SS</sub>  | $0Ω$ Short Resistance, $R_{LIM}$ =22 $Ω$                         | 2.2      | 2.8      | 3.4  | Α     |
| Trip Current                            | I <sub>LIM-OL</sub>  | R <sub>LIM</sub> =22Ω                                            |          | 4.3      |      | Α     |
| Current Limit (6) (For Kelvin Sense,    |                      | ical application in Figure 4)                                    |          |          |      | •     |
| Hold Current                            | I <sub>LIM-SS</sub>  | $0Ω$ Short Resistance, $R_{LIM}$ =22 $Ω$                         | 0.77     | 1.10     | 1.43 | А     |
| Trip Current                            | I <sub>LIM-OL</sub>  | R <sub>LIM</sub> =22Ω                                            |          | 2.18     |      | Α     |
| dv/dt Circuit                           |                      |                                                                  |          |          |      | •     |
| Rise Time (7)                           | $	au_{r}$            | C <sub>dv/dt</sub> =1nF                                          | 2        | 3        | 4    | ms    |
| Enable/Fault                            |                      |                                                                  |          |          |      | •     |
| Low-Level Input Voltage                 | V <sub>IL</sub>      | Output Disabled                                                  |          |          | 0.5  | V     |
| Intermediate-Level Input Voltage        | V <sub>I (INT)</sub> | Thermal Fault, Output<br>Disabled                                | 0.82     | 1.4      | 1.95 | V     |
| High-Level Input Voltage                | V <sub>IH</sub>      | Output Enabled                                                   | 2.5      |          |      | V     |
| HIGH-State Maximum Voltage              | V <sub>I (MAX)</sub> |                                                                  |          | 4.95     |      | V     |
| Pull-Up Current (Source)                | I <sub>IL</sub>      | V <sub>ENABLE</sub> =0V                                          | 15       | 25       | 35   | μA    |
| Maximum Fanout for Fault Signal         |                      | Maximum number of chips for simultaneous shutdown                |          |          | 3    | Units |
| Maximum Voltage on EN <sup>(8)</sup>    | $V_{MAX}$            |                                                                  |          |          | VCC  | V     |

3



# **ELECTRICAL CHARACTERISTICS** (continued)

 $V_{CC}$  = 5V,  $R_{LIMIT}$ =22 $\Omega$ , Capacitive Load= 10 $\mu$ F,  $T_A$ =25°C, unless otherwise noted.

| Parameters                         | Symbol           | Condition          | Min | Тур | Max | Units |
|------------------------------------|------------------|--------------------|-----|-----|-----|-------|
| Total Device                       |                  |                    |     |     |     |       |
| Bias Current                       | ı                | Device Operational |     | 860 | 950 |       |
| Bias Current                       | IBIAS            | Thermal Shutdown   |     | 580 | 650 | μA    |
| Minimum Operating Voltage for UVLO | V <sub>MIN</sub> | Enable<0.5V        |     |     | 2.5 | V     |

# Notes:

- 5) Guaranteed by design.
- 6) Guaranteed by Characterization Test.
- 7) Measured from 10% to 90%.
- 8) Maximum Input Voltage on Enable pin to be ≤6V if Vcc ≥ 6V. Maximum Input Voltage on Enable pin to be Vcc if Vcc ≤ 6V.



## TYPICAL PERFORMANCE CHARACTERISTICS

 $V_{IN}$  = 5V,  $V_{EN}$ =5V,  $R_{LIMIT}$ =22 $\Omega$ ,  $C_{OUT}$ =10 $\mu$ F,  $C_{dv/dt}$  =1nF,  $T_A$ =25°C, unless otherwise noted.







MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.

© 2012 MPS. All Rights Reserved.





# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

 $V_{IN}$  = 5V,  $V_{EN}$ =5V,  $R_{LIMIT}$ =22 $\Omega$ ,  $C_{OUT}$ =10 $\mu$ F,  $C_{dv/dt}$  =1nF,  $T_A$ =25°C, unless otherwise noted.



En Float, no load



# Startup through Input Voltage

En Float,  $R_{LOAD} = 3.3\Omega$ 



## Startup through Input Voltage

En Float, No Load, C<sub>OUT</sub> = 2200μF



## Startup through Enable

No Load



# Startup through Enable

 $R_{LOAD} = 3.3\Omega$ 



# Startup through Enable

No Load, C<sub>OUT</sub> = 2200µF



## Shutdown through Input Voltage

No Load



## Shutdown through Input Voltage

 $R_{LOAD} = 3.3\Omega$ 



## Shutdown through Enable No Load

V<sub>OUT</sub>  $V_{IN}$ 

1s/div



# **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)

 $V_{IN}$  = 5V,  $V_{EN}$ =5V,  $R_{LIMIT}$ =22 $\Omega$ ,  $C_{OUT}$ =10 $\mu$ F,  $C_{dv/dt}$  =1nF,  $T_A$ =25°C, unless otherwise noted.

# **Shutdown Through Enable** $R_{LOAD} = 3.3\Omega$



Short Circuit before Input Voltage Startup, and Thermal Shutdown



Short Circuit during Normal Operation, and Thermal Shutdown



#### **Current Limit**



# Start Up into OVP, no load EN float





# **PIN FUNCTIONS**

| Pin #             | Name            | Description                                                                                                                                                                                                                                                                                           |
|-------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1-5               | SOURCE          | Source. Internal power FET source. IC output.                                                                                                                                                                                                                                                         |
| 6                 | N/C             | DO NOT CONNECT—leave floating.                                                                                                                                                                                                                                                                        |
| 7                 | I-Limit         | Current Limit. Using a resistor between this pin and Source to set the overload and short-circuit current-limit levels.                                                                                                                                                                               |
| 8                 | Enable/Fault    | Enable/Fault. A tri-state, bi-directional interface. Leave floating to enable the output. Pull to ground (using an open drain or open collector device) to disable the output. If a thermal fault occurs, this voltage enters an intermediate state to signal that the device is in thermal shutdown. |
| 9                 | dv/dt           | Slew Rate. The internal dv/dt circuit controls the slew rate of the output voltage at turn-on.                                                                                                                                                                                                        |
| 10                | GND             | Ground. Internal IC reference.                                                                                                                                                                                                                                                                        |
| 11<br>Exposed Pad | V <sub>CC</sub> | Input. Positive input voltage.                                                                                                                                                                                                                                                                        |



# **BLOCK DIAGRAM**



Figure 1: Functional Block Diagram



### **OPERATION**

The MP5010B limits the inrush current to the load when a circuit card connects to a live backplane power source, thereby limiting the backplane's voltage drop and the dV/dt of the voltage to the load. It offers an integrated solution to monitor the input voltage, output voltage, output current, and die temperature, eliminating the external current-sense power resistor, power MOSFET, and thermal sensor.

### **Under-Voltage Lockout Operation**

If the supply (input) is below the UVLO threshold, the output is disabled, and the EN/Fault line is driven low.

When the supply rises above the UVLO threshold, the output is enabled and the EN/Fault is pulled high through a  $25\mu A$  current source without an external pull-up resistor. The pull-up voltage is limited to 4.95V.

#### **Output Over-Voltage Protection**

If the input voltage exceeds the over-voltage protection (OVP) threshold, the output is clamped at 5.7V (typ).

# **Current Limiting**

When the chip is active, if load reaches the over-current protection (OCP) threshold (trip current) or a short is present, the part switches to constant-current mode (hold current). The chip shuts down only if the over-current condition eventually triggers thermal protection. However, when the part is powered up by  $V_{\text{CC}}$  or EN, the load current should be smaller than the hold current. Otherwise, the part can't be fully turned on.

In a typical application with a current-limiting resistor of  $22\Omega$ , the trip current is 2.18A for Kelvin current sensing and 4.3A for direct current sensing. If the device is in normal operation and passing 2.0A, it will only need to dissipate 160mW with the low ON resistance of  $40m\Omega$ . For a package dissipation of  $50^{\circ}\text{C/Watt}$ , the temperature rise is  $+8^{\circ}\text{C}$ . Given a  $25^{\circ}\text{C}$  ambient temperature, the typical package temperature is  $33^{\circ}\text{C}$ .

The MP5010B requires a heat sink during constant-current mode (such as from a short-circuit) to prevent unwanted shutdown: In constant-current mode, the chip must dissipate the power from a 5V drop. Without additional heat dissipation at 50°C/Watt, the temperature would exceed the thermal threshold (+175°C) and the MP5010B will shutdown to force the temperature to drop below a hysteresis level. Without a heat sink, maintain the current below 600mA at +25°C and below 360mA at +85°C to prevent thermal shutdown.

#### **Thermal Protection**

If the temperature exceeds the thermal threshold, the MP5010B disables its output and drives the Enable/Fault line to the middle (MID) level (read the following Enable/Fault Pin section for more information). The thermal fault condition is latched, and the part remains OFF until the Enable/Fault line goes low. Cycling the power below the UVLO threshold will also reset the fault flag.

## Fault and Enable Pin

The Enable/Fault pin is a bi-directional, three-level I/O with a weak pull-up current ( $25\mu A$ , typ.). The three levels are LOW, MID, and HIGH. It functions to enable/disable the part and to relay fault information.

Enable/Fault as an input:

- 1. LOW and MID disable the part.
- 2. LOW, in addition to disabling the part, clears the fault flag.
- 3. HIGH enables the part (if the fault flag is clear).

## Enable/Fault as an output:

- The pull-up current will allow a "wired nor" pull-up to enable the part (if not overridden).
- 2. An under-voltage condition will cause a LOW on the Enable/Fault pin, and will clear the fault flag.
- A thermal fault will set a MID on the Enable/Fault pin, and will set the fault flag



The Enable/Fault line must remain above the MID level for the output to turn ON.

The fault flag is an internal flip-flop that can be set or reset under the following conditions:

- Thermal Shutdown: set fault flag
- 2. Under-Voltage: reset fault flag
- 3. LOW on Enable/Fault pin: reset fault flag
- 4. MID on Enable/Fault pin: no effect

Given a fault, the Enable/Fault pin is driven to MID.

There are 4 types of faults, and each fault has a direct and indirect effect on the Enable/Fault pin and the internal fault flag. In a typical application there are one or more of the MP5010B chips in a system. The Enable/Fault lines are typically be connected together.

**Table 1—Fault Function Influence in Application** 

| Fault description     | Internal action                                                                | Effect on Fault Pin                                   | Effect on Flag | Effect on secondary Part                          |
|-----------------------|--------------------------------------------------------------------------------|-------------------------------------------------------|----------------|---------------------------------------------------|
| Short/Over<br>Current | Limit current                                                                  | none                                                  | none           | none                                              |
| Under Voltage         | Output turns OFF                                                               | Internally drives<br>Enable/Fault pin to<br>logic LOW | Flag is reset  | Disables secondary output, and resets fault flag. |
| Over Voltage          | Limit output voltage                                                           | None                                                  | None           | None                                              |
| Thermal<br>Shutdown   | Shutdown. The part is latched OFF until a UVLO or externally driven to ground. | Internally drives<br>Enable/Fault pin<br>to MID       | Flag is Set    | Disables secondary part output.                   |



# APPLICATION INFORMATION

#### **Current Limit**

The current limit is a function of the external current-limit resistor. Table 2 and Table 3 list examples of current values as a function of the resistor value for both Kelvin current sensing and direct current sensing.

#### **Rise Time**

The rise time is a function of the capacitor ( $C_{\text{dv/dt}}$ ) on the dv/dt pin. Table 4 lists typical rise times as a function of capacitance.

Table 2: Current Limit vs. Current Limit Resistor (Vcc=5V, Kelvin Current Sensing)

| R <sub>LIMIT</sub> (Ω) | 10   | 22   | 51   | 75   | 100  |
|------------------------|------|------|------|------|------|
| Trip Current (A)       | 2.31 | 2.18 | 2.05 | 2.00 | 1.99 |
| Hold Current (A)       | 1.45 | 1.10 | 0.71 | 0.56 | 0.47 |

Table 3: Current Limit vs. Current Limit Resistor (V<sub>CC</sub>=5V, Direct Current Sensing)

|                        |      |      | 1 00 / |      |      |
|------------------------|------|------|--------|------|------|
| R <sub>LIMIT</sub> (Ω) | 22   | 51   | 75     | 100  | 220  |
| Trip Current (A)       | 4.31 | 3.10 | 2.69   | 2.52 | 2.31 |
| Hold Current (A)       | 2.79 | 1.29 | 0.91   | 2.43 | 0.40 |

Table 4: Rise Time vs. C<sub>dv/dt</sub>

| C <sub>dv/dt</sub>      | 330pF | 1nF | 3.3nF | 6.8nF |
|-------------------------|-------|-----|-------|-------|
| Rise Time<br>(typ., ms) | 1.1   | 3   | 9.4   | 19.2  |

<sup>\*</sup> Notes: Rise Time =  $K_{RT}$ \*(50pF+ $C_{dv/dt}$ ),  $K_{RT}$  =2.8E6

The "rise time" is measured by from 10% to 90% of output voltage.



Figure 2—Rise Time



# **PCB Layout**

PCB layout is very important to achieve stable operation. Please follow these guidelines and use Figure 3 as reference.

- Place R<sub>LIMIT</sub> close to the I-limit pin
- Place C<sub>dv/dt</sub> close to dv/dt pin
- Place the input capacitor close to the V<sub>CC</sub> pin.
- Leave the N/C pin floating.
- Place vias in the thermal pad and provide enough copper area near the V<sub>CC</sub> pin and Source pin for thermal dissipation.



**Top Layer** 



**Bottom Layer** 

Figure 3: PCB Layout

# **Design Example**

Below is a direct-current-sensing design example following the application guidelines for the given specifications:

Table 5: Design Example

| V <sub>IN</sub> | 5V   |
|-----------------|------|
| Trip Current    | 4.3A |
| Hold Current    | 2.8A |

Figure 5 shows the application schematic. The Typical Performance Characteristics section shows the circuit waveforms. For more device applications, please refer to the related Evaluation Board Datasheet.



# TYPICAL APPLICATION CIRCUITS



Figure 4: Typical Application Schematic with Kelvin Current Sensing



Figure 5: Typical Application Schematic with Direct Current Sensing



# PACKAGE INFORMATION

# **QFN10 (3mm × 3mm)**





**TOP VIEW** 

**BOTTOM VIEW** 



**SIDE VIEW** 



**DETAIL A** 



**RECOMMENDED LAND PATTERN** 

# NOTE:

- 1) ALL DIMENSIONS ARE IN MILLIMETERS.
- 2) EXPOSED PADDLE SIZE DOES NOT INCLUDE MOLD FLASH.
- 3) LEAD COPLANARITY SHALL BE 0.10 MILLIMETER MAX.
- 4) DRAWING CONFORMS TO JEDEC MO-229, VARIATION VEED-5.
- 5) DRAWING IS NOT TO SCALE.

**NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.