### **STL80N75F6**



## N-channel 75 V, 4.5 mΩ typ., 18 A STripFET™ DeepGATE™ VI Power MOSFET in PowerFLAT™ 5x6 package

Datasheet - production data



Figure 1. Internal schematic diagram



#### **Features**

| Order code | V <sub>DS</sub> | R <sub>DS(on)</sub> max | I <sub>D</sub> |
|------------|-----------------|-------------------------|----------------|
| STL80N75F6 | 75 V            | $5.5~\mathrm{m}\Omega$  | 18 A           |

- · Low gate charge
- Very low on-resistance
- High avalanche ruggedness

### **Applications**

· Switching applications

### **Description**

This device is an N-channel Power MOSFET developed using the  $6^{th}$  generation of STripFET™ DeepGATE™ technology, with a new gate structure. The resulting Power MOSFET exhibits the lowest  $R_{DS(on)}$  in all packages.

**Table 1. Device summary** 

|   | Order code | Marking | Package        | Packaging     |
|---|------------|---------|----------------|---------------|
| Ī | STL80N75F6 | 80N75F6 | PowerFLAT™ 5x6 | Tape and reel |

Contents STL80N75F6

## **Contents**

| 1 | Electrical ratings                      |
|---|-----------------------------------------|
| 2 | Electrical characteristics4             |
|   | 2.1 Electrical characteristics (curves) |
| 3 | Test circuits                           |
| 4 | Package mechanical data                 |
| 5 | Packaging mechanical data               |
| 6 | Revision history                        |

STL80N75F6 Electrical ratings

# 1 Electrical ratings

Table 2. Absolute maximum ratings

| Symbol                             | Parameter                                              | Value       | Unit |
|------------------------------------|--------------------------------------------------------|-------------|------|
| V <sub>DS</sub>                    | Drain-source voltage                                   | 75          | V    |
| V <sub>GS</sub>                    | Gate-source voltage                                    | ± 20        | V    |
| I <sub>D</sub> <sup>(1)</sup>      | Drain current (continuous) at T <sub>C</sub> = 25 °C   | 80          | Α    |
| I <sub>D</sub> <sup>(2)</sup>      | Drain current (continuous) at T <sub>pcb</sub> = 25 °C | 18          | Α    |
| I <sub>D</sub> <sup>(2)</sup>      | Drain current (continuous) at T <sub>pcb</sub> =100 °C | 11          | Α    |
| I <sub>DM</sub> <sup>(2),(3)</sup> | Drain current (pulsed)                                 | 72          | Α    |
| P <sub>TOT</sub> (1)               | Total dissipation at T <sub>C</sub> = 25 °C            | 80          | W    |
| P <sub>TOT</sub> (2)               | Total dissipation at T <sub>pcb</sub> = 25 °C          | 4           | W    |
| T <sub>stg</sub>                   | Storage temperature                                    | - 55 to 175 | °C   |
| T <sub>j</sub>                     | Operating junction temperature                         | - 55 to 175 |      |

<sup>1.</sup> The value is rated according to  $R_{thj-c}$ 

Table 3. Thermal data

| Symbol                   | Parameter                             | Value | Unit |
|--------------------------|---------------------------------------|-------|------|
| R <sub>thj-pcb</sub> (1) | Thermal resistance junction-pcb max   | 31.3  | °C/W |
| $R_{thj\text{-case}}$    | Thermal resistance junction-case max. | 1.56  | °C/W |

<sup>1.</sup> When mounted on FR-4 board of 1 inch2, 2 oz Cu, t < 10 sec

**Table 4. Avalanche characteristics** 

| Symbol          | Parameter                                                                                | Max value | Unit |
|-----------------|------------------------------------------------------------------------------------------|-----------|------|
| I <sub>AS</sub> | Avalanche current, repetitive or not-repetitive (pulse width limited by $T_j$ max)       | 18        | Α    |
| E <sub>AS</sub> | Single pulse avalanche energy (starting $T_j = 25$ °C, $I_D = I_{AS}$ , $V_{DD} = 50$ V) | 730       | mJ   |

<sup>2.</sup> The value is rated according to  $R_{\mbox{\scriptsize thj-pcb}}$ 

<sup>3.</sup> Pulse width limited by safe operating area

Electrical characteristics STL80N75F6

## 2 Electrical characteristics

(T<sub>J</sub> = 25 °C unless otherwise specified)

Table 5. On/off states

| Symbol               | Parameter                                             | Test conditions                                                            | Min. | Тур. | Max.    | Unit     |
|----------------------|-------------------------------------------------------|----------------------------------------------------------------------------|------|------|---------|----------|
| V <sub>(BR)DSS</sub> | Drain-source breakdown voltage                        | I <sub>D</sub> = 1 mA, V <sub>GS</sub> = 0                                 | 75   |      |         | V        |
| I <sub>DSS</sub>     | Zero gate voltage drain current (V <sub>GS</sub> = 0) | V <sub>DS</sub> = 75 V,<br>V <sub>DS</sub> = 75 V, T <sub>C</sub> = 125 °C |      |      | 1<br>10 | μA<br>μA |
| I <sub>GSS</sub>     | Gate body leakage current (V <sub>DS</sub> = 0)       | V <sub>GS</sub> = ±20 V                                                    |      |      | ±100    | nA       |
| V <sub>GS(th)</sub>  | Gate threshold voltage                                | $V_{DS} = V_{GS}, I_{D} = 250 \mu\text{A}$                                 | 2    |      | 4       | V        |
| R <sub>DS(on)</sub>  | Static drain-source on-<br>resistance                 | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 9 A                               |      | 4.5  | 5.5     | μΩ       |

#### Table 6. Dynamic

| Symbol           | Parameter                    | Test conditions                                                 | Min. | Тур. | Max. | Unit |
|------------------|------------------------------|-----------------------------------------------------------------|------|------|------|------|
| C <sub>iss</sub> | Input capacitance            |                                                                 | -    | 6100 | -    | pF   |
| C <sub>oss</sub> | Output capacitance           | V <sub>DS</sub> =25 V, f = 1 MHz,                               | -    | 530  | -    | pF   |
| C <sub>rss</sub> | Reverse transfer capacitance | V <sub>GS</sub> = 0                                             | -    | 185  | -    | pF   |
| $Q_g$            | Total gate charge            | V <sub>DD</sub> = 37.5 V, I <sub>D</sub> = 18 A                 | -    | 78   | -    | nC   |
| Q <sub>gs</sub>  | Gate-source charge           | V <sub>GS</sub> =10 V                                           | -    | 24   | -    | nC   |
| $Q_{gd}$         | Gate-drain charge            | (see Figure 14)                                                 | -    | 15   | -    | nC   |
| R <sub>g</sub>   | Gate input resistance        | f=1 MHz Gate DC Bias=0<br>test signal level=20 mV<br>open drain | -    | 1.47 | -    | Ω    |

Table 7. Switching times

| Symbol              | Parameter           | Test conditions                                                                                        | Min. | Тур. | Max. | Unit |
|---------------------|---------------------|--------------------------------------------------------------------------------------------------------|------|------|------|------|
| t <sub>d(on)</sub>  | Turn-on delay time  |                                                                                                        | -    | 28   | -    | ns   |
| t <sub>r</sub>      | Rise time           | $V_{DD}$ = 37.5 V, $I_{D}$ = 9 A,<br>$R_{G}$ =4.7 $\Omega$ , $V_{GS}$ =10 V<br>(see <i>Figure 13</i> ) | -    | 17   | -    | ns   |
| t <sub>d(off)</sub> | Turn-off delay time |                                                                                                        | -    | 66   | -    | ns   |
| t <sub>f</sub>      | Fall time           |                                                                                                        | -    | 12   | -    | ns   |

Table 8. Source drain diode

| Symbol                          | Parameter                     | Test conditions                                                            | Min. | Тур. | Max | Unit |
|---------------------------------|-------------------------------|----------------------------------------------------------------------------|------|------|-----|------|
| I <sub>SD</sub>                 | Source-drain current          |                                                                            | -    |      | 18  | Α    |
| I <sub>SDM</sub> <sup>(1)</sup> | Source-drain current (pulsed) |                                                                            | -    |      | 72  | Α    |
| V <sub>SD</sub> <sup>(2)</sup>  | Forward on voltage            | I <sub>SD</sub> = 18 A, V <sub>GS</sub> = 0                                | -    |      | 1.5 | V    |
| t <sub>rr</sub>                 | Reverse recovery time         | I <sub>SD</sub> = 18 A,                                                    | -    | 48   |     | ns   |
| Q <sub>rr</sub>                 | Reverse recovery charge       | $di/dt = 100 \text{ A}/\mu\text{s},$                                       | -    | 96   |     | nC   |
| I <sub>RRM</sub>                | Reverse recovery current      | V <sub>DD</sub> = 60 V, T <sub>J</sub> = 150 °C<br>(see <i>Figure 15</i> ) | -    | 4    |     | Α    |

<sup>1.</sup> Pulse width limited by safe operating area

<sup>2.</sup> Pulsed: pulse duration=300  $\mu$ s, duty cycle 1.5%

Electrical characteristics STL80N75F6

### 2.1 Electrical characteristics (curves)

Figure 2. Safe operating area

Figure 3. Thermal impedance



Figure 4. Output characteristics

Figure 5. Transfer characteristics



Figure 6. Gate charge vs gate-source voltage

Figure 7. Static drain-source on-resistance



Figure 8. Capacitance variations

Figure 9. Normalized gate threshold voltage vs temperature



AM12560v1 VGS(th) (norm) ID=250 μA 1.0 0.9 0.8 0.7 0.6 0.5 0.4 L -75 -25 25 75 T<sub>J</sub>(°C) 125

Figure 10. Normalized on-resistance vs temperature

Figure 11. Source-drain diode forward characteristics





Figure 12. Normalized  $V_{(BR)DSS}$  vs temperature



Test circuits STL80N75F6

### 3 Test circuits

Figure 13. Switching times test circuit for resistive load

Figure 14. Gate charge test circuit



Figure 15. Test circuit for inductive load switching and diode recovery times

Figure 16. Unclamped inductive load test circuit



Figure 17. Unclamped inductive waveform

Figure 18. Switching time waveform



## 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark.





Figure 19. PowerFLAT™ 5x6 type S-C mechanical data

Table 9. PowerFLAT™ 5x6 type S-C mechanical data

| Dim |       | mm   |       |
|-----|-------|------|-------|
|     | Min.  | Тур. | Max.  |
| Α   | 0.80  |      | 1.00  |
| A1  | 0.02  |      | 0.05  |
| A2  |       | 0.25 |       |
| b   | 0.30  |      | 0.50  |
| D   |       | 5.20 |       |
| E   |       | 6.15 |       |
| D2  | 4.11  |      | 4.31  |
| E2  | 3.50  |      | 3.70  |
| е   |       | 1.27 |       |
| e1  |       | 0.65 |       |
| L   | 0.715 |      | 1.015 |
| K   | 1.05  |      | 1.35  |

Figure 20. PowerFLAT™ 5x6 recommended footprint (dimensions in mm)



## 5 Packaging mechanical data

Figure 21. PowerFLAT™ 5x6 tape<sup>(a)</sup>



Figure 22. PowerFLAT™ 5x6 package orientation in carrier tape.



12/15 DocID018785 Rev 3

a. All dimensions are in millimeters.



Figure 23. PowerFLAT™ 5x6 reel

Revision history STL80N75F6

# 6 Revision history

Table 10. Document revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 27-Apr-2011 | 1        | First release.                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 10-Nov-2011 | 2        | Section 4: Package mechanical data has been updated. Minor text changes.                                                                                                                                                                                                                                                                                                                                                                                     |
| 11-Mar-2014 | 3        | <ul> <li>Modified: Table 2 (I<sub>DM</sub> value), Table 4 (I<sub>AS</sub>, E<sub>AS</sub> values)         Table 5 (R<sub>DS(on)</sub> typ. and max values), Table 6 (typ. and test conditions), Table 7 (test conditions and typ. values)         Table 8 (test conditions, typ. and max values)         Added: Section 2.1: Electrical characteristics (curves).         Updated: Section 4: Package mechanical data         Minor text changes</li> </ul> |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2014 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

