# Standard Products UT8ER512K32 Monolithic 16M RadHard SRAM

Advanced Data Sheet

May, 2006

## FEATURES

- □ 20ns maximum access time
- □ Asynchronous operation, functionally compatible with industry-standard 512K x 32 SRAMs
- CMOS compatible inputs and output levels, three-state bidirectional data bus
  - 3.3 volt IO, 1.8 volt core
- □ Radiation performance
  - Total-dose: >100Krad(Si)
  - SEL Immune: 100MeV-cm<sup>2</sup>/mg
  - SEU error rate =  $2.9 \times 10^{-16}$  errors bit/day assuming geosynchronous orbit, Adam's 90% worst environment, and 312KHz default scrub rate (=99.4% SRAM availability)
  - Neutron Fluence: 3.0E14n/cm<sup>2</sup>
  - Dose Rate
    - Upset TBD rad(Si)/sec
    - Latchup TBD rad(Si)/sec
- Packaging options:
  - 68-lead ceramic quad flatpack (6.898 grams)
- Standard Microcircuit Drawing TBD
  - QML compliant part



The UT8ER512K32 is a high-performance CMOS static RAM organized as 524,288 words by 32 bits. Easy memory expansion is provided by active LOW and HIGH chip enables ( $\overline{E1}$ , E2), an active LOW output enable ( $\overline{G}$ ), and three-state drivers. This device has a power-down feature that reduces power consumption by more than 90% when deselected.

Writing to the device is accomplished by driving chip enable one  $(\overline{E1})$  input LOW, chip enable two (E2) HIGH and write enable  $(\overline{W})$  input LOW. Data on the 32 I/O pins (DQ0 through DQ31) is then written into the location specified on the address pins (A0 through A8). Reading from the device is accomplished by taking chip enable one  $(\overline{E1})$  and output enable  $(\overline{G})$  LOW while forcing write enable  $(\overline{W})$  and chip enable two (E2) HIGH. Under these conditions, the contents of the memory location specified by the address pins will appear on the I/O pins.

The 32 input/output pins (DQ0 through DQ31) are placed in a high impedance state when the device is deselected ( $\overline{E1}$  HIGH or E2 LOW), the outputs are disabled ( $\overline{G}$  HIGH), or during a write operation ( $\overline{E1}$  LOW, E2 HIGH and  $\overline{W}$  LOW).

To reduce bit error rates caused by single event phenomenon in space, the UT8ER512K32 employs an embedded EDAC (error detection and correction) having code engine with auto scrubbing. When a double bit error occurs in a word, the UT8ER512K32 asserts an  $\overline{\text{MBE}}$  output to the host.



Figure 1. UT8ER512K32|SRAM Block Diagram



Figure 2. 25ns SRAM Pinout (68)

## **DEVICE OPERATION**

The UT8ER512K32 has four control inputs called Enable 1 ( $\overline{E1}$ ), Enable 2 (E2), Write Enable ( $\overline{W}$ ), and Output Enable ( $\overline{G}$ ); 19 address inputs, A(18:0); and 32 bidirectional data lines, DQ(31:0).  $\overline{E1}$  and E2 device enables control device selection, active, and standby modes. Asserting  $\overline{E1}$  and E2 enables the device, causes I<sub>DD</sub> to rise to its active value, and decodes the 19 address inputs to select one of 524,288 words in the memory.  $\overline{W}$  controls read and write operations. During a read cycle,  $\overline{G}$  must be asserted to enable the outputs.

**Table 1. SRAM Device Operation Truth Table** 

| G | $\overline{\mathbf{W}}$ | E2 | E1 | I/O Mode                | Mode       |
|---|-------------------------|----|----|-------------------------|------------|
| Х | Х                       | Х  | Н  | DQ(31:0)<br>3-State     | Standby    |
| Х | Х                       | L  | Х  | DQ(31:0)<br>3-State     | Standby    |
| L | Н                       | Н  | Ŀ  | DQ(31:0)<br>Data Out    | Word Read  |
| Х | L                       | H  | L  | DQ(31:0)<br>Data In     | Word Write |
| Н | н                       | H  | L  | DQ(31:0)<br>All 3-State | 3-State    |

PIN NAMES

| A(18:0)          | Address                    |
|------------------|----------------------------|
| DQ(31:0)         | Data Input/Output          |
| E1               | Enable (Active Low)        |
| E2               | Enable (Active High)       |
| W                | Write Enable               |
| G                | Output Enable              |
| V <sub>DD1</sub> | Power (1.8)                |
| V <sub>DD2</sub> | Power (3.3V)               |
| V <sub>SS</sub>  | Ground                     |
| MBE              | Multiple Bit Error         |
| Busy B           | Device Status              |
| Busy_Warning     | Advanced for Device Status |

Notes:

1. "X" is defined as a "don't care" condition.

2. Device active; outputs disabled.

| MBE | Busy B | Busy_W | I/O Mode          | Mode                                            |
|-----|--------|--------|-------------------|-------------------------------------------------|
| Н   | Н      | Н      | Read              | Uncorrectable Bit<br>Error                      |
| L   | Н      | Н      | Read              | Valid Data Out                                  |
| Х   | Н      | Н      | Х                 | Device Ready                                    |
| X   | Н      | L      | X                 | Device Ready / Early<br>Scrub Request<br>Coming |
| X   | L      | Х      | Not<br>Accessible | Device Busy                                     |

Notes:

1. "X" is defined as a "don't care" condition

## **READ CYCLE**

A combination of  $\overline{W}$  and E2 greater than  $V_{IH}$  (min) and  $\overline{E1}$  and  $\overline{G}$  less than  $V_{IL}$  (max) defines a read cycle. Read access time is measured from the latter of device enable, output enable, or valid address to valid data output.

SRAM Read Cycle 1, the Address Access in Figure 3a, is initiated by a change in address inputs while the chip is enabled with  $\overline{G}$  asserted and  $\overline{W}$  deasserted. Valid data appears on data outputs DQ(31:0) after the specified  $t_{AVQV}$  is satisfied. Outputs remain active throughout the entire cycle. As long as device enable and output enable are active, the address inputs may change at a rate equal to the minimum read cycle time ( $t_{AVAV}$ ).

SRAM Read Cycle 2, the Chip Enable-controlled Access in Figure 3b, is initiated by the latter of either  $\overline{E1}$  and E2 going active while  $\overline{G}$  remains asserted,  $\overline{W}$  remains deasserted, and the addresses remain stable for the entire cycle. After the specified t<sub>ETQV</sub> is satisfied, the 32-bit word addressed by A(18:0) is accessed and appears at the data outputs DQ(31:0).

SRAM Read Cycle 3, the Output Enable-controlled Access in Figure 3c, is initiated by  $\overline{G}$  going active while  $\overline{E1}$  and E2are asserted,  $\overline{W}$  is deasserted, and the addresses are stable. Read access time is  $t_{GLQV}$  unless  $t_{AVQV}$  or  $t_{ETQV}$  (reference Figure 3b) have not been satisfied.

SRAM EDAC Status Indications during a Read Cycle, if MBE is Low, the data is good. If MBE is High the data is corrupted.

## WRITE CYCLE

A combination of  $\overline{W}$  and  $\overline{E1}$  less than  $V_{IL}(max)$  and E2 greater than  $V_{IH}(min)$  defines a write cycle. The state of  $\overline{G}$  is a "don't care" for a write cycle. The outputs are placed in the high-impedance state when either  $\overline{G}$  is greater than  $V_{IH}(min)$ , or when  $\overline{W}$  is less than  $V_{IL}(max)$ .

Write Cycle 1, the Write Enable-controlled Access in Figure 4a, is defined by a write terminated by  $\overline{W}$  going high, with  $\overline{E1}$  and E2 still active. The write pulse width is defined by  $t_{WLWH}$  when the write is initiated by  $\overline{W}$ , and by  $t_{ETWH}$  when the write is initiated by  $\overline{E1}$  and E2. Unless the outputs have been previously placed in the high-impedance state by  $\overline{G}$ , the  $t_{WLQZ}$  before applying data to the 32 bidirectional pins DQ(31:0) to avoid bus contention.

Write Cycle 2, the Chip Enable-controlled Access in Figure 4b, is defined by a write terminated by the latter of  $\overline{E1}$  or E2 going inactive. The write pulse width is defined by  $t_{WLEF}$  when the write is initiated by  $\overline{W}$ , and by  $t_{ETEF}$  when the write

is initiated by either  $\overline{E1}$  or E2 going active. For the  $\overline{W}$  initiated write, unless the outputs have been previously placed in the high-impedance state by  $\overline{G}$ , the user must wait  $t_{WLQZ}$  before applying data to the thirty-two bidirectional pins DQ(31:0) to avoid bus contention.

## MEMORY SCRUBBING/CYCLE STEALING

The UT8ER512K32 SRAM uses architectural improvements and embedded error detection and correction to maintain unsurpassed levels of SEU protection. This is accomplished by what Aeroflex refers to as Cycle Stealing. When the device asserts BUSY\_WARNING followed by BUSY, the user must de-assert E1 or E2 within the minimum specification for an access cycle ( $t_{AVAV}$ ). To minimize the system design impact for reduced speed operation, the edge relationship between BUSY\_WARNING and BUSY is programmable via the sequence described in figure 5a.

The effective error rate will be flux dependent (rate at which radiation is applied) and not simply LET dependent. As a result, some users may desire an increased scrub rate to lower the error rate at the sacrifice of reduced total throughput, while others may desire a lower scrub rate to increase the total throughput and accept a higher error rate in a low flux environment. This rate at which the SRAM controller will correct errors from the memory is user programmable. The required sequence is described in figure 5a.

Data is corrected not only during the internal scrub, but again during a user requested read cycle. If the MBE signal is asserted once the data is valid ( $t_{AVAV}$ ), if the data presented contains at least two errors and should be considered corrupt.

## **RADIATION HARDNESS**

The UT8ER512K32 SRAM incorporates special design, layout, and process features which allows operation in a limited radiation environment.

### Table 3. Radiation Hardness Design Specifications<sup>1</sup>

| Total Dose                           | 100K | rad(Si)        |
|--------------------------------------|------|----------------|
| Heavy Ion<br>Error Rate <sup>2</sup> | TBD  | Errors/Bit-Day |

Notes:

1. The SRAM is immune to latchup to particles >100MeV-cm<sup>2</sup>/mg.

2. 90% worst case particle environment, Geosynchronous orbit, 100 mils of Aluminum.

## SUPPLY SEQUENCING

No supply voltage sequencing is required between  $V_{DD1}$  and  $V_{DD2}. \label{eq:vdd}$ 

## ABSOLUTE MAXIMUM RATINGS<sup>1</sup>

| (Referenced | to | $V_{SS}$ ) |
|-------------|----|------------|
|-------------|----|------------|

| SYMBOL           | PARAMETER                                         | LIMITS        |
|------------------|---------------------------------------------------|---------------|
| V <sub>DD1</sub> | DC supply voltage                                 | -0.3 to 2.0V  |
| V <sub>DD2</sub> | DC supply voltage                                 | -0.3 to 3.8V  |
| V <sub>I/O</sub> | Voltage on any pin                                | -0.3 to 3.8V  |
| T <sub>STG</sub> | Storage temperature                               | -65 to +150°C |
| P <sub>D</sub>   | Maximum power dissipation                         | 1.2W          |
| TJ               | Maximum junction temperature                      | +150°C        |
| $\Theta_{ m JC}$ | Thermal resistance, junction-to-case <sup>2</sup> | 5°C/W         |
| II               | DC input current                                  | ±5 mA         |

Notes:

1. Stresses outside the listed absolute maximum ratings may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond limits indicated in the operational sections of this specification is not recommended. Exposure to absolute maximum rating conditions for extended periods may affect device reliability and performance. 2. Test per MIL-STD-883, Method 1012.

### **RECOMMENDED OPERATING CONDITIONS**

| SYMBOL           | PARAMETER               | LIMITS                                                       |
|------------------|-------------------------|--------------------------------------------------------------|
| V <sub>DD1</sub> | Positive supply voltage | 1.7 to 1.9V                                                  |
| V <sub>DD2</sub> | Positive supply voltage | 3.0 to 3.6V                                                  |
| T <sub>C</sub>   | Case temperature range  | (C) Screening: -55 to +125°C<br>(W) Screening: -40 to +125°C |
| V <sub>IN</sub>  | DC input voltage        | 0V to V <sub>DD2</sub>                                       |
|                  |                         |                                                              |

## DC ELECTRICAL CHARACTERISTICS (Pre and Post-Radiation)\*

| SYMBOL                              | PARAMETER                                             | CONDITION                                                                                                                                 | MIN                 | MAX                 | UNIT |
|-------------------------------------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|------|
| V <sub>IH</sub>                     | High-level input voltage                              |                                                                                                                                           | .7*V <sub>DD2</sub> |                     | V    |
| V <sub>IL</sub>                     | Low-level input voltage                               |                                                                                                                                           |                     | .3*V <sub>DD2</sub> | V    |
| V <sub>OL</sub>                     | Low-level output voltage                              | $I_{OL} = 8mA, V_{DD2} = V_{DD2} (min)$                                                                                                   |                     | .2*V <sub>DD2</sub> | V    |
| V <sub>OH</sub>                     | High-level output voltage                             | $I_{OH} = -4mA, V_{DD2} = V_{DD2} (min)$                                                                                                  | .8*V <sub>DD2</sub> |                     | V    |
| C <sub>IN</sub> <sup>1</sup>        | Input capacitance                                     | f = 1MHz @ 0V                                                                                                                             |                     | 12                  | pF   |
| C <sub>IO</sub> <sup>1</sup>        | Bidirectional I/O capacitance                         | f = 1MHz @ 0V                                                                                                                             |                     | 12                  | pF   |
| I <sub>IN</sub>                     | Input leakage current                                 | $V_{IN} = V_{DD2}$ and $V_{SS}$                                                                                                           | -2                  | 2                   | μΑ   |
| I <sub>OZ</sub>                     | Three-state output leakage current                    | $V_{O} = V_{DD2}$ and $V_{SS}$<br>$V_{DD2} = V_{DD2}$ (max), $\overline{G} = V_{DD2}$ (max)                                               | -2                  | 2                   | μΑ   |
| I <sub>OS</sub> <sup>2, 3</sup>     | Short-circuit output current                          | $V_{DD2} = V_{DD2} \text{ (max)}, V_{O} = V_{DD2}$ $V_{DD2} = V_{DD2} \text{ (max)}, V_{O} = V_{SS}$                                      | -100                | +100                | mA   |
| I <sub>DD1</sub> (OP <sub>1</sub> ) | V <sub>DD1</sub> Supply current operating<br>@ 1MHz   | Inputs : $V_{IL} = V_{SS} + 0.2V$ ,<br>$V_{IH} = V_{DD2} - 0.2V$ , $I_{OUT} = 0$<br>$V_{DD1} = V_{DD1} (max)$ , $V_{DD2} = V_{DD2} (max)$ |                     | 25                  | mA   |
| I <sub>DD1</sub> (OP <sub>2</sub> ) | V <sub>DD1</sub> Supply current operating<br>@ 50MHz, | Inputs : $V_{IL} = V_{SS} + 0.2V$ ,<br>$V_{IH} = V_{DD2} - 0.2V$ , $I_{OUT} = 0$<br>$V_{DD1} = V_{DD1} (max)$ , $V_{DD2} = V_{DD2} (max)$ |                     | 200                 | mA   |
| I <sub>DD2</sub> (OP <sub>1</sub> ) | V <sub>DD2</sub> Supply current operating<br>@ 1MHz   | Inputs : $V_{IL} = V_{SS} + 0.2V$ ,<br>$V_{IH} = V_{DD2} - 0.2V$ , $I_{OUT} = 0$<br>$V_{DD1} = V_{DD1}$ (max), $V_{DD2} = V_{DD2}$ (max)  |                     | 1                   | mA   |
| I <sub>DD2</sub> (OP <sub>2</sub> ) | V <sub>DD2</sub> Supply current operating<br>@ 50MHz, | Inputs : $V_{IL} = V_{SS} + 0.2V$ ,<br>$V_{IH} = V_{DD2} - 0.2V$ , $I_{OUT} = 0$<br>$V_{DD1} = V_{DD1}$ (max), $V_{DD2} = V_{DD2}$ (max)  |                     | 12                  | mA   |
| I <sub>DD1</sub> (SB) <sup>4</sup>  | Supply current standby @ 0Hz                          | CMOS inputs , $I_{OUT} = 0$                                                                                                               |                     | 25                  | mA   |
| I <sub>DD2</sub> (SB) <sup>4</sup>  |                                                       | $E_1 = V_{DD2} - 0.2, E_2 = GND$<br>$V_{DD1} = V_{DD1} (max), V_{DD2} = V_{DD2} (max)$                                                    |                     | 100                 | μΑ   |
| I <sub>DD1</sub> (SB) <sup>4</sup>  | Supply current standby A(16:0)                        | CMOS inputs , $I_{OUT} = 0$                                                                                                               |                     | 25                  | mA   |
| I <sub>DD2</sub> (SB) <sup>4</sup>  | @ 50MHz                                               | $E1 = V_{DD2} - 0.2, E2 = GND,$<br>$V_{DD1} = V_{DD1} (max), V_{DD2} = V_{DD2} (max)$                                                     |                     | 100                 | μΑ   |

(-55°C to +125°C for (C) screening and -40°C to +125°C for (W) screening)

Notes:

5

<sup>\*</sup> Post-radiation performance guaranteed at 25°C per MIL-STD-883 Method 1019 at 3.0E5 rad(Si).
1. Measured only for initial qualification and after process or design changes that could affect input/output capacitance.

<sup>2.</sup> Supplied as a design limit but not guaranteed or tested. 3. Not more than one output may be shorted at a time for maximum duration of one second. 4.  $V_{IH} = V_{DD2}$  (max),  $V_{IL} = 0V$ .

## AC CHARACTERISTICS READ CYCLE (Pre and Post-Radiation)\*

| SYMBOL                           | PARAMETER                                           | UT8ER512 |     | UNIT | FIGURE |
|----------------------------------|-----------------------------------------------------|----------|-----|------|--------|
|                                  |                                                     | MIN      | MAX |      |        |
| t <sub>AVAV</sub> <sup>1</sup>   | Read cycle time                                     | 20       |     | ns   | 3a     |
| t <sub>AVQV</sub>                | Address to data valid from address change           |          | 20  | ns   | 3c     |
| t <sub>AXQX</sub> <sup>2</sup>   | Output hold time                                    | 3        |     | ns   | 3a     |
| t <sub>GLQX</sub> <sup>1,2</sup> | $\overline{G}$ -controlled output enable time       | 0        |     | ns   | 3c     |
| t <sub>GLQV</sub>                | $\overline{G}$ -controlled output data valid        |          | 7   | ns   | 3c     |
| t <sub>GHQZ</sub> <sup>2</sup>   | $\overline{G}$ -controlled output three-state time  |          | 7   | ns   | 3c     |
| t <sub>ETQX</sub> <sup>2,3</sup> | E-controlled output enable time                     | 5        |     | ns   | 3b     |
| t <sub>ETQV</sub> <sup>3</sup>   | E-controlled access time                            |          | 20  | ns   | 3b     |
| t <sub>EFQZ</sub> 4              | E-controlled output three-state time <sup>2</sup>   |          | 7   | ns   | 3b     |
| t <sub>ETMV</sub>                | E-controlled error flag time                        |          | 20  | ns   | 3b     |
| t <sub>AVMV</sub>                | Address to error flag valid                         | 20       |     | ns   | 3a     |
| t <sub>AXMX</sub>                | Address to error flag hold time from address change | 3        | >   | ns   | 3a     |
| t <sub>GLMV</sub>                | $\overline{G}$ -controlled error flag valid         |          | 7   | ns   | 3c     |
| t <sub>GLMX</sub>                | $\overline{G}$ -controlled error flag enable time   | 5        |     | ns   | 3c     |
| t <sub>ETMX</sub>                | E-controlled error flag enable time                 | 5        |     | ns   | 3b     |

 $(-55^{\circ}\text{C to} + 125^{\circ}\text{C for} (\text{C}) \text{ screening and } -40^{\circ}\text{C to} + 125^{\circ}\text{C for} (\text{W}) \text{ screening, } V_{\text{DD1}} = V_{\text{DD1}} (\text{min}), V_{\text{DD2}} = V_{\text{DD2}} (\text{min}))$ 

Notes:
\* Post-radiation performance guaranteed at 25°C per MIL-STD-883 Method 1019.
1. Guaranteed but not tested.
2. Three-state is defined as a 200mV change from steady-state output voltage.
3. The ET (enable true) notation refers to the latter falling edge of E1 or rising edge of E2.
4. The EF (enable false) notation refers to the latter rising edge of E1 or falling edge of E2.



 $<sup>\</sup>begin{array}{l} 1. \ \overline{E1} \ and \ \overline{G} \leq V_{IL} \ (max) \ and \ E2 \ and \ \overline{W} \geq V_{IH} \ (min) \\ 2. \ \overline{Busy} \geq V_{OH} \ (min) \end{array}$ 



2.  $\overline{\text{Busy}} \ge V_{OH} \text{ (min)}$ 



Figure 3a. SRAM Read Cycle 1: Address Access

AC CHARACTERISTICS WRITE CYCLE (Pre and Post-Radiation)\* (-55°C to +125°C for (C) screening and -40°C to +125°C for (W) screening, V<sub>DD1</sub> = V<sub>DD1</sub> (min), V<sub>DD2</sub> = V<sub>DD2</sub> (min))

| SYMBOL                         | PARAMETER                                                              |     |     | UNIT | FIGURE |
|--------------------------------|------------------------------------------------------------------------|-----|-----|------|--------|
|                                |                                                                        | MIN | MAX |      |        |
| t <sub>AVAV</sub> <sup>1</sup> | Write cycle time                                                       | 20  |     | ns   | 4a/4b  |
| t <sub>ETWH</sub>              | Device enable to end of write                                          | 17  |     | ns   | 4a     |
| t <sub>AVET</sub>              | Address setup time for write ( $\overline{E1}/E2$ - controlled)        | 0   |     | ns   | 4b     |
| t <sub>AVWL</sub>              | Address setup time for write ( $\overline{W}$ - controlled)            | 0   |     | ns   | 4a     |
| t <sub>WLWH</sub>              | Write pulse width                                                      | 17  |     | ns   | 4a     |
| t <sub>WHAX</sub>              | Address hold time for write ( $\overline{W}$ - controlled)             | 0   |     | ns   | 4a     |
| t <sub>EFAX</sub>              | Address hold time for device enable ( $\overline{E1}/E2$ - controlled) | 0   |     | ns   | 4b     |
| t <sub>WLQZ</sub> <sup>2</sup> | $\overline{W}$ - controlled three-state time                           |     | 7   | ns   | 4a/4b  |
| t <sub>WHQX</sub> <sup>2</sup> | $\overline{W}$ - controlled output enable time                         | 6   |     | ns   | 4a     |
| t <sub>ETEF</sub>              | Device enable pulse width ( $\overline{E1}/E2$ - controlled)           | 17  |     | ns   | 4b     |
| t <sub>DVWH</sub>              | Data setup time                                                        | 12  |     | ns   | 4a     |
| t <sub>WHDX</sub>              | Data hold time                                                         | 0   |     | ns   | 4a     |
| t <sub>WLEF</sub>              | Device enable controlled write pulse width                             | 17  |     | ns   | 4b     |
| t <sub>DVEF</sub>              | Data setup time                                                        | 12  |     | ns   | 4a/4b  |
| t <sub>EFDX</sub>              | Data hold time                                                         | 0   |     | ns   | 4b     |
| t <sub>AVWH</sub>              | Address valid to end of write                                          | 17  |     | ns   | 4a     |
| t <sub>WHWL</sub> <sup>1</sup> | Write disable time                                                     | 5   |     | ns   | 4a     |

Notes: \* Post-radiation performance guaranteed at 25°C per MIL-STD-883 Method 1019.

1. Tested with  $\overline{G}$  high. 2. Three-state is defined as 200mV change from steady-state output voltage.



Assumptions: 1.  $\overline{G} \leq V_{IL}$  (max). (If  $\overline{G} \geq V_{IH}$  (min) then Q(31:0) and  $\overline{MBE}$  will be in threestate for the entire cycle.)

2.  $\overline{\text{Busy}} \ge V_{OH}$  (min)

Figure 4a. SRAM Write Cycle 1: W - Controlled Access



Assumptions & Notes: 1.  $\overline{G} \leq V_{IL}$  (max). (If  $\overline{G} \geq V_{IH}$  (min) then Q(31:0) and  $\overline{MBE}$  will be in three-state for the entire cycle.)

- 2. Either  $\overline{E1}$  / E2 scenario can occur.
- 3.  $\overline{Busy} \ge V_{OH}$  (min)

Figure 4b. SRAM Write Cycle 2: Enable - Controlled Access

## AC CHARACTERISTICS for EDAC FUNCTION (Pre and Post-Radiation)\*

 $(-55^{\circ}C \text{ to } +125^{\circ}C \text{ for } (C) \text{ screening and } -40^{\circ}C \text{ to } +125^{\circ}C \text{ for } (W) \text{ screening, } V_{DD1} = V_{DD1} \text{ (min)}, V_{DD2} = V_{DD2} \text{ (min)})$ 

| SYMBOL                         | PARAMETER                                    |             |     | UNIT | FIGURE |
|--------------------------------|----------------------------------------------|-------------|-----|------|--------|
|                                |                                              | MIN         | MAX |      |        |
| t <sub>AVAV1</sub>             | Address valid to address valid               |             | 100 | ns   | 5a     |
| t <sub>AVCL</sub>              | Address valid to control low                 |             | 100 | ns   | 5a     |
| t <sub>AVEX</sub>              | Address valid to enable valid                |             | 200 | ns   | 5a     |
| t <sub>WTBL</sub> <sup>1</sup> | User Programmable - warning true to busy low | See Table 4 |     |      | 5b     |
| t <sub>BLEX</sub>              | Busy low to enable true                      |             | 25  | ns   | 5b     |
| t <sub>BLBH</sub>              | Busy low to busy high                        | 50          | 75  | ns   | 5b     |
| t <sub>BHEV</sub>              | Busy high to enable valid                    | 0           |     | ns   | 5b     |
| t <sub>BHWF</sub>              | Busy high warning false                      |             | 25  | ns   | 5b     |

Notes:

 $\ast$  Post-radiation performance guaranteed at 25  $^{o}C$  per MIL-STD-883 Method 1019.

1. See Table 4 for User Programmable information.

| DATA BIT | PARAMETER                     | MIN MAX |    | FUNCTION                                                                                                                                        |                |                |  |  |
|----------|-------------------------------|---------|----|-------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------|--|--|
| A 0 - 3  | Scrub Rate <sup>1</sup>       | 0       | 15 | As Scrub Rate changes from 0 - 15, then the interval<br>between Scrub cycles will change as follows: $0 = 20$ MHz $6 = 312$ kHz $11 = 9.76$ kHz |                |                |  |  |
|          |                               |         |    | 1 = 10  MHz                                                                                                                                     | 7 = 156  kHz   | 12 = 4.88  kHz |  |  |
|          |                               |         |    | 2 = 5  MHz                                                                                                                                      | 8 = 78  kHz    | 13 = 2.44  kHz |  |  |
|          |                               |         |    | 3 = 2.5  MHz                                                                                                                                    | 9 = 39 kHz     | 14 = 1.22  kHz |  |  |
|          |                               |         |    | 4 = 1.25  MHz                                                                                                                                   | 10 = 19.5  kHz | 15 = .61  kHz  |  |  |
|          |                               |         |    | 5 = 625 kHz                                                                                                                                     |                |                |  |  |
| A 4 - 7  | Busy Warning <sup>2</sup>     | 0       | 15 | If Busy Warning changes from $0 - 15$ , then the interval $t_{WTBL}$ between Busy and Busy Warning will change as follows:                      |                |                |  |  |
|          |                               | · .     |    | 0 = 0 ns                                                                                                                                        | 6 = 300  ns    | 11 = 550  ns   |  |  |
|          |                               |         |    | 1 = 50  ns                                                                                                                                      | 7 = 350  ns    | 12 = 600  ns   |  |  |
|          |                               |         |    | 2 = 100  ns                                                                                                                                     | 8 = 400  ns    | 13 = 650  ns   |  |  |
|          |                               |         |    | 3 = 150  ns                                                                                                                                     | 9 = 450  ns    | 14 = 700  ns   |  |  |
|          | $\sim$ $\sim$                 |         |    | 4 = 200  ns                                                                                                                                     | 10 = 500  ns   | 15 = 750 ns    |  |  |
|          |                               |         |    | 5 = 250  ns                                                                                                                                     |                |                |  |  |
| A 8      | Bypass EDAC Bit <sup>3</sup>  | 0       | 1  | If 0, then normal EDAC operation will occur.                                                                                                    |                |                |  |  |
|          | Y                             |         |    | If 1, then EDAC will be bypassed.                                                                                                               |                |                |  |  |
| A 9      | Read / Write Control Register | 0       | 1  | If 0, then DQ 0 - 8 will be written into the Control Register<br>If 1, then DQ 0 - 8 will be asserted on the Data Buss                          |                |                |  |  |
| 1        | 1                             | 1       | 1  |                                                                                                                                                 |                |                |  |  |

## Table 4: EDAC Programming Configuration Table

Notes:

1. Default Scrub Rate is 312 KHz.

2. The default for  $t_{WTBL}$  is 500 ns.



Note: 1. MBE is driven high by the user. 2. Lower 8 bits of the last address are used to configure the control register.

### Assumptions:

1.  $\overline{\text{Busy}} \ge V_{\text{OH}}$  before the start of the configuration cycle. Ignore  $\overline{\text{Busy}}$  during configuration cycle.



## Figure 5b. Scrub Cycle

| SYMBOL                          | PARAMETER                            |                                 | MINIMUM           | MAXIMUM                 | UNIT                 |
|---------------------------------|--------------------------------------|---------------------------------|-------------------|-------------------------|----------------------|
| V <sub>DR</sub>                 | V <sub>DD1</sub> for data retention  |                                 | 1.0               |                         | V                    |
| I <sub>DDR</sub> <sup>1</sup>   | Data retention current               | -40°C<br>-55°C<br>25°C<br>125°C |                   | 600<br>600<br>600<br>12 | μΑ<br>μΑ<br>μΑ<br>mA |
| t <sub>EFR</sub> <sup>1,2</sup> | Chip deselect to data retention time |                                 | 0                 |                         | ns                   |
| $t_{R}^{1,2}$                   | Operation recovery time              |                                 | t <sub>AVAV</sub> |                         | ns                   |

DATA RETENTION CHARACTERISTICS (Pre and Post-Radiation)\* ( $V_{DD2} = V_{DD2}$  (min), 1 Sec DR Pulse)

Notes: \* Post-radiation performance guaranteed at 25°C per MIL-STD-883 Method 1019.

1.  $\overline{E1} = V_{DD2}$  or  $E2 = V_{SS}$  all other inputs =  $V_{DD2}$  or  $V_{SS}$ 2.  $V_{DD2} = 0$  volts to  $V_{DD2}$  (max)



#### Notes:

1. 50pF including scope probe and test socket.

2. Measurement of data output occurs at the low to high or high to low transition mid-point

(i.e., CMOS input =  $V_{DD2}/2$ ).



## PACKAGING



### **ORDERING INFORMATION**

### 512K x 32 SRAM



- Notes:
  1. Lead finish (A,C, or X) must be specified.
  2. If an "X" is specified when ordering, then the part marking will match the lead finish and will be either "A" (solder) or "C" (gold).
  3. Prototype flow per Aeroflex Colorado Springs Manufacturing Flows Document. Tested at 25°C only. Lead finish is GOLD ONLY.
  Dediction paither tested nor guaranteed.
- 4. Military Temperature Range flow per Aeroflex Colorado Springs Manufacturing Flows Document. Devices are tested at -55°C, room temp, and 125°C. Radiation neither tested nor guaranteed.

### 512K x 32 SRAM: SMD



#### Notes:

- 1.Lead finish (A,C, or X) must be specified.
- 2.If an "X" is specified when ordering, part marking will match the lead finish and will be either "A" (solder) or "C" (gold). 3.Total dose radiation must be specified when ordering. QML Q and QML V not available without radiation hardening.

ADENE

## NOTES

A DEMENSION

#### COLORADO

Toll Free: 800-645-8862 Fax: 719-594-8468 **INTERNATIONAL** Tel: 805-778-9229 Fax: 805-778-1980

**SE AND MID-ATLANTIC** Tel: 321-951-4164 Fax: 321-951-4254 **WEST COAST** Tel: 949-362-2260 Fax: 949-362-2266 Tel: 603-888-3975 Fax: 603-888-4585 CENTRAL

Tel: 719-594-8017 Fax: 719-594-8468

NORTHEAST

www.aeroflex.com info-ams@aeroflex.com

Aeroflex Colorado Springs, Inc., reserves the right to make changes to any products and services herein at any time without notice. Consult Aeroflex or an authorized sales representative to verify that the information in this data sheet is current before using this product. Aeroflex does not assume any responsibility or liability arising out of the application or use of any product or service described herein, except as expressly agreed to in writing by Aeroflex; nor does the purchase, lease, or use of a product or service from Aeroflex convey a license under any patent rights, copyrights, trademark rights, or any other of the intellectual rights of Aeroflex or of third parties.

Our passion for performance is defined by three attributes represented by these three icons: solution-minded, performance-driven and customer-focused

