## **SIEMENS** # SAB 179X Floppy Disk Formatter/ Controller Family | FEATURES | SAB<br>1791 | SAB<br>1793 | | SAB<br>1797 | |-----------------------|-------------|-------------|---|-------------| | Single Density (FM) | X | × | х | X | | Double Density (MFM) | X | Х | Х | × | | True Data Bus | 1 | Х | | X | | Inverted Data Bus | X | | Х | | | Write Precomp | Х | Х | Х | Х | | Side Selection Output | | | Х | Х | - Two VFO Control Signals -RG & VFOE - Soft Sector Format Compatibility - Automatic Track Seek with Verification - Accomodates Single and Double Density Formats IBM 3740 Single Density (FM) IBM System 34 Double Density (MFM) - Read Mode Single/Multiple Sector Read with Automatic Search or Entire Track Read - Write Mode Single/Multiple Sector Write with Automatic Sector Search Entire Track Write for Diskette Formatting - System Compatibility Double Buffering of Data 8 Bit Bi-Directional Bus for Data, Control and Status DMA or Programmed Data Transfers All Inputs and Outputs are TTL Compatible On-Chip Track and Sector Registers/Comprehensive Status Information - Programmable Controls Selectable Track to Track Stepping Time Side Select Compare - Write Precompensation - Window Extension - Incorprorates Encoding/Decoding and Address Mark Circuitry - For 8" and 51/4" Floppy Disks - Compatible with Industry Standard 179X Selectable 128 Byte or Variable length SectortaSheet4U.com **Pin Connections** Logic Diagram FLOPPY DISK NC 🗆 1 40 🗖 VDD 39 | INTRQ **₩**₹ 🗆 2 ए प 38 DRQ RAW READ DATA(8) 37 DOEN ᄩᆟᄺ RCLK → RG / SSO 36 WPRT 35 | 17 A1 ☐ 6 **→** EARLY DAL 0 7 34 | TROO → WD TALT | 8 33 WEIVEOE DAL 2 0 32 READY ŌĀL 3 □ 10 31 🕽 WD 30 🗆 WG 29 🗖 1643 DAL 4 11 SAB DAL 5 | 12 179X **₩F** / VFOE DAL 6 | 13 28 HLD DAL 7 14 27 RAW READ - TROO 26 RCLK 25 1) STEP 15 - READY DIRC 🗆 16 **→** STEP EARLY [ 17 24 CLK INTRO **→** DIRC LATE 🗆 18 23 HLT MR ☐ 19 22 TEST 1) SAB 1791/1793 = RG, SAB 1795/7 = SSO ONE SHOT 21 🕽 VCC 2) SAB 1793/SAB 1797 = True Bus SAB 179X is a floppy disk controller family of N-channel MOS LSI components designed to interface with SAB 8080/8085/8086/8051 family processors. Its flexibility and ease of use makes it an ideal floppy disk interface between conventional floppy disks and all computer systems. 5-1 October 1984 DataShe Datac ### **Pin Definitions and Functions** | Symbol | Number | Input (I)<br>Output (O) | Function | |--------------------|---------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NC | 1 | | NO CONNECTION – Pin 1 is internally connected to a back bias generator and must be left open by the user. | | MR | 19 | ı | MASTER RESET – A logic low (50μs min.) on this input resets the device and loads HEX 03 into the command register. The No Ready (Status Bit 7) is reset during MR ACTIVE. When MR is brought to a logic high a RESTORE Command is executed regardless of the state of the Ready signal from the drive. Also HEX 01 is loaded into sector register. | | WE | 2 | | WRITE ENABLE – A logic low on this input gates data on the DAL into the selected register when $\overline{CS}$ is low. | | CS | 3 | _ | CHIP SELECT - A logic low on this input selects the chip and enables computer communication with the device. | | RE | 4 | _ | READ ENABLE – A logic low on this input controls the placement of data from a selected register on the DAL when $\overline{CS}$ is low. | | AØ, A1 | 5,6 | I | REGISTER SELECT LINES – These inputs select the register to receive/transfer data on the DAL lines under RE and WE control: CS A1 A0 RE WE 0 0 0 Status Reg Command Reg 0 0 1 Track Reg Track Reg 0 1 0 Sector Reg Sector Reg 0 1 1 Data Reg Data Reg | | DALØ<br>to<br>DAL7 | 7<br>to<br>14 | 1/0<br>Da | DATA ACCESS LINES — Eight bit inverted (SAB 1791/5) or true (SAB 1793/7) bidirectional bus used for transfer of data, control, and status. This bus is receiver enabled by WE or transmitter tehabled by RED Drive capability is 1 TTL Load | | CLK | 24 | 1 | CLOCK – This input requires a free-running square wave clock for internal timing reference. 2 MHz $\pm$ 1% with 50% duty cycle. 1 MHz $\pm$ 1% for mini-floppies. | | DRQ | 38 | 0 | DATA REQUEST – This open drain output indicates that the DR contains assembled data in Read operations, or the DR is empty in Write operations. This signal is reset when serviced by the computer through reading or loading the DR in Read or Write operations, respectively. Use 10K pull-up resistor to +5V. | | INTRQ | 39 | 0 | INTERRUPT REQUEST – This open drain output is set at the completion of any command and is reset when the STATUS register is read or the command register is written to. Use 10K pull-up resistor to +5V. | | STEP | 15 | 0 | STEP – The step output contains a pulse for each step. | | DIRC | 16 | 0 | DIRECTION – Direction Output is active high when stepping in, active low when stepping out. | | EARLY | 17 | 0 | EARLY – Indicates that the WRITE DATA pulse occurring while Early is active (high) should be shifted early for write precompensation. | | LATE | 18 | 0 | LATE – Indicates that the write data pulse occuring while Late is active (high) should be shifted late for write precompensation. | et4U.com DataShe 5-2 | Symbol | Number | Input (I)<br>Output (O) | Function | |----------|--------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TEST | 22 | i | $\overline{\text{TEST}}$ – This input is used for testing purposes only and should be tied to $+$ 5V or left open by the user unless interfacing to voice coil actuated motors. | | HLT | 23 | ı | HEAD LOAD TIMING – When a logic high is found on the HLT input the head is assumed to be engaged. | | RG | 25 | 0 | READ GATE (SAB 1791/3)—A high level on this output indicates to the data separator circuitry that 2 bytes of zeros in single density, or 4 bytes of either zeros or ones in double density have been encountered, and is used for synchronization. | | SSO | 25 | 0 | SIDE SELECT OUTPUT (SAB 1795/1797) — The logic level of the Side Select Output is directly controlled by the ,S' flag in Type II or III commands. When $U=1$ , SSO is set to a logic 1. When $U=\emptyset$ , SSO is set to a logic 0. The SSO is compared with side information in the sector ID field. If they do not compare, status bit 4 (RNF) is set. The Side Select Output is only updated at the beginning of a Type II or III command. It is forced to a logic 0 upon a MASTER RESET condition. | | RCLK | 26 | l | READ CLOCK – A nominal square-wave clock signal derived from the data stream must be provided to this input. Phasing (i. e. RCLK transitions) relative to RAW READ is important but polarity (RCLK high or low) is not. | | RAW READ | 27 | I | RAW READ – The data input signal directly from the drive. This input shall be a negative pulse for each recorded flux transcriptor. | | HLD | 28 | 0 | HEAD LOAD – The HLD output controls the loading of the Read-Write head against the media. | | TG43 | 29 | 0 | TRACK GREATER THAN 43 – This output informs the drive that the Read/Write head is positioned between tracks 44-76. This output is valid only during Read and Write Commands. | | WG | 30 | 0 | WRITE GATE – This output is made valid before writing is to be performed on the diskette. | | WD | 31 | 0 | WRITE DATA – A 200 ns (MFM) or 500 ns (FM) output pulse per flux transition. WD contains the unique Address marks as well as data and clock in both FM and MFM formats. | | READY | 32 | | READY – This input indicates disk readiness and is sampled for a logic high before Read or Write commands are performed. If Ready is low the Read or Write operation is not performed and an interrupt is generated. Type I operations are performed regardless of the state of Ready. The Ready input appears in inverted format as Status Register bit 7. | et4U.com DataShe 5 ### Pin Definitions and Functions (continued) | Symbol | Number | Input (I)<br>Output (O) | Function | | | | | | |---------|--------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | WF/VFOE | 33 | 1/0 | WRITE FAULT VFO ENABLE — This is a bidirectional signal used to signify writing faults at the drive, and to enable the external PLO data separator. When WG = 1, Pin 33 functions as a WF input. If WF = 0, any write command will immediately be terminated. When WG = 0, Pin 33 functions as a VFOE output. VFOE will go low during a read operation after the head has loaded and settled (HLT = 1). On the SAB 1795/7, it will remain low until the last bit of the second CRC byte in the ID field. VFOE will then go high until 8 bytes (MFM) or 4 bytes (FM) before the Address Mark. It will then go active until the last bit of the second CRC byte of the Data Field. On the SAB1791/3, VFOE will remain low until the end of the Data Field. This pin has an internal 100 kOhm pull-up resistor. | | | | | | | TRØØ | 34 | | TRACK 00 – This input informs the SAB 179X that the Read/<br>Write head is positioned over Track 00. | | | | | | | IP | 35 | ı | INDEX PULSE – This input informs the SAB 179X when the index hole is encountered on the diskette | | | | | | | WPRT | 36 | 1 | WRITE PROTECT – This input is sampled whenever a Write Command is received. A logic low terminates the command and sets the Write Protect Status bit. | | | | | | | DDEN | 37 | 1 | $\overline{\text{DOUBLE DENSITY}}$ – This pin selects either single or double density operation. When $\overline{\text{DDEN}} = \emptyset$ , double density is selected. When $\overline{\text{DDEN}} = 1$ , single density is selected. | | | | | | | VCC | 21 | _ | POWER SUPPLY (+5 V). | | | | | | | VDD | 40 | - Do | POWER SUPPLY (+12 V). | | | | | | | VSS | 20 | | GROUND (0 V) | | | | | | DataShe (DAL) Data Out Buffers Data Command Sector Track Status Register Register Register Register Register Data < RAW READ Shift Register ALU Write Data (to Disk) AM Detector DataSheet4U.com < RCLK CRC Logic DRQ WG INTRO TG 43 WPRT MR WF/VF0E IP ŘĒ TROO WE Computer interface PLA READY Control Disk Control AØ Control Interface STEP Control <u>A</u>1 (230×16) Control DIRC EARLY <u>LAT</u>E RG/SS0 CLK HLD DDEN 1) HLT 1) Not used on SAB 1792/SAB 1794 DataShe 5 5-5 DataSheet4U.com et4U.com ### **General Description** The SAB 179X are MOS LSI devices which perform the functions of a Floppy Disk Formatter/Controller in a single chip implementation. The SAB 179X is IBM 3740 compatible in single density mode (FM) and System 34 compatible in Double Density Mode (MFM). These include address mark detection, FM and MFM encode and decode logic, window extension, and write precompensation. The processor interface consists of an 8-bit bidirectional bus for data, status, and control word transfers. The SAB 179X is set up to operate on a multiplexed bus with other bus-oriented devices. The SAB 179X is fabricated in N-channel Silicon Gate MOS technology and is TTL compatible on all inputs and outputs. The SAB 1793 is identical to the SAB 1791 except the DAL lines are TRUE for systems that utilize true data busses. The SAB 1795/7 has a side select output for controlling double sided drives. #### Organization The Floppy Disk Formatter block diagram is illustrated on previous page. The primary sections include the parallel processor interface and the Floppy Disk interface. Data Shift Register - This 8-bit register assembles serial data from the Read Data input (RAW READ) during Read operations and transfers serial data to the Write Data output during Write operations. Data Register - This 8-bit register is used as a holding register during Disk Read and Write operations. In Disk Read operations the assembled data byte is transferred in parallel to the Data Register from the Data Shift Register. In Disk Write!4 operation information is transferred in parallel from the Data Register to the Data Shift Register. When executing the Seek command the Data Register holds the address of the desired Track position. This register is loaded from the DAL and gated onto the DAL under processor control. Track Register - This 8-bit register holds the track number of the current Read/Write head position. It is incremented by one every time the head is stepped in (towards track 76) and decremented by one when the head is stepped out (towards track device is busy. Sector Register (SR) — This 8-bit register holds the address of the desired sector position. The contents of the register are compared with the recorded sector number in the ID field during disk Read or Write operations. The Sector Register contents can be loaded from or transferred to the DAL. This register should not be loaded when the device is busy. 00). The contents of the register are compared with Read, Write, and Verify operations. The Track Register can be loaded from or transferred to the DAL. This Register should not be loaded when the the recorded track number in the ID field during disk Command Register (CR) – This 8-bit register holds the command presently being executed. This register should not be loaded when the device is busy unless the new command is a force interrupt. The command register can be loaded from the DAL, but not read onto the DAL. Status Register (STR) – This 8-bit register holds device Status information. The meaning of the Status bits is a function of the type of command previously executed. This register can be read onto the DAL, but not loaded from the DAL. **CRC Logic** – This logic is used to check or to generate the 16-bit Cyclic Redundancy Check (CRC). The polynomial is: $G(x) = x^{16} + x^{12} + x^5 + 1$ . The CRC includes all information starting with the address mark and up to the CRC characters. The CRC register is preset to ones prior to data being shifted through the circuit. **Arithmetic/Logic Unit (ALU)** – The ALU is a serial comparator, incrementer, and decrementer and is used for register modification and comparisons with the disk recorded ID field. Timing and Control – All computer and Floppy Disk Interface controls are generated through this logic. The internal device timing is generated from an external crystal clock. The SAB 179X has two different modes of operation according to the state of $\overline{DDEN}$ . When $\overline{DDEN} = \emptyset$ double density (MFM) is assumed. When $\overline{DDEN} = 1$ , single density (FM) is assumed. **AM Detector** – The address mark detector detects ID, data and index address marks during read and write operations. 5-6 www.DataSheet4U.com #### Processor Interface The interface to the processor is accomplished through the eight Data Access Lines ( $\overline{DAL}$ ) and associated control signals. The $\overline{DAL}$ are used to transfer Data, Status, and Control words out of, or into the SAB 179X. The $\overline{DAL}$ are three state buffers that are enabled as output drivers when Chip Select ( $\overline{CS}$ ) and Read Enable ( $\overline{RE}$ ) are active (low logic state) or act as input receivers when $\overline{CS}$ and Write Enable ( $\overline{WE}$ ) are active. When transfer of data with the Floppy Disk Controller is required by the host processor, the device address is decoded and $\overline{CS}$ is made low. The address bits A1 and A0, combined with the signals $\overline{RE}$ during a Read operation or $\overline{WE}$ during a Write operation are interpreted as selecting the following registers: | A1-AØ | READ (RE) | WRITE (WE) | |-------|-----------------|------------------| | 00, | Status Register | Command Register | | Ø 1 | Track Register | Track Register | | 10 | Sector Register | Sector Register | | 11 | Data Register | Data Register | During Direct Memory Access (DMA) types of data transfers between the Data Register of the SAB 179X and the processor, the Data Request (DRQ) output is used in Data Transfer control. This signal also appears as status bit 1 during Read and Write operations. On Disk Read operations the Data Request is activated (set high) when an assembled serial input byte is transferred in parallel to the Data Register. This bit is cleared when the Data Register is read by the processor. If the Data Register is read after one or more characters are lost, by having new data transferred into the register prior to processor readout, the Lost Data bit is set in the Status Register. The Read operation continues until the end of sector is reached. On Disk Write operations the data Request is activated when the Data Register transfers its contents to the Data Shift Register, and requires a new data byte. It is reset when the Data Register is loaded with new data by the processor. If new data is not loaded at the time the next serial byte is required by the Floppy Disk, a byte of zeroes is written on the diskette and the Lost Data bit is set in the Status Register. At the completion of every command an INTRQ is generated. INTRQ is reset by either reading the Status Register or by loading the command register with a new command. In addition, INTRQ is generated if a Force Interrupt command condition is met. Because of internal sync cycles, certain time delays must be observed when operating under programmed I/O. They are: | | | Delay Req'd. 1) | | | | | |--------------------------|---------------------------------|-----------------|-------|--|--|--| | Operation | Next Operation | FM | MFM | | | | | Write to<br>Command Reg. | Read Busy Bit<br>(Status Bit Ø) | 12 μs | 6 μs | | | | | Write to<br>Command Reg. | Read Status<br>Bits 1-7 | 28 μs | 14 μs | | | | | Write Any<br>Register | Read From Diff.<br>Register | Ø | 0 | | | | <sup>1)</sup> Times double for CLK=1MHz (Minifloppies) #### Floppy Disk Interface The SAB 179X has two modes of operation according to the state of DDEN (Pin 37). When DDEN = 1, single density is selected. In either case, the CLK input (Pin 24) is at 2 MHz. However, when interfacing with the mini-floppy, the CLK input is set at 1 MHz for both single density and double density. When the clock is at 2 MHz, the stepping rates of 3, 6, 10, and 15 ms are obtainable. When CLK equals 1 MHz these times are doubled. #### **Head Positioning** Five commands cause positioning of the Read-Write head (see Command Section). The period of each positioning step is specified by the r field in bits 1 and 0 of the command word. After the last directional step an additional 15 milliseconds of head settling time takes place if the Verify flag is set in Type I commands. Note that this time doubles to 30 ms for a 1 MHz clock.If TEST = 0, there is zero settling time. There is also a 15 ms head settling time if the E flag is set in any Type II or III command. The rates can be applied to a Step-Direction Motor through the device interface. Step – A 2 $\mu$ s (MFM) or 4 $\mu$ s (FM) pulse is provided as an output to the drive. For every step pulse issued, the drive moves one track location in a direction determined by the direction output. **Direction (DIRC)** – The Direction signal is active high when stepping in and low when stepping out. The Direction signal is valid $12\mu$ s before the first stepping pulse is generated. When a Seek, Step or Restore command is executed an optional verification of Read-Write head position can be performed by setting bit 2 (V = 1) in the command word to a logic 1. The verification operation begins at the end of the 15 millisecond settling time after the head is loaded against the media. The track number from the first encountered ID Field is compared against the contents of the Track Register. If the track numbers compare and the ID Field Cyclic Redundancy Check (CRC) is correct, the verify operation is complete and an INTRO is generated with no errors. The SAB 179X must find an ID field with correct track number and correct CRC within 5 revolutions of the media: otherwise the seek error is set and an INTRQ is generated. #### **Stepping Rates** | CLK<br>DDEN<br>R1 RØ | 2 MHz<br>Ø<br>TEST=1 | 2 MHz<br>1<br>TEST=1 | ataSheet4U.co<br>1 MHz<br>0<br>TEST=1 | 1 MHz<br>1<br>TEST=1 | 2 MHz<br>x<br>TEST=0 | 1 MHz<br>x<br>TEST=0 | |--------------------------------|--------------------------------|--------------------------------|---------------------------------------|---------------------------------|--------------------------------------|--------------------------------------| | R1<br>Ø Ø<br>Ø 1<br>1 Ø<br>1 1 | 3 ms<br>6 ms<br>10 ms<br>15 ms | 3 ms<br>6 ms<br>10 ms<br>15 ms | 6 ms<br>12 ms<br>20 ms<br>30 ms | 6 ms<br>12 ms<br>20 ms<br>30 ms | 184 μs<br>190 μs<br>198 μs<br>208 μs | 368 μs<br>380 μs<br>396 μs<br>416 μs | (4U.COIII The Head Load (HLD) output controls the movement of the read/write head against the media. HLD is activated at the beginning of a Type I command if the h flag is set (h = 1), at the end of the Type I command if the verify flag (V = 1), or upon receipt of any Type II or III command. Once HLD is active it remains active until either a Type I command is received with (h = $\emptyset$ and V = $\emptyset$ ); or if the SAB 179X is in an idle state (non-busy) and 15 index pulses have occurred. Head Load Timing (HLT) is an input to the SAB 179X which is used for the head engage time. When HLT = 1, the SAB 179X assumes the head is completely engaged. The head engage time is typically 30 to 100 ms depending on drive. The low to high transition on HLD is typically used to fire a one shot. The output of the one shot is then used for HLT and supplied as an input to the SAB 179X. t4U.com When both HLD and HLT are true, the SAB 179X will waits for HLT to be true. If h = 1 and V = 1, then read from or write to the media. The "and" of HLD and HLT appears as a status bit in Type I the end of the command, after all the steps status. In summary for the Type I commands: if $h=\emptyset$ and $V=\emptyset$ , HLD is reset. If h=1 and $V=\emptyset$ , HLD is set at the beginning of the command and HLT is not sampled nor is there an internal 15 ms delay. If $h=\emptyset$ and V=1, HLD is set near the end of the command, an internal 15 ms occurs, and the SAB 179X HLD is set at the beginning of the command. Near the end of the command, after all the steps have been issued, an internal 15 ms delay occurs and the SAB 179X then waits for HLT to occur. For Type II and III commands with E flag off, HLD is made active and HLT is sampled until true. With E flag on, HLD is made active, an internal 15 ms delay occurs and then HLT is sampled until true. DataShe 5 #### **General Disk Read Operations** Sector lengths of 128, 256, 512 or 1024 are obtainable in either FM or MFM formats. For FM, DDEN should be placed to logical "1." For MFM formats, DDEN should be placed to a logical "0." Sector lengths are determined at format time by the fourth byte in the "ID" field. | Sector Le | ngth Table*) | |------------------------------|-------------------------------------| | Sector Length<br>Field (hex) | Number of Bytes in Sector (decimal) | | 00 | 128 | | Ø1 | 256 | | <b>Ø</b> 2 | 512 | | <b>Ø</b> 3 | 1024 | <sup>\*)</sup> SAB 1795/97 may vary – see command summary. The number of sectors per track as far as the SAB 179X is concerned can be from 1 to 255 sectors. The number of tracks as far as the SAB 179X is concerned is from 0 to 255 tracks. For read operations in 8" double density the SAB 179X requires RAW READ Data (Pin 27) signal which is a 200 ns pulse per flux transition and a Read clock (RCLK) signal to indicate flux transition spacings. The RCLK (Pin 26) signal is provided by some drives but if not it may be derived externally by Phase locked loop, one shots, or counter techniques. In addition a Read Gate Signal is provided as an output (Pin 25) on SAB 1791 93 which can be used to inform phase lock loops when to acquire synchronization. When reading from the media in FM, RG is made true when 2 bytes of zeroes are detected. The SAB 179X must find an address mark within the next 10 bytes; otherwise RG is reset and the search for 2 bytes of zeroes begins all over again. If an address mark is found within 10 bytes, RG remains true as long as the SAB 179X is deriving any useful information from the data stream. Similarly for MFM, RG is made active when 4 bytes of "00" or "FF" are detected. The SAB 179X must find an address mark within the next 16 bytes, otherwise RG is reset and search resumes. During read operations (WG = $\emptyset$ ), the VFOE (Pin 33) is provided for phase lock loop synchronization. VFOE will got active low when: - a) Both HLT and HLD are True - b) Settling Time, if programmed, has expired - c) The SAB 179X is inspecting data off the disk If $\overline{\text{WF}}/\overline{\text{VFOE}}$ is not used, this pin may be left open, as it has an internal pull-up resistor. #### **General Disk Write Operations** When writing is to take place on the diskette the Write Gate (WG) output is activated, allowing current to flow into the Read/Write head. As a precaution to erroneous writing the first data byte must be loaded into the Data Register in response to a Data Request from the SAB 179X before the Write Gate signal can be activated. Writing is inhibited when the Write Protect input is a logic low, in which case any Write command is immediately terminated, an interrupt is generated and the Write Protect status bit is set. The Write Fault input, when activated, signifies a writing fault condition detected in disk drive electronics such as failure to detect write current flow when the Write Gate is activated. On detection of this fault the SAB 179X terminates the current command, and sets the Write Fault bit (bit 5) in the Status Word. The Write Fault input should be made inactive when the Write Gate output becomes inactive. For write operations, the SAB179X provides Write Gate (Pin 30) and Write Data (Pin 31) outputs. Write data consists of a series of 500 ns pulses in FM ( $\overline{DDEN} = 1$ ) and 200 ns pulses in MFM ( $\overline{DDEN} = 0$ ) Write Data provides the unique address marks in both formats. Also during write, two additional signals are provided for write precompensation. These are EARLY (Pin 17) and LATE (Pin 18). EARLY is active true when the WD pulse appearing on (Pin 30) is to be written EARLY. LATE is active true when the WD pulse is to be written LATE. If both EARLY and LATE are low when the WD pulse is present, the WD pulse is to be written at nominal. Since write precompensation values vary from disk manufacturer to disk manufacturer, the actual value is determined by several one shots or delay lines which are located external to the SAB 179X. The write precompensation signals EARLY and LATE are valid for the duration of WD in both FM and MFM formats. #### Ready Whenever a Read or Write command (Type II or III) is received the SAB 179X samples the Ready input. If this input is logic low the command is not executed and an interrupt is generated. All Type I commands are performed regardless of the state of the Ready input. Also, whenever a Type II or III command is received, the TG43 signal output is updated. DataShe 5-10 ataSheet4U.com www.DataSheet4U.com #### **Command Description** The SAB 179X accepts eleven commands. Command words should only be loaded in the Command Register when the Busy status bit is off (Status bit Ø). The one exception is the Force Interrupt command. Whenever a command is being executed, the Busy status bit is set. When a command is completed, an interrupt is generated and the Busy status bit is reset. The Status Register indicates whether the completed command encountered an error or was fault free. For ease of discussion, commands are divided into four types. Commands and types are summarized on next page. #### **Status Register** Upon receipt of any command, except, the Force Interrupt command, the Busy Status bit is set and the rest of the status bits are updated or cleared for the new command. If the Force Interrupt Command is received when there is a current command under execution, the Busy status bit is reset, and the rest of the status bits are unchanged. If the Force Interrupt command is received when there is not a current command under execution, the Busy Status bit is reset and the rest of the status bits are updated or cleared. In this case, Status reflects the Type I commands. The user has the option of reading the status register through program control or using the DRQ line with DMA or interrupt methods. When the Data register is read the DRQ bit in the status register and the DRQ line are automatically reset. A write to the Data register also causes both DRQ's to reset. The busy bit in the status may be monitored with a user program to determine when a command is complete, in lieu of using the INTRQ line. When using the INTRQ, a busy status check is not recommended because a read of the status register to determine the condition of busy will reset the INTRQ line. t4U.com DataSheet4U.com (Bits) 7 6 5 4 3 2 Ø **S7 S6** S<sub>5</sub> S4 S3 S2 S1 SØ Status varies according to the type of command executed. DataShe 5 ### **Command Summary** | Commands for SAB 1791, SAB 1793 | | | | | | | | | Cor | nma | nds | for S | AB | 1795 | SAE | 3 1797 | | |---------------------------------|-----------------|---|---|---|---|-------------|---------------------|----------------|----------------|-----|-----|-------|----|----------------|--------|---------------------|---------------------| | Bits | | | | | | | | | | | | its | | | | | | | Type | Command | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | Ø | | 1 | Restore | Ø | Ø | Ø | Ø | h | $\overline{}$ | r, | rø | Ø | Ø | Ø | ø | <br>h | v | <u> </u> | | | 1 | Seek | 0 | Ø | Ø | 1 | h | v | r <sub>1</sub> | r <sub>a</sub> | ĺø | ø | ø | 1 | h | V | r <sub>1</sub> | r <sub>e</sub> | | - 1 | Step | Ø | Ø | 1 | T | h | V | r <sub>1</sub> | r <sub>ø</sub> | ø | ø | 1 | ÷ | h | v | r, | r <sub>e</sub> | | 1 | Step-in | Ø | 1 | 0 | Т | h | V | r <sub>1</sub> | r <sub>p</sub> | ø | 1 | ø | Ť | h | v | Γ <sub>1</sub> | rø<br>- | | - 1 | Step-out | Ø | 1 | 1 | Т | h | v | r <sub>1</sub> | r <sub>a</sub> | 0 | 1 | 1 | Ť | h | V | Γ <sub>1</sub> | r <sub>e</sub> | | - # | Read Sector | 1 | Ø | Ø | m | S | É | Ċ | ø | 1 | ø | ø | m | 11 | F | r <sub>1</sub><br>U | r <sub>ø</sub><br>Ø | | H | Write Sector | 1 | 0 | 1 | m | S | Ē | Ċ | a۵ | '1 | ø | 1 | m | - | Ē | U | - | | 111 | Read Address | 1 | 1 | Ø | Ø | Ø | Ē | Ø | 0 | 1 | 1 | ø | Ø | Ø | E | u | aø<br>Ø | | Ш | Read Track | 1 | 1 | 1 | Ø | ø | E | ø | ø | ; | 1 | 1 | ø | 0 | E | U | Ø | | Ш | Write Track | 1 | 1 | 1 | 1 | ø | F | ā | Ø | ; | 1 | 1 | 1 | Ø | F | U | 0 | | IV | Force Interrupt | 1 | 1 | 0 | 1 | $\bar{l}_3$ | -<br>l <sub>2</sub> | Į, | l <sub>a</sub> | 1 | 1 | ø | 1 | l <sub>3</sub> | <br> 2 | l, | la<br>la | ### Flag Summary | Command | Bit | | | | | |----------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|----------------|---------------| | Туре | No(s) | | Description | | | | I | 0, 1 | r <sub>1</sub> r <sub>0</sub> = Stepping Motor Rate | | | | | 1 | 2 | V = Track Number Verify Flag | $V = \emptyset$ , No verify $V = 1$ , Verify on de | stination trac | ık | | 1 | 3 | h = Head Load Flag | h = 0, Unload head<br>h = 1, Load head a | d at beginning | | | ŧ | 4 | T = Track Update Flag | T = 0, No update T = 1, Update track | | | | II & III | 0 | DataSheet4U.com<br>a <sub>0</sub> = Data Address Mark | $a_{\emptyset} = \emptyset$ , FB (DAM)<br>$a_{\emptyset} = 1$ , F8 (deleted [ | | | | II | 1 | C = Side Compare Flag | C = 0, Disable side<br>C = 1, Enable side | compare | | | 11 & 111 | 1 | U = Update SSO | U = 0, Update SSO<br>U = 1, Update SSO | to Ø | | | II & III | 2 | E = 15 ms Delay | E = 0, No 15 ms de<br>E = 1, 15 ms delay | | | | II | 3 | S = Side Compare Flag | S = 0, Compare for S = 1, Compare for | | | | 11 | 3 | L = Sector Length Flag | o = 1, compare to | side i | | | | | L = 1 (implicit) for SAB 1791/3 | | or Length in I | D Field<br>11 | | | | 2 (implicit, for GAB 1707/3 | L = Ø 256 5 | 12 1024 | 128 | | | | | L = 1 128 25 | 56 512 | 1024 | | II | 4 | m = Multiple Record Flag | m = 0, Single record<br>m = 1, Multiple reco | | | | IV | <b>0</b> -3 | $I_x$ = Interrupt Condition Flags<br>$I_0$ = 1 Not Ready To Ready Transit<br>$I_1$ = 1 Ready To Not Ready Transit<br>$I_2$ = 1 Index Pulse<br>$I_3$ = 1 Immediate Interrupt, Required<br>$I_3$ - $I_1$ = 0 Terminate With No Interrupt | on<br>on<br>es A Reset | | | et4U.com DataShe 5-12 DataShe ### Status Register Summary | Bit | All Type I | Read | Read | Read | Write | Write | |------------------------------------------------------|--------------------------------------|---------------------------------------------------------------------|-------------------------------------------------------------------------------|------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------| | | Commands | Address | Sector | Track | Sector | Track | | \$7<br>\$6<br>\$5<br>\$4<br>\$3<br>\$2<br>\$1<br>\$0 | WRITE PROTECT HEAD LOADED SEEK ERROR | NOT READY<br>0<br>0<br>RNF<br>CRC ERROR<br>LOST DATA<br>DRQ<br>BUSY | NOT READY<br>Ø<br>RECORD TYPE<br>RNF<br>CRC ERROR<br>LOST DATA<br>DRQ<br>BUSY | NOT READY Ø Ø Ø LOST DATA DRQ BUSY | NOT READY WRITE PROTECT WRITE FAULT RNF CRC ERROR LOST DATA DRQ BUSY | NOT READY WRITE PROTECT WRITE FAULT Ø LOST DATA DRQ BUSY | #### Status for Type I Commands | Bit | Name | Meaning | |------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | S7 | NOT READY | This bit when set indicates the drive is not ready. When reset it indicates that the drive is ready. This bit is an inverted copy of the Ready input and logically "ored" with MR. | | S6 | PROTECTED | When set, indicates Write Protect is activated. This bit is an inverted copy of WRPT input. | | S5 | HEAD LOADED | When set, it indicates the head is loaded and engaged. This bit is a logical "and" of HLD and HLT signals. | | S4 | SEEK ERROR | When set, the desired track was not verified. This bit is reset to Ø when updated. | | S3 | CRC ERROR | CRC encountered in ID field. | | S2 | TRACK ØØ | When set, indicates Read/Write head is positioned to Track Ø. This bit is an inverted copy of the TRØØ input. | | S1 | INDEX | When set, indicates index mark detected from drive. This bit is an inverted copy of the IP input. DataSheet4U.com | | SØ | BUSY | When set command is in progress. When reset no command is in progress. | | Stat | us for Type II and | | #### Status for Type II and III Commands | Bit | Name | Meaning | |------------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | S7 | NOT READY | This bit when set indicates the drive is not ready. When reset, it indicates that the drive is ready. This bit is an inverted copy of the Ready input and "ored" with MR. The Type II and III Commands will not execute unless the drive is ready. | | S6 | WRITE<br>PROTECT | On Read Record: Not Used. On Read Track: Not Used. On any Write: It indicates a Write Protect. This bit is reset when updated. | | S5. | RECORD TYPE/<br>WRITE FAULT | On Read Record: It indicates the record-type code from data field address mark. 1 = Deleted Data Mark. Ø = Data Mark. On any Write: It indicates a Write Fault. This bit is reset when updated. | | S4 | RECORD NOT FOUND (RNF) | When set, it indicates that the desired track, sector, or side were not found. This bit is reset when updated. | | <b>S</b> 3 | CRC ERROR | If S4 is set, an error is found in one or more ID fields; otherwise it indicates error in data field. This bit is reset when updated. | | S2 | LOST DATA | When set, it indicates the computer did not respond to DRQ in one byte time. This bit is reset to zero when updated. | | S1 | DATA REQUEST | This bit is a copy of the DRQ output. When set, it indicates the DR is full on a Read Operation or the DR is empty on a Write operation. This bit is reset to zero when updated. | | Sø | BUSY | When set, command is under execution. When reset, no command is under execution. | #### Formatting the Disk Formatting the disk is a relatively simple task when operating programmed I/O or when operating under DMA with a large amount of memory. Data and gap information must be provided at the computer interface. Formatting the disk is accomplished by positioning the R/W head over the desired track number and issuing the Write Track command. Upon receipt of the Write Track command, the head is loaded and the Busy Status bis is set. Writing starts with the leading edge of the first encountered index pulse and continues until the next index pulse, at which time the interrupt is activated. The Data Request is activated immediately upon receiving the command, but writing will not start until after the first byte has been loaded into the Data Register. If the DR has not been loaded by the time the index pulse is encountered the operation is terminated making the device Not Busy, the Lost Data Status Bit is set, and the Interrupt is activated. If a byte is not present in the DR when needed, a byte of zeroes is substituted. This sequence continues from one index mark to the next index mark. Normally, whatever data pattern appears in the data register is written on the disk with a normal clock pattern. However, if the SAB 179X detects a data pattern of F5 through FE in the data register, this is interpreted as data address marks with missing clocks or CRC generation. The CRC generator is initialized when any data byte from F8 to FE is about to be tranferred from the DR to the DSR in FM or by receipt of F5 in MFM. An F7 pattern will generate two CRC characters in FM or MFM. As a consequence, the patterns F5 through FE must not appear in the gaps, data fields, or ID fields. Also, CRC's must be generated by an F7 pattern. Disks may be formatted in IBM 3740 or System 34 formats with sector lengths of 128, 256, 512, or 1024 bytes. #### IBM 3740 Format - 128 Bytes/Sector (8") Shown below is the IBM single-density format with 128 bytes/sector. In order to format a diskette, the user must issue the Write Track command, and load the data register with the following values. For every byte to be written, there is one data request. | Nu | mber | Hex Value of | |------|-------|---------------------------| | of I | 3ytes | Byte Written | | | 40 | FF (or ØØ) <sup>3)</sup> | | | 6 | 00 | | | 1 | FC (Index Mark) | | | 26 | FF (or 000) | | 1) | 6 | 00 | | | 1 | FE (ID Address Mark) | | | 1 | Track Number | | ŀ | 1 | Side Number (00 or 01) | | | 1 | Sector Number (1 thru 1A) | | ŀ | 1 | 00 | | ļ | 1 | F7 (2 CRC's written) | | 1 | 11 | FF (or 00) | | | 6 | 00 | | j | 1 | FB (Data Address Mark) | | COIN | 128 | Data (IBM uses E5) | | | 1 | F7 (2 CRC's written) | | L | _ 27 | FF (or 0/0) | | _ | 247° | FF (or 00) | DataShe 5-14 <sup>1)</sup> Write bracketed field 26 times <sup>&</sup>lt;sup>2)</sup> Continue writing until SAB 179X interrupts out. Approx. 247 bytes. <sup>3)</sup> Optional '00' on SAB 1795/7 only. **IBM Track Format** ż ID Record No. 26 Gap 2 Data Field Record No. 26 CRC Byte 2 Write turn off for update of previous data field. Pield Field No. 3 CRC Byte 1 E. Record 15 Oata -- 32 Bytes User Data Record No. 2 Cap 2 Data or Detered Data Address Mark 1 Byte 1 Byte ID Record No. 2 DataS CRC Byte 2 −6 Bytes -12 Bytes CRC Byte 1 Data Field Record No. 1 Sector Length Gap 2 ID Gap 17 Bytes FM 34 Bytes MFM 11 Bytes 22 Bytes Casp 2 Sector Number Record No. 1 Side Number Index Address Mark Write gate turn on for update of next data field. £ £ A1<sup>1)</sup> 3 Bytes MFM Onty Track Number 1) Missing clock fransition between bits 4 and 5 2) Missing clock fransition between bits 3 and 4 Gap 1 Post Index 32 Bytes FM 62 Bytes MFM iD Address Mark C2<sup>2)</sup> 3 Bytes MFM Only Gap 4 Pre Index 320 Bytes FM 744 Bytes MFM Nominal Physical Index 46 Bytes FM 92 Bytes MFM DataShe 5 5-15 DataSheet4U.com et4U.com #### IBM System 34 Format 256 Bytes/Sector (8") Shown below is the IBM dual-density format with 256 bytes/sector. In order to format a diskette the user must issue the Write Track command and load the data register with the following values. For every byte to be written, there is one data request. | Number of Bytes | Hex value of<br>Byte written | |-------------------|------------------------------| | 80 | 4E | | 12 | 000 | | 3 | F6 (writes C2) | | 1 | FC (Index Mark) | | 1)50_ | 4E | | 12 | 00 | | 3 | F5 | | 1 | FE (ID Address Mark) | | 1 | Track Number (Øthrough 4C) | | 1 | Side Number (Ø or 1) | | 1 | Sector Number (1 through 1A) | | 1 | Ø1 (Sector length) | | 1 | F7 (2 CRCs written) | | 22 | 4E | | 12 | 00 | | 3 | F5 (writes A1) | | ] 1 | FB (Data Adress Mark) | | 256 | DATA | | 1 | F7 (2 CRCs written) | | 54 | 4E | | 598 <sup>2)</sup> | 4E DataSheet4U | ### Recommended — 128 Bytes/Sector (Mini-Diskette) Shown below is the Recommended single-density format with 128 bytes/sector. In order to format a diskette, the user must issue the Write Track command, and load the data register with the following values. For every byte to be written, there is one data request. | Number | Hex Value of | |-------------------|----------------------------------| | of Bytes | Byte Written | | 40 | FF (or 00)3) | | ´´ 6 | 00 | | 1 | FE (ID Address Mark) | | 1 | Track Numer | | 1 | Side Number (00 or 01) | | 1 | Sector Number (1through 1A) | | 1 | 00 (Sector length) | | 1 | F7 (2 CRC's written) | | 11 | FF (or ØØ) <sup>3)</sup> | | 6 | 00 | | 1 | FB (Data Address Mark) | | 128 | Data (IBM uses E5) | | 1 | F7 (2 CRC's written) | | 10 | FF (or <b>00</b> ) <sup>3)</sup> | | 369 <sup>2)</sup> | FF (or 00)3) | <sup>1)</sup> Write bracketed field 16 times .ීටOptional '00' on SAB 1795/7 only. <sup>&</sup>lt;sup>2)</sup> Continue writing until SAB 179X interrupts out. Approx 369 bytes. <sup>1)</sup> Write bracketed field 26 times <sup>&</sup>lt;sup>2)</sup> Continue writing until SAB179X interrupts out. Approx. 598 bytes. ### **Recommended Single Density Format (Mini-Diskette)** DataShe 5 5-17 DataSheet4U.com et4U.com #### 256 Bytes/Sector (Mini-Diskette) Shown below is the recommended dual-density format with 256 bytes/sector. In order to format a diskette the user must issue the Write Track command and load the data register with the following values. For every byte to be written, there is one data request. | Num | nber | Hex value of | |-------|-------------------|------------------------------| | of By | ytes | Byte written | | | 60 | 4E | | 1) | 12 | 00 | | | 3 | F5 (Writes A1) | | - 1 | 1 | FE (ID Address Mark) | | | 1 | Track Number (Øthrough 4C) | | 1 | 1 | Side Number (Ø or 1) | | | 1 | Sector Number (1 through 1A) | | | 1 | Ø1 (Sector Length) | | | 1 | F7 (2 CRCs written) | | | 22 | 4E | | 1 | 12 | 00 | | | 3 | F5 (Writes A1) | | | 1 | FB (Data Address Mark) | | ļ | 256 | DATA | | | 1 | F7 (2 CRCs written) | | | 24 | 4E | | | 718 <sup>2)</sup> | 4E | #### Non-standards Formats Variations in the recommended formats are possible to a limited extent if the following requirements - 1) Sector size must be 128, 256, 512 of 1024 bytes. - 2) Gap 2 cannot be varied from the recommended format. - 3) 3 bytes of A1 must be used in MFM. In addition, the Index Address Mark is not required for operation by the SAB 179X. Gap 1, 3, and 4 lengths can be as short as 2 bytes for SAB 179X operation, however PPL lock up time, motor speed variation, write-splice area, etc. will add more bytes to each gap to achieve proper operation. It is recommended that the recommended format be used for highest system reliability. | | FM | MFM | |---------|-------------|-------------------| | Gap I | 16 bytes FF | 32 bytes 4E | | Gap II | 11 bytes FF | 22 bytes 4E | | 3) | 6 bytes 00 | 12 bytes 00 | | | Í | 3 bytes A1 | | Gap III | 10 bytes FF | 24 bytes 4E | | 4) | 4 bytes 00 | 8 bytes <b>00</b> | | | , i | 3 bytes A1 | | Gap IV | 16 bytes FF | 16 bytes 4E | ### **Control Bytes for Initialization** | Data Pattern<br>in DR (Hex.) | SAB 179X Interpretation<br>in FM (DDEN = 1) | SAB 179X Interpretation in MFM (DDEN = 0) | |-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 00 through F4 F5 F6 F7 F8 through FB FC FD FE | Write 00 through F4 with CLK = FF Not Allowed Not Allowed Generate 2 CRC bytes Write F8 through FB, Clk = C7, Preset CRC Write FC with Clk = D7 Write FD with Clk = FF Write FE, Clk = C7, Present CRC Write FF with Clk = FF | Write 00 through F4, in MFM Write A111 in MFM, Preset CRC Write C221 in MFM Generate 2 CRC bytes Write F8 through FB, in MFM Write FC in MFM Write FD in MFM Write FE in MFM Write FF in MFM | $<sup>^{11}</sup>$ Missing clock transition between bits 4 and 5 5-18 DataShe <sup>1)</sup> Write bracketed field 26 times Approx. 718 bytes. <sup>3)</sup> Byte counts must be exact. <sup>&</sup>lt;sup>2)</sup> Continue writing until SAB 179X interrupts out et 4U. Byte counts are minimum, except exactly 3 bytes of A1 must be written in MFM. <sup>&</sup>lt;sup>2)</sup> Missing clock transition between bits 3 and 4 ### **Recommended Double Density Format (Mini-Diskette)** 5-19 www.DataSheet4U.com DataShe 5 DataSheet4U.com ### Absolute maximum ratings<sup>1)</sup> Respect to VSS #### D. C. Characteristics TA = 0 to 70° C; VDD = $+12 V \pm 5\%$ ; VCC = $+5V \pm 5\%$ ; VSS = OV | Symbol | Parameter | Limit Values | | | Unit | Test Condition | |--------|----------------------|--------------|------------|------|------------|-------------------| | | | Min. | Тур. | Max. | 7 | | | IIL | Input Leakage | | 10 | 10 | | VIN = VDD | | IOL | Output Leakage | - | | μΑ | VOUT = VDD | | | VIH | Input High Voltage | 2.6 | <b>1</b> – | | | | | VIL | Input Low Voltage | _ | 1 | 0.8 | $]_{v}$ | - | | VOH | Output High Voltage | 2.8 | | - | 7 ° | $IO = -100 \mu A$ | | VOL | Output Low Voltage | | 7 | 0.45 | 7 | IO = 1.6mA | | ICC | Power Supply Current | | 35 | 60 | 1^ | | | IDD | Power Supply Current | | 10 | 15 | mA mA | | | PD | Power Dissipation | | _ | 0.6 | w | 7 | et4U.com DataSheet4U.com #### DataShe ### Capacitance<sup>3)</sup> | Symbol | Parameter | Limit Value<br>(max.) | Unit | Test Condition | |--------|--------------------|-----------------------|------|-----------------| | CIN | Input Capacitance | 15 | 25 | Unmeasured pins | | COUT | Output Capacitance | 15 | pF | returned to GND | 5-20 <sup>&</sup>lt;sup>1)</sup> Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. <sup>&</sup>lt;sup>2)</sup> Leakage conditions are for input pins without internal pull-up resistors. <sup>3)</sup> This parameter is periodically sampled and not 100% tested. ### A.C. Characteristics TA = 0 to 70° C, VDD = $\pm$ 12 V $\pm$ 5%; VSS = 0V, VCC = $\pm$ 5% All timing readings at VOL = 0.8 V and VOH = 2.0 V. #### **Read Enable Timing** | Symbol | Parameter | Limit Values | | | Unit | Test Condition | |--------|------------------------|--------------|--------------------------------------------------|------|--------------|----------------| | | | Min. | Тур. | Max. | 4 | | | SET | Setup ADDR & CS to RE | 50 | <del> </del> | 1 | <del> </del> | <del> </del> | | THLD | Hold ADDR & CS from RE | 10 | ٦ | _ | | | | TRE | RE Pulse Width | 400 | † | | | Cl 50 ( | | TDRR | DRQ Reset from RE | | 400 | 500 | ns | CL = 50pf | | TIRR | INTRO Reset from RE | | 500 | 3000 | ''5 | - | | TDACC | Data Access from RE | <del> </del> | - | 350 | | | | ГДОН | Data Hold from RE | 50 | <del>- </del> - | 150 | - | CL = 50pf | $^{1)}$ $\overline{\text{CS}}$ may be permanently tied LOW if desired. 2) T Service (worst case) $-FM = 27.5 \,\mu s$ $-MFM = 13.5 \,\mu s$ 3) Times double when CLK = 1MHz 5-21 www.DataSheet4U.com DataShe DataSheet4U.com #### **Write Enable Timing** | Symbol | Parameter | Limit Values | | | Units | Test Conditions | |--------|------------------------|--------------|-------------|------|-------|-----------------| | | | Min. | Typ. | Max. | 7 | | | TSET | Setup ADDR & CS to WE | 50 | | | | | | THLD | Hold ADDR & CS from WE | 10 | <b>-</b> - | | | | | TWE | WE Pulse Width | 350 | | - | | | | TDRR | DRQ Reset from WE | | 400 | 500 | ns | - | | TIRR | INTRQ Reset from WE | | 500 | 3000 | 1 | | | TDS | Data Setup to WE | 250 | | | 7 | | | TDH | Data Hold from WE | 70 | 7- | - | | | $<sup>^{11}</sup>$ CS may be permanently tied LOW if desired. When writing Data into Sector Track or Data Register User cannot read this Register until at least $4\mu s$ in MFM after the rising edge of WE when writing into the command Register Status is not valid until some $28\mu s$ in FM, $14\mu s$ in MFM later. 5-22 DataShe www.DataSheet4U.com DataSheet4U.com <sup>&</sup>lt;sup>2)</sup> T Service (worst case); FM = 23.5 $\mu$ s; MFM = 11.5 $\mu$ s <sup>3)</sup> Times double when CLK=1MHz #### **Input Data Timing** | Symbol | Parameter | Limit Values | | | Units | Test Conditions | |--------|-----------------------------------|--------------|------|------|-------|----------------------| | | | Min. | Тур. | Max. | 7 | | | Tpw | RAW READ Pulse Width | 100 | 200 | | | 1)<br>1800 ns @ 70°C | | Tbc | RAW READ Cycle Time <sup>2)</sup> | 1500 | 2000 | | ns | | | Тс | RCLK Cycle Time <sup>3)</sup> | 1500 | 2000 | _ | | | | Tx1 | RCLK hold to RAW READ | 40 | 1- | | | 1) | | Tx2 | RAW READ hold to RCLK | 40 | | | | 1) | <sup>&</sup>lt;sup>1)</sup> Pulse width on RAW READ (Pin 27) is normally 100 – 300ns. However, pulse may be any width if pulse is entirely within window. If pulse occurs in both windows, then pulse width must be less than 300ns for MFM at CLK = 2MHz and 600ns for FM at 2MHz. Times double for 1MHz. | | | | | Nominal | | | | |----------|------|------|-------|---------|------|------|--| | Diskette | Mode | DDEN | CLK | Та | Tb | Тс | | | 8'' | MFM | Ø | 2 MHz | 1 μs | 1 μs | 2 μs | | | 8′′ | FM | 1 | 2 MHz | 2 μs | 2 μs | 4 μs | | | 5'' | MFM | Ø | 1 MHz | 2 μs | 2 μs | 4 μs | | | 5'' | FM | 1 | 1 MHz | 4 μs | 4 μs | 8 μs | | A PPL Data Separator is recommended for 8" MFM DataShe 5 5-23 $<sup>^{21}</sup>$ tbc should be 2 $\mu$ s, nominal in MFM and 4 $\mu$ s nominal in FM. Times double when CLK = 1 MHz. <sup>&</sup>lt;sup>31</sup> RCLK may be high or low during RAW READ (Polarity is unimportant). ### Write Data Timing (All Times Double when CLK = 1 MHz) | Symbol | Parameter | Limit Values | | | Units | Test Conditions | |---------------------------------------|------------------------------|--------------|-------------|------------|----------|--------------------------| | Twp | Write Data Pulse Width | Min. | Тур. | Max. | 1 | Took Conditions | | · · · · · · · · · · · · · · · · · · · | white Data Fulse Wigth | 450<br>150 | 500<br>200 | 550<br>250 | ns | FM<br>MFM | | Twg | Write Gate to Write Data | | 2 | | μς | FM<br>MFM | | Tbc | Write data cycle Time | | 2,3<br>or 4 | 1 | | ± CLK Error | | Ts | Early (Late) to Write Data | | 01.4 | | <u> </u> | - SER EITOF | | Th | Early (Late) from Write Data | 125 | | | ns | MFM | | Twf | Write Gate off from WD | - | 2 | _ | μs | FM<br>MFM | | Twd1 | WD Valid to CLK | 100<br>50 | | | | CLK = 1MHz<br>CLK = 2MHz | | rwd2 | WD Valid after CLK | 100<br>30 | _ | | ns | CLK = 1MHz<br>CLK = 2MHz | DataSheet4U.com WD Twd1 Twd2 LZSns 125ns 125ns Write Data/Clock Relationship (DDEN = 0) WD must have rising edge in first shaded area and trailing edge in second shaded area et4U.com DataShe 5-24 #### Miscellaneous Timing | Symbol | Parameter | Limit Values | | | Units | Test Conditions | | |--------|--------------------------|--------------|------|----------|-------|-----------------|--| | | | Min. | Тур. | Max. | 1 | | | | TCD1 | Clock Duty (LOW) | 230 | | 20000 ns | | | | | TCD2 | Clock Duty (HIGH) | 200 | ] | | | 2) | | | TSTP | Step Pulse Output | 2 or 4 | - | | | | | | TDIR | Dir Setup to Step | | 12 | _ [ | | L CLV F | | | TMR | Master Reset Pulse Width | 50 | | ]_ | μS | ± CLK Error | | | TIP | Index Pulse Width | 10 | | | 2) | | | | TWF | Write Fault Pulse Width | 20 | 7 | | | 2) | | īP 🦫 -S VIH taSheet4U.co MR 5 -√ VIH CLK. T CD2 DIRC VOH STEP VOL et4U.com <sup>1)</sup> From step rate table. <sup>2)</sup> Times double when CLK=1MHz 5-25 www.DataSheet4U.com DataSheet4U.com DataShe 5 ### **Ordering Information** | Туре | Description | |---------------|-------------------------------------------| | SAB 1791-02-P | Floppy-Disk-Controller (P-DIP 40); | | | Inverted Data Bus, single-sided operation | | SAB 1793-02-P | Floppy-Disk-Controller (P-DIP 40); | | | True Data Bus, single-sided operation | | SAB 1795-02-P | Floppy-Disk-Controller (P-DIP 40); | | | Inverted Data Bus, double-sided operation | | SAB 1797-02-P | Floppy-Disk-Controller (P-DIP 40); | | | True Data Bus, double-sided operation | et4U.com DataSheet4U.com