# 27128 128K (16K x 8) UV ERASABLE PROM - 250 ns Maximum Access Time . . . HMOS\*-E Technology - Compatible with High-Speed 8 MHz iAPX 186...Zero WAIT State - Two-Line Control - Pin Compatible to 2764 EPROM - Industry Standard Pinout . . . JEDEC Approved - ± 10% V<sub>CC</sub> Tolerance Available - Low Active Current . . . 100 mA Max. - inteligent Programming™ Algorithm The Intel 27128 is a 5V only, 131,072-bit ultraviolet erasable and electrically programmable read-only memory (EPROM). The standard 27128 access time is 250 ns which is compatible with high-performance microprocessors such as Intel's 8 MHz iAPX 186. In these systems the 27128 allows the microprocessor to operate without the addition of WAIT states. The 27128 is also compatible with the 12 MHz 8051 family. An important 27128 feature is the separate output control, Output Enable $(\overline{OE})$ from the Chip Enable control $(\overline{CE})$ . The $\overline{OE}$ control eliminates bus contention in microprocessor systems. Intel's Application Note AP-72 describes the microprocessor system implementation of the $\overline{OE}$ and $\overline{CE}$ controls on Intel's EPROMs. AP-72 is available from Intel's Literature Department. The 27128 has standby mode which reduces the power consumption without increasing access time. The maximum active current is 100 mA, while the maximum standby current is only 40 mA. The standby mode is selected by applying a TTL-high signal to the $\overline{CE}$ input. $\pm 10\%$ V<sub>CC</sub> tolerance is available as an alternative to the standard $\pm 5\%$ V<sub>CC</sub> tolerance for the 27128. This can allow the system designer more leeway with regard to his power supply requirements and other system parameters. The 27128 is fabricated with HMOS\*-E technology, Intel's high-speed N-channel MOS Silicon Gate Technology. Figure 1. Block Diagram #### MODE SELECTION | Pins | JE (20) | ÕĒ<br>(22) | PGM<br>(27) | A9<br>(24) | Vpp<br>(1) | (58)<br>A <sup>CC</sup> | Outputs<br>(11–13, 15–19) | |------------------------|----------|-----------------|----------------|------------|-----------------|-------------------------|---------------------------| | Read | ¥ | νź | ViH | × | vcc | ν <sub>C</sub> C | DOUT | | Output Disable | ×۳ | ν <sub>IH</sub> | v <sub>E</sub> | х | ν <sub>cc</sub> | УCC | High Z | | Standby | ž | x | Х | X | vcc | Vcc | High Z | | Program | νï | ž | VIL_ | _x | ۷рр | Vcc | Din | | Verify | ž | ۶ | νH | x | ۷рр | ν <sub>cc</sub> | POUT | | Program Inhibit | VIH | X | х | × | ۷ρρ | VCC | High Z | | inteligent Identifier | $V_{HL}$ | VIL | ViH | ٧н | Vcc | Vcc | | | inteligent Programming | $v_{iL}$ | VIH | ViL | х | Vpp | Vcc | DIN | #### NOTES: | 27256 | 2764 | 2732A | 2716 | 271 | 2716 | 2732A | 2764 | 27256 | | |----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------| | VPP A12 A7 A6 A5 A4 A3 A2 A1 A0 O0 O1 O2 Gnd | V <sub>PP</sub> A <sub>12</sub> A <sub>7</sub> A <sub>6</sub> A <sub>5</sub> A <sub>4</sub> A <sub>3</sub> A <sub>2</sub> A <sub>1</sub> A <sub>0</sub> O <sub>0</sub> O <sub>1</sub> O <sub>2</sub> Gnd | A <sub>7</sub> A <sub>6</sub> A <sub>5</sub> A <sub>4</sub> A <sub>3</sub> A <sub>2</sub> A <sub>1</sub> A <sub>0</sub> O <sub>0</sub> O <sub>1</sub> O <sub>2</sub> Gnd | A <sub>7</sub> A <sub>6</sub> A <sub>5</sub> A <sub>4</sub> A <sub>3</sub> A <sub>2</sub> A <sub>1</sub> A <sub>0</sub> O <sub>0</sub> O <sub>1</sub> O <sub>2</sub> Gnd | Vep 1 A12 2 A7 3 A6 4 A5 5 A4 6 A3 7 A2 9 A0 10 O0 11 O1 12 O2 13 GNO 14 | 28 | V <sub>CC</sub> A <sub>8</sub> A <sub>9</sub> V <sub>PP</sub> OE A <sub>1D</sub> CE O <sub>7</sub> O <sub>6</sub> O <sub>5</sub> O <sub>4</sub> O <sub>3</sub> | V <sub>CC</sub> A <sub>8</sub> A <sub>9</sub> A <sub>11</sub> OE/V <sub>PP</sub> A <sub>10</sub> CE O <sub>7</sub> O <sub>6</sub> O <sub>5</sub> O <sub>4</sub> O <sub>3</sub> | V <sub>CC</sub> PGM N.C. A <sub>8</sub> A <sub>9</sub> A <sub>11</sub> OE A <sub>10</sub> CC O <sub>7</sub> O <sub>6</sub> O <sub>5</sub> O <sub>4</sub> O <sub>3</sub> | V <sub>CC</sub> A14 A13 A8 A9 A11 OE A10 CE O7 O6 O5 O4 O3 | NOTE: INTEL "UNIVERSAL SITE" COMPATIBLE EPROM PIN CONFIGURATIONS ARE SHOWN IN THE BLOCKS ADJACENT TO THE 27128 PINS Figure 2. Pin Configurations #### PIN NAMES | • | A <sub>0</sub> -A <sub>13</sub> | ADDRESSES | |---|---------------------------------|---------------| | | CE | CHIP ENABLE | | | ŌĒ | OUTPUT ENABLE | | | O <sub>0</sub> -O <sub>1</sub> | OUTPUTS | | | PGM . | PROGRAM | | | N.C. | NO CONNECT | <sup>1.</sup> X can be VIH or VIL <sup>2.</sup> V<sub>H</sub> = 12.0V ± 0.5V <sup>\*</sup>HMOS is a patented process of Intel Corporation. ### **ABSOLUTE MAXIMUM RATINGS\*** | Temperature Under Bias10°C to +80°C | |-------------------------------------------| | Storage Temperature65°C to +125°C | | All Input or Output Voltages with | | Respect to Ground+7.0V to -0.6V | | Voltage on Pin 24 with | | Respect to Ground+13.5V to -0.6V | | Vpp Supply Voltage with Respect to Ground | During Programming .....+22V to -0.6V \*NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## D.C. AND A.C. OPERATING CONDITIONS DURING READ | | 27128 | 27128-3 | 27128-4 | 27128-25 | 27128-30 | 27128-45 | |---------------------------------------------|-----------------------------------|-----------|-----------|-----------------------------------|-----------------------------------|-----------------------------------| | Operating Temperature<br>Range | 0°C-70°C | 0°C-70°C | 0°C-70°C | 0°C-70°C | 0°C-70°C | 0°C-70°C | | V <sub>CC</sub> Power Supply <sup>1,2</sup> | 5V ± 5% | 5V ± 5% | 5V ± 5% | 5V ± 10% | 5V ± 10% | 5V ± 10% | | V <sub>PP</sub> Voltage <sup>2</sup> | V <sub>PP</sub> = V <sub>CC</sub> | VPP = VCC | VPP = VCC | V <sub>PP</sub> = V <sub>CC</sub> | V <sub>PP</sub> = V <sub>CC</sub> | V <sub>PP</sub> = V <sub>CC</sub> | ### **READ OPERATION** #### D.C. CHARACTERISTICS | | | | Limits | | | Test | | |------------------------------|--------------------------------------|------|--------|---------------------|-------|---------------------------|--| | Symbol | Parameter | Min. | Typ.3 | Max - | Units | Conditions | | | l <sub>u</sub> | Input Load Current | | | 10 | μА | V <sub>IN</sub> = 5.5V | | | l <sub>ro</sub> | Output Leakage Current | | | 10 | μΑ | V <sub>OUT</sub> = 5.5V | | | <sub>PP1</sub> 2 | V <sub>PP</sub> Current Read/Standby | | | 5 | mA | V <sub>PP</sub> = 5.5V | | | l <sub>cc1</sub> ² | V <sub>cc</sub> Current Standby | | 15 | 40 | mA | CE ≈ V <sub>IH</sub> | | | l <sub>CC2</sub> ² | V <sub>cc</sub> Current Active | | 60 | 100 | mA | CE ≈ OE = V <sub>IL</sub> | | | V <sub>IL</sub> | Input Low Voltage | 1 | | + .8 | ٧ | | | | V <sub>iH</sub> | Input High Voltage | 2.0 | | V <sub>cc</sub> + 1 | ٧ | | | | <b>V</b> ol | Output Low Voltage | | | .45 | V | I <sub>OL</sub> = 2.1 mA | | | V <sub>OH</sub> | Output High Voltage | 2.4 | | | V | I <sub>OH</sub> = -400 μA | | | V <sub>PP</sub> <sup>2</sup> | V <sub>PP</sub> Read Voltage | 3.8 | | V <sub>cc</sub> | V | $V_{CC} = 5.0V \pm 0.25V$ | | ## A.C. CHARACTERISTICS | | · | 27128-25 &<br>27128 Limits | | 27128-30<br>27128-3 Limits | | 27128-45 &<br>27128-4 Limits | | | Test | | |-------------------|---------------------------------------------------------------------|----------------------------|------|----------------------------|------|------------------------------|------|-------|-----------------------|--| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Units | Conditions | | | † ACC | Address to Output Delay | | 250 | | 300 | | 450 | ns | CE=OE=VIL | | | t CE | CE to Output Delay | | 250 | | 300 | | 450 | ns | ŌĒ=V <sub>IL</sub> | | | † OE | OE to Output Delay | | 100 | | 120 | | 150 | ns | CE=V <sub>IL</sub> | | | t <sub>DF</sub> 4 | OE High to Output Float | 0 | 60 | 0 | 105 | 0 | 130 | ns | CE=V <sub>IL</sub> | | | t <sub>OH</sub> | Output Hold from Addresses,<br>CE or OE Whichever Occurred<br>First | 0 | | 0 | | 0 | | ns | CE=OE=V <sub>IL</sub> | | - 1. V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. - 2. Vpp may be connected directly to VCC except during programming. The supply current would then be the sum of ICC and Ipp1. - 3. Typical values are for t<sub>A</sub> = 25°C and nominal supply voltages. - This parameter is only sampled and is not 100% tested. Output Float is defined as the point where data is no longer driven—see timing diagram 4-62 ## CAPACITANCE (TA = 25°C, f = 1 MHz) | Symbol | Parameter | Typ. 1 | Max. | Unit | Conditions | |-----------------------------|--------------------|--------|------|------|-----------------------| | C <sub>IN<sup>2</sup></sub> | Input Capacitance | 4 | 6 | pF | V <sub>IN</sub> =0V | | Соит | Output Capacitance | 8 | 12 | pF | V <sub>0U7</sub> = 0V | ### A.C. TESTING INPUT/OUTPUT WAVEFORM #### A.C. TESTING LOAD CIRCUIT ### A.C. WAVEFORMS - Typical values are for T<sub>A</sub> = 25°C and nominal supply voltages. This parameter is only sampled and is not 100% tested. - 3. OE may be delayed up to tACC—toe after the falling edge of CE without impact on tACC. 4. top: is specified from OE or CE, whichever occurs first. ### STANDARD PROGRAMMING D.C. PROGRAMMING CHARACTERISTICS: $T_A = 25 \pm 5^{\circ}C$ , $V_{CC} = 5V \pm 5^{\circ}$ , $V_{PP} = 21V \pm 0.5V$ (see Note 1) | | | l | Limits | | | |-----------------|---------------------------------------------------|------|---------------------|------|---------------------------| | Symbol | Parameter | Min. | Max. | Unit | Test Conditions | | <u> </u> | Input Current (All Inputs) | | 10 | μА | VIN = VIL OF VIH | | VOL | Output Low Voltage During Verify | | 0.45 | ٧ | I <sub>OL</sub> = 2.1 mA | | V <sub>OH</sub> | Output High Voltage During Verify | 2.4 | | ٧ | l <sub>OH</sub> = -400 μA | | VIL | Input Low Level (All Inputs) | -0.1 | 0.8 | ٧ | | | VIH | Input High Level | 2.0 | V <sub>CC</sub> + 1 | ٧ | | | lcc1 | V <sub>CC</sub> Supply Current (Program Inhibit) | | 40 | mA | CE = VIH | | lCC2 | V <sub>CC</sub> Supply Current (Program & Verify) | | 100 | mA | | | IPP2 | Vpp Supply Current (Program) | | 30 | mA | CE = VIL = PGM | | lpp3 | Vpp Supply Current (Verify) | | 5 | mA | CE = VIL PGM = VIH | | IPP4 | Vpp Supply Current (Program Inhibit) | | 5 | mA | CE = VIH | | VID | Ag Inteligent Identifier Voltage | 11.5 | 12.5 | ٧ | | ## A.C. PROGRAMMING CHARACTERISTICS: $T_A = 25 \pm 5^{\circ}C$ , $V_{CC} = 5V \pm 5\%$ , $V_{PP} = 21V \pm 0.5V$ (see Note 1) | | | | Li | | | | |-------------------------------|-------------------------------------|------|------|------|------|------------------| | Symbol | Parameter | Min. | Тур. | Max. | Unit | Test Conditions* | | t <sub>AS</sub> | Address Setup Time | 2 | | | μs | | | t <sub>OES</sub> | OE Setup Time | 2 | | | μS | | | t <sub>DS</sub> | Data Setup Time | 2 | | • | μs | | | t <sub>AH</sub> | Address Hold Time | 0 | | | μS | | | t <sub>DH</sub> | Data Hold Time | 2 | | | μs | | | t <sub>DFP</sub> <sup>2</sup> | Output Enable to Output Float Delay | 0 | | 130 | ns | | | t <sub>vs</sub> | V <sub>PP</sub> Setup Time | 2 | | | μs | | | t <sub>PW</sub> | PGM Pulse Width During Programming | 45 | 50 | 55 | ms | | | t <sub>CES</sub> | CE Setup Time | 2 | | | μs | | | toe | Data Valid from OE | | | 150 | ns | | ## \*A.C. CONDITIONS OF TEST | Input Rise and Fall Times (10% to 90%) | 20 ns | |----------------------------------------|----------| | Input Pulse Levels | to 2.4V | | Input Timing Reference Level 0.8V a | nd 2.0V | | Output Timing Reference Level 0.8V a | ind 2.0V | #### NOTES: 1. V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. This parameter is only sampled and is not 100% tested. Output Float is defined as the point where data is no longer driven—see timing diagram #### **ERASURE CHARACTERISTICS** The erasure characteristics of the 27128 are such that erasure begins to occur upon exposure to light with wavelengths shorter than approximately 4000 Angstroms (Å). It should be noted that sunlight and certain types of fluorescent lamps have wavelengths in the 3000–4000 Å range. Data show that constant exposure to room level fluorescent lighting could erase the typical 27128 in approximately 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the 27128 is to be exposed to these types of lighting conditions for extended periods of time, opaque labels should be placed over the 27128 window to prevent unintentional erasure. The recommended erasure procedure for the 27128 is exposure to shortwave ultraviolet light which has a wavelength of 2537 Angstroms (Å). The integrated dose (i.e., UV intensity × exposure time) for erasure should be a minimum of 15 Wsec/cm². The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with a 12000 $\mu \text{W/cm}^2$ power rating. The 27128 should be placed within 1 inch of the lamp tubes during erasure. The maximum integrated dose a 27128 can be exposed to without damage is 7258 Wsec/cm² (1, week @ 12000 $\mu$ W/cm²). Exposure of the 27128 to high intensity UV light for long periods may cause permanent damage. #### **DEVICE OPERATION** The eight modes of operation of the 27128 are listed in Table 1. A single 5V power supply is required in the read mode. All inputs are TTL levels except for V<sub>PP</sub> and 12V on A9 for inteligent Identifier mode. **Table 1. Mode Selection** | Pins | CE<br>(20) | ÖĒ<br>(22) | PGM<br>(27) | A <sub>9</sub> (24) | V <sub>PP</sub> (1) | V <sub>CC</sub> (28) | Outputs<br>(11-13,<br>15-19) | |----------------------------------------|------------|------------|-------------|---------------------|---------------------|----------------------|------------------------------| | Read | VIL | VIL | VIH | х | Vcc | VCC | Dout | | Output Disable | VIL | VIH | VIH | X | Vcc | vcc | High Z | | Standby | VIH | Х | Х | Х | Vcc | Vcc | High Z | | Program | VIL | VIH | VIL | х | Vpp | Vcc | DIN | | Verify | VIL | VIL | VIH | Х | Vpp | Vcc | Dout | | Program Inhibit | ViH | х | Χ | х | VPP | ν <sub>cc</sub> | High Z | | inteligent Identifier | VIL | VIL | VIH | VH | Vcc | ı | Code | | int <sub>e</sub> ligent<br>Programming | VIL | ViH | VIL | x | VPP | Vcc | DiN | - 1. X can be V<sub>IH</sub> or V<sub>IL</sub> - 2. V<sub>H</sub> = 12.0V ±0.5V #### **READ MODE** The 27128 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{CE}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{OE}$ ) is the output control and should be used to gate data from the output pins, independent of device selection. Assuming that addresses are stable, the address access time ( $t_{ACC}$ ) is equal to the delay from $\overline{CE}$ to output ( $t_{CE}$ ). Data is available at the outputs after a delay of $t_{OE}$ from the falling edge of $\overline{OE}$ , assuming that $\overline{CE}$ has been low and addresses have been stable for at least $t_{ACC} - t_{OE}$ . #### STANDBY MODE The 27128 has standby mode which reduces the maximum active current from 100 mA to 40 mA. The 27128 is placed in the standby mode by applying a TTL-high signal to the $\overline{CE}$ input. When in standby mode, the outputs are in a high impedance state, independent of the $\overline{OE}$ input. ### **Output OR-Tieing** Because EPROMs are usually used in larger memory arrays, Intel has provided 2 control lines which accommodate this multiple memory connection. The two control lines allow for: - a) the lowest possible memory power dissipation, and - b) complete assurance that output bus contention will not occur. To use these two control lines most efficiently, $\overline{\text{CE}}$ (pin 20) should be decoded and used as the primary device selecting function, while $\overline{\text{OE}}$ (pin 22) should be made a common connection to all devices in the array and connected to the $\overline{\text{READ}}$ line from the system control bus. This assures that all deselected memory devices are in their low power standby mode and that the output pins are active only when data is desired from a particular memory device. ## **System Considerations** The power switching characteristics of HMOS-E EPROMs require careful decoupling of the devices. The supply current, I<sub>CC</sub>, has three segments that are of interest to the system designer—the standby current level, the active current level, and the transient current peaks that are produced by the falling and rising edges of Chip Enable. The magnitude of these transient current peaks is dependent on the output capacitive loading of the device. The associated transient voltage peaks can be suppressed by complying with Intel's Two-Line Control, as detailed in Intel's Application Note, AP-72, and by properly selected decoupling capacitors. It is recommended that a 0.1 µF ceramic capacitor be used on every device between V<sub>CC</sub> and GND. This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a 4.7 µF bulk electrolytic capacitor should be used between V<sub>CC</sub> and GND for every eight devices. The bulk capacitor should be located near where the power supply is connected to the array. The purpose of the bulk capacitor is to overcome the voltage droop caused by the inductive effects of PC board traces. #### **PROGRAMMING MODES** Caution: Exceeding 22V on pin 1 ( $V_{\rm PP}$ ) will permanently damage the 27128. Initially, and after each erasure, all bits of the 27128 are in the "1" state. Data is introduced by selectively programming "0s" into the desired bit locations. Although only "0s" will be programmed, both "1s" and "0s" can be present in the data word. The only way to change a "0" to a "1" is by ultraviolet light erasure. The 27128 is in the programming mode when V<sub>PP</sub> input is at 21V and CE and PGM are both at TTL low. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. #### Standard Programming For programming, $\overline{CE}$ should be kept TTL-low at all times while $V_{PP}$ is kept at 21V. When the address and data are stable, a 50 msec, active-low, TTL program pulse is applied to the $\overline{PGM}$ input. A program pulse must be applied at each address location to be programmed. You can program any location at any time—either individually, sequentially, or at random. The program pulse has a maximum width of 55 msec. Programming of multiple 27128s in parallel with the same data can be easily accomplished due to the simplicity of the programming requirements. Like inputs of the paralleled 27128s may be connected together when they are programmed with the same data. A low-level TTL pulse applied to the PGM input programs the paralleled 27128s. Figure 3. 27128 inteligent Programming™ Flowchart ## **Program Inhibit** Programming of multiple 27128s in parallel with different data is easily accomplished by using the Program Inhibit mode. A high-level $\overline{\text{CE}}$ or $\overline{\text{PGM}}$ input inhibits the other 27128s from being programmed. Except for $\overline{\text{CE}}$ , all like inputs (including $\overline{\text{OE}}$ ) of the parallel 27128s may be common. A TTL low-level pulse applied to the $\overline{\text{CE}}$ and $\overline{\text{PGM}}$ inputs with V<sub>PP</sub> at 21V will program the selected 27128. #### Verify A verify should be performed on the programmed bits to determine that they have been correctly programmed. The verify is performed with $\overline{CE}$ and $\overline{OE}$ at $V_{IL}$ , $\overline{PGM}$ at $V_{IH}$ and $V_{PP}$ at 21V. ## inteligent Programming™Algorithm The 27128 inteligent Programming Algorithm is the preferred programming method since it allows Intel 27128s to be programmed in a significantly faster time than the standard 50 msec per byte programming routine. Typical programming times for 27128s are on the order of two minutes, which is a six-fold reduction in programming time from the standard method. This fast algorithm results in improved reliability characteristics over the standard 50 msec algorithm. A flowchart of the 27128 inteligent Programming Algorithm is shown in Figure 3. This is compatible with the 2764 inteligent Programming Algorithm. This fast algorithm assures reliable programming through the "closed loop" technique of margin checking. To ensure reliable program margin the inteligent Programming Algorithm utilizes two different pulse types: initial and overprogram. The duration of the initial $\overline{PGM}$ pulse(s) is one millisecond, which will then be followed by a longer over- program pulse of length 4X msec. X is an iteration counter and is equal to the number of the initial one millisecond pulses applied to a particular 27128 location, before a correct verify occurs. Up to 15 one-millisecond pulses per byte are provided for before the overprogram pulse is applied. The entire sequence of program pulses and byte verifications is performed at $V_{CC} = 6.0V$ and $V_{PP} = 21.0V$ . When the inteligent Programming cycle has been completed, all bytes should be compared to the original data with $V_{CC} = V_{PP} = 5.0V$ . ## inteligent Programming™Algorithm D.C. PROGRAMMING CHARACTERISTICS: $T_A = 25 \pm 5^{\circ}\text{C}$ , $V_{CC} = 6.0 \text{V} \pm 0.25 \text{V}$ , $V_{PP} = 21 \text{V} \pm 0.5 \text{V}$ | Symbol | | | Limits | Test Conditions | | | |------------------|---------------------------------------------------|------|--------|-----------------|-----------------------------|--| | | Parameter | Min. | Max. | Unit | (see Note 1) | | | lu | Input Current (All Inputs) | | 10 | μА | VIN = VIL or VIH | | | VIL | Input Low Level (All Inputs) | -0.1 | 0.8 | V | | | | V <sub>IH</sub> | Input High Level | 2.0 | Vcc | V | | | | VOL | Output Low Voltage During Verify | | 0.45 | V | I <sub>OL</sub> = 2.1 mA | | | V <sub>OH</sub> | Output High Voltage During Verify | 2.4 | Ċ | V. | $I_{OH} = -400 \mu\text{A}$ | | | CC2 | V <sub>CC</sub> Supply Current (Program & Verify) | | 100 | mA | | | | I <sub>PP2</sub> | V <sub>PP</sub> Supply Current (Program) | | 30 | mA | CE = VIL = PGM/WE | | | VID | Ag inteligent Identifier Voltage | 11.5 | 12.5 | V | | | ### A.C. PROGRAMMING CHARACTERISTICS: $T_A = 25 \pm 5$ °C, $V_{CC} = 6.0V \pm 0.25V$ , $V_{PP} = 21V \pm 0.5V$ | Symbol | | | Lin | Test Conditions | | | | |--------------------|------------------------------------|------|------|-----------------|------|--------------|--| | | Parameter | Min. | Тур. | Max. | Unit | (see Note 1) | | | tas | Address Setup Time | 2 | | | μs | | | | toes | OE Setup Time | 2 | | | μs | | | | tos | Data Setup Time | 2 | | | μs | | | | tAH | Address Hold Time | 0 | | | μs | | | | tDH | Data Hold Time | 2 | | | μS | | | | t <sub>DFP</sub> 4 | OE High to Output Float Delay | 0 | | 130 | ns | | | | typs | V <sub>PP</sub> Setup Time | 2 | | | μs | | | | tvcs | V <sub>CC</sub> Setup Time | 2 | | \ | μS | | | | tpw | PGM/WE Initial Program Pulse Width | 0.95 | 1.0 | 1.05 | ms | (see Note 3) | | | topw | PGM/WE Overprogram Pulse Width | 3.8 | | 63 | ms | (see Note 2) | | | tCES | CE Setup Time | 2 | | | μs | | | | toE | Data Valid from OE | | | 150 | ns | | | #### \*A.C. CONDITIONS OF TEST | Input Rise and Fall Times (10% to 90%) | 20 ns | |----------------------------------------|---------------| | Input Pulse Levels | 0.45V to 2.4V | | Input Timing Reference Level | 0.8V and 2.0V | | Output Timing Reference Level | 0.8V and 2.0V | - V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. - The length of the overprogram pulse will vary from 3.8 msec to 63 msec as a function of the iteration counter value X. - 3. Initial Program Pulse width tolerance is 1 msec ± 5%. - This parameter is only sampled as is not 100% tested. Output Float is defined as the point where data is no longer driven—see timing diagram on the following page. ## Inteligent Programming™ WAVEFORMS - 1. ALL TIMES SHOWN IN [ ] ARE MINIMUM AND IN µSEC UNLESS OTHERWISE SPECIFIED. 2. THE INPUT TIMING REFERENCE LEVEL IS, 8V FOR A VIL, AND 2V FOR A VIH. 3. 10g AND ORPHACET CHARACTERISTICS OF THE DEVICE BUT MUST BE ACCOMMODATED BY THE PROGRAMMER. 4. WHEN PROGRAMMING THE 27128, A 0.1µF CAPACITOR IS REQUIRED ACROSS VPP AND GROUND TO SUPRESS SPURIOUS VOLTAGE TRANSIENTS WHICH CAN DAMAGE THE DEVICE. ## inteligent Identifier™ Mode The inteligent Identifier Mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment for the purpose of automatically matching the device to be programmed with its corresponding programming algorithm. This mode is functional in the 25°C $\pm$ 5°C ambient temperature range. To activate this mode, the programming equipment must force 11.5V to 12.5V on address line A9 (pin 24) of the 27128. Two identifier bytes may then be sequenced from the device outputs by toggling address line A0 (pin 10) from $V_{IL}$ to $V_{IH}$ . All other address lines must be held at $V_{IL}$ during inteligent Identifier Mode. Byte 0 (A0 = $V_{IL}$ ) represents the manufacturer code and byte 1 (A0 = $V_{IH}$ ) the device identifier code. For the Intel 27128, these two identifier bytes are given in Table 2. All identifiers for manufacturer and device codes will possess odd parity, with the MSB (0<sub>7</sub>) defined as the parity bit. Intel will begin manufacturing 27128s during 1982 that will contain the inteligent Identifier feature. Earlier generation devices will not contain identifier information, and if erased, will respond with a "one" (V<sub>OH</sub>) on each data line when operated in this mode. Programmed, pre-identifier mode 27128s will respond with the current data contained in locations 0 and 1 when subjected to the inteligent Identifier operation. Table 2. 27128 inteligent identifier Bytes | Pins | A <sub>0</sub> (10) | O <sub>7</sub> (19) | O <sub>6</sub> (18) | O <sub>5</sub> (17) | O <sub>4</sub> (16) | O <sub>3</sub> (15) | O <sub>2</sub> (13) | O <sub>1</sub> (12) | O <sub>0</sub> (11) | Hex<br>Data | |-------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|-------------| | Manufacturer Code | VIL | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 89 | | Device Code | ViH | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 83 |