# Fast 16K Bit Static RAM The MCM2018 is a 16,384 bit static random access memory organized as 2048 words by 8 bits, fabricated using Motorola's high-performance silicon-gate MOS (HMOS) technology. It uses an innovative design approach which combines the ease-of-use features of fully static operation (no external clocks or timing strobes required) with the reduced standby power dissipation associated with clocked memories. To the user this means low standby power dissipation without the need for address setup and hold times, nor reduced data rates due to cycle times that are longer than access times. Perfect for cache and sub-100 ns buffer memory systems, this high speed static RAM is intended for applications that demand superior performance and reliability. Chip enable $(\overline{E})$ controls the power-down feature. It is not a clock but rather a chip control that affects power consumption. In less than a cycle time after $\overline{E}$ goes high, the part automatically reduces its power requirements and remains in this low-power standby mode as long as $\overline{E}$ remains high. This feature provides significant system-level power savings. The MCM2018 is in a 24-pin dual-in-line 300 mil wide package with the industry standard JEDEC approved pinout. - Single +5 V Operation, ±10% - Fully Static: No Clock or Timing Strobe Required - Fast Access Time: MCM2018-35 = 35 ns (Maximum) MCM2018-45 = 45 ns (Maximum) - Power Supply Current: 135 mA Maximum (Active) - 20 mA Maximum (Standby) - Three-State Output #### **BLOCK DIAGRAM** # N PACKAGE PLASTIC CASE 724 | PIN NAMES | | | | | | | | | | | |--------------------------------------------------------|--|--|--|--|--|--|--|--|--|--| | A0-A10 | | | | | | | | | | | | DQ0-DQ7 Data Input/Output | | | | | | | | | | | | W Write Enable | | | | | | | | | | | | G Output Enable | | | | | | | | | | | | E Chip Enable | | | | | | | | | | | | V <sub>CC</sub> · · · · · · · · · · + 5 V Power Supply | | | | | | | | | | | | VSS · · · · · Ground | | | | | | | | | | | | | | | | | | | | | | | #### **MODE SELECTION** | Mode | Ē | G | w | V <sub>CC</sub> Current | DQ | |-------------|---|---|---|-------------------------|--------| | Standby | Н | × | × | ISB | High Z | | Read | L | L | н | Icc | a | | Write Cycle | L | х | L | Icc | D | This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit. #### **ABSOLUTE MAXIMUM RATINGS (See Note)** | Rating | Symbol | Value | Unit | | |----------------------------------------|-----------------------------------|---------------|------|--| | Power Supply Voltage | Vcc | -0.5 to +7.0 | ٧ | | | Voltage on Any Pin With Respect to VSS | V <sub>in⊷</sub> V <sub>out</sub> | -0.5 to +7.0 | ٧ | | | DC Output Current | lout | ± 20 | mA | | | Power Dissipation | PD | 1.1 | Watt | | | Temperature Under Bias | T <sub>bias</sub> | | | | | Operating Temperature Range | TA | 0 to +70 | °C | | | Storage Temperature Range | T <sub>stg</sub> | - 65 to + 150 | °C | | NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability. #### DC OPERATING CONDITIONS AND CHARACTERISTICS (V<sub>CC</sub> = 5.0 V $\pm$ 10%, T<sub>A</sub> = 0 to 70°C, Unless Otherwise Noted) #### **RECOMMENDED OPERATING CONDITIONS** | Parameter | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------------------------------------|--------|-------|-----|-----|------| | Supply Voltage (Operating Voltage Range) | Vcc | 4.5 | 5.0 | 5.5 | V | | | VSS | 0 | 0 | 0 | V | | Input Voltage (50 ns Maximum Address Rise and Fall Times, While the Chip is Selected) | VIH | 2.0 | 3.0 | 6.0 | V | | | VIL | -0.5* | 0 | 0.8 | V | <sup>\*</sup>The device will withstand undershoots to the -2.5 volt level with a maximum pulse width of 50 ns. This is periodically sampled rather than 100% tested. #### **DC CHARACTERISTICS** | Parameter | Symbol | Min | Max | Unit | |-------------------------------------------------------------------------------------------------------------|---------------------|-------|-----|------| | Input Leakage Current (V <sub>CC</sub> = 5.5 V, V <sub>in</sub> = GND to V <sub>CC</sub> ) | l <sub>lkg(I)</sub> | - 1.0 | 1.0 | μΑ | | Output Leakage Current ( $\overline{E} = V_{IH}$ or $\overline{G} = V_{IH}$ , $V_{I/O} = GND$ to $V_{CC}$ ) | l <sub>lkg(O)</sub> | - 1.0 | 1.0 | μА | | Operating Power Supply Current ( $\overline{E} = V_{ L }, I_{ L /Q} = 0 \text{ mA}$ ) | ¹cc | _ | 135 | mA | | Standby Power Supply Current $(\overline{E} = V_{IH})$ | ISB | _ | 20 | mA | | Output Low Voltage (I <sub>OL</sub> = 8.0 mA) | V <sub>OL</sub> | _ | 0.4 | ٧ | | Output High Voltage (I <sub>OH</sub> = -4.0 mA) | Voн | 2.4 | _ | V | ### **CAPACITANCE** (f = 1.0 MHz, $T_A = 25^{\circ}\text{C}$ , Periodically Sampled Rather Than 100% Tested) | Characteristic | | Symbol | Тур | Max | Unit | |-------------------|--------------------------------------------------------|------------------|--------|--------|------| | Input Capacitance | All Inputs Except $\overline{E}$ and DQ $\overline{E}$ | C <sub>in</sub> | 3<br>5 | 5<br>7 | pF | | I/O Capacitance | DQ | C <sub>I/O</sub> | 5 | 7 | pF | # AC OPERATING CONDITIONS AND CHARACTERISTICS ( $V_{CC} = 5 \text{ V } \pm 10\%$ , $T_A = 0 \text{ to } +70^{\circ}\text{C}$ , Unless Otherwise Noted) | Input Pulse Levels | Input and Output Timing Measurement Reference Levels 1.5 V | |---------------------------|------------------------------------------------------------| | Input Rise and Fall Times | Output Load | #### **READ CYCLE** (See Note 1) | | Syn | nbol | MCM2018-35 | | MCM2018-45 | | Units | Notes | |------------------------------------------------------------------------|---------------------|------------------|------------|-----|------------|-----|-------|-------| | Parameter | Standard | Alternate | Min | Max | Min | Max | Units | MOTOS | | Address Valid to Address Valid (Read Cycle Time) | †AVAV | tRC | 35 | _ | 45 | | ns | | | Address Valid to Output Valid (Address Access Time) | †AVQV | <sup>t</sup> AC | - | 35 | _ | 45 | ns | | | Chip Enable Low to Chip Enable High (Read Cycle Time) | †ELEH | <sup>t</sup> RC | 35 | | 45 | | ns | | | Chip Enable Low to Output Valid (Chip Enable Access Time) | tELQV | †ACS | _ | 35 | | 45 | ns | | | Output Enable Low to Output Valid (Output Enable Access Time) | tGLQV | †OE | _ | 20 | | 20 | ns | | | Chip Enable Low to Output Invalid (Chip Enable to Output Active) | tELQX | tCLZ | 5 | _ | 5 | _ | ns | 2 | | Chip Enable High to Output High Z (Chip Disable to Output Disable) | tEHQZ | <sup>t</sup> CHZ | 0 | 20 | 0 | 20 | ns | 2 | | Output Enable Low to Output Invalid (Output Enable to Output Active) | tGLQX | <sup>t</sup> OLZ | 0 | _ | 0 | - | ns | 2 | | Output Enable High to Output High Z (Output Disable to Output Disable) | tGHQZ | tonz | 0 | 20 | 0 | 20 | ns | 2 | | Address Invalid to Output Invalid (Output Hold Time) | tAXQX | tон | 5 | | 5 | _ | ns | | | Chip Enable Low to Power Up | <sup>t</sup> ELICCH | tPU | 0 | _ | 0 | _ | ns | | | Chip Enable High to Power Down | †EHICCL | tPD | - | 20 | | 20 | ns | | #### NOTES: - 1. Transition time specification applies for all input signals. In addition to meeting the transition rate specification, all input signals must transition between V<sub>IL</sub> and V<sub>IH</sub> (or between V<sub>IH</sub> and V<sub>IL</sub>) in a monotonic manner. - 2. Transition is measured ±200 mV from the steady state output voltage with the output loading specified in Figure 1. - 3. In read cycle 2, all addresses are valid prior to or coincident with chip enable (E) transition low. ## WRITE CYCLE (See Notes 1 and 2) | Parameter | Syr | nbol | MCM2018-36 | | MCM2018-45 | | | | |--------------------------------------------------------------------|-------------------|-----------|------------|-----|------------|-----|-------|----------| | - diameter | Standard | Aiternate | Min | Max | Min | Max | Units | Notes | | Address Valid to Address Valid (Write Cycle Time) | <sup>t</sup> AVAV | twc | 35 | - | 45 | 1, | ns | | | Chip Enable Low to Write High (Chip Enable to End of Write) | <sup>t</sup> ELWH | tEW | 30 | _ | 40 | _ | ns | <u> </u> | | Address Valid to Chip Enable Low (Address Setup to Chip Enable) | tAVEL | tAS | 0 | _ | 0 | _ | ns | | | Address Valid to Write Low (Address Setup to Write) | †AVWL | †AS | 0 | _ | 0 | _ | ns | | | Address Valid to Write High | <sup>t</sup> AVWH | tAW | 30 | _ | 40 | _ | ns | 3 | | Write Low to Write High (Write Pulse Width) | <sup>†</sup> WLWH | twp | 30 | | 35 | _ | ns | | | Write High to Address Don't Care (Address Hold After End of Write) | tWHAX | tWR | 0 | | 0 | | ns | 4 | | Write High to Output Don't Care (Output Active After End of Write) | | tWLZ | 0 | 1_ | 0 | _ | ns | 5 | | Write Low to Output High Z (Write Enable to Output Disable) | †WLQZ | tWHZ | 0 | 20 | 0 | 20 | ns | 5 | | Data Valid to Write High (Data Setup to End of Write) | <sup>t</sup> DVWH | tDS | 15 | | 20 | | ns | 3 | | Write High to Data Don't Care (Data Hold After End of Write) | tWHDX | tDH t | 0 | | 0 | | ns | 3, 5 | | Output Enable High to Output High Z | tGHQZ | tOHZ | 0 | 20 | 0 | 20 | ns | 0, 0 | #### NOTES: - 1. Write enable $(\overline{\mathbf{W}})$ must be high during all address transitions. - 2. If the chip enable (E) low transition occurs simultaneously with the write enable (W) transition, the output remains in a high impedance state. - 3. Both chip enable (E) and write enable (W) must be active (low) to write data into the memory. Either signal can terminate the write cycle by going high. Data in setup and hold timing should be referenced to the rising edge of the signal that terminates the write. - 4. twhax is measured from the earlier of, chip enable (E) or write enable (W) going high to the end of write cycle. - 5. Output enable (G) can be either low or high during a write cycle. If chip enable (E) and G are both low during this period then the data input/output (DQ) pins are in the output state. Under these conditions input signals of opposite phase to the outputs must not be applied. Figure 1. Output Load