

## **FDS6676**

## 30V N-Channel PowerTrench® MOSFET

### **General Description**

This N-Channel MOSFET has been designed specifically to improve the overall efficiency of DC/DC converters using either synchronous or conventional switching PWM controllers. It has been optimized for low gate charge, low  $R_{\text{DS(ON)}}$  and fast switching speed.

### **Applications**

DC/DC converter

#### **Features**

- 14.5 A, 30 V.  $R_{DS(ON)} = 7 \text{ m}\Omega$  @  $V_{GS} = 10 \text{ V}$   $R_{DS(ON)} = 8 \text{ m}\Omega$  @  $V_{GS} = 4.5 \text{ V}$
- High performance trench technology for extremely low  $R_{\mbox{\scriptsize DS(ON)}}$
- Low gate charge (45 nC typ)
- High power and current handling capability





## Absolute Maximum Ratings T<sub>A</sub>=25°C unless otherwise noted

| Symbol                            | Parameter                              | Parameter Rating |             |    |  |
|-----------------------------------|----------------------------------------|------------------|-------------|----|--|
| V <sub>DSS</sub>                  | Drain-Source Voltage                   |                  | 30          | V  |  |
| V <sub>GSS</sub>                  | Gate-Source Voltage                    |                  | ± 16        | V  |  |
| I <sub>D</sub>                    | Drain Current - Continuous             | (Note 1a)        | 14.5        | Α  |  |
|                                   | - Pulsed                               |                  | 50          |    |  |
| P <sub>D</sub>                    | Power Dissipation for Single Operation | (Note 1a)        | 2.5         | W  |  |
|                                   |                                        | (Note 1b)        | 1.2         |    |  |
|                                   |                                        | (Note 1c)        | 1.0         |    |  |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Tempera | ture Range       | -55 to +175 | °C |  |

## **Thermal Characteristics**

| $R_{\theta JA}$  | Thermal Resistance, Junction-to-Ambient | (Note 1a) | 50  | °C/W |
|------------------|-----------------------------------------|-----------|-----|------|
| $R_{\theta JA}$  | Thermal Resistance, Junction-to-Ambient | (Note 1c) | 125 | °C/W |
| R <sub>θJC</sub> | Thermal Resistance, Junction-to-Case    | (Note 1)  | 25  | °C/W |

**Package Marking and Ordering Information** 

| Device Marking | Device  | Reel Size | Tape width | Quantity   |
|----------------|---------|-----------|------------|------------|
| FDS6676        | FDS6676 | 13"       | 12mm       | 2500 units |

| Symbol                                 | Parameter                                         | Test Conditions                                                          | Min | Тур        | Max  | Units |
|----------------------------------------|---------------------------------------------------|--------------------------------------------------------------------------|-----|------------|------|-------|
| Off Char                               | acteristics                                       |                                                                          |     | •          | I.   |       |
| BV <sub>DSS</sub>                      | Drain-Source Breakdown Voltage                    | $V_{GS} = 0 \text{ V}, I_D = 250 \mu\text{A}$                            | 30  |            |      | V     |
| ΔBV <sub>DSS</sub><br>ΔT <sub>J</sub>  | Breakdown Voltage Temperature Coefficient         | $I_D$ = 250 $\mu$ A, Referenced to 25°C                                  |     | 24         |      | mV/°C |
| I <sub>DSS</sub>                       | Zero Gate Voltage Drain Current                   | V <sub>DS</sub> = 24 V, V <sub>GS</sub> = 0 V                            |     |            | 1    | μΑ    |
| I <sub>GSSF</sub>                      | Gate-Body Leakage, Forward                        | V <sub>GS</sub> = 16 V, V <sub>DS</sub> = 0 V                            |     |            | 100  | nA    |
| I <sub>GSSR</sub>                      | Gate-Body Leakage, Reverse                        | $V_{GS} = -16 \text{ V},  V_{DS} = 0 \text{ V}$                          |     |            | -100 | nA    |
| On Char                                | acteristics (Note 2)                              |                                                                          |     |            |      |       |
| V <sub>GS(th)</sub>                    | Gate Threshold Voltage                            | $V_{DS} = V_{GS}, I_{D} = 250 \mu\text{A}$                               | 1   | 1.5        | 3    | V     |
| $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate Threshold Voltage<br>Temperature Coefficient | $I_D$ = 250 $\mu$ A, Referenced to 25°C                                  |     | <b>-</b> 5 |      | mV/°C |
| R <sub>DS(on)</sub>                    | Static Drain-Source                               | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 14.5 A                          |     | 4.8        | 7    | mΩ    |
|                                        | On–Resistance                                     | $V_{GS} = 4.5 \text{ V},  I_{D} = 13.5 \text{ A}$                        |     | 5.4        | 8    |       |
|                                        | On Otata Busin Ourseal                            | $V_{GS} = 10 \text{ V}, I_D = 14.5 \text{ A}, T_J = 125^{\circ}\text{C}$ |     | 7.3        | 11.5 |       |
| I <sub>D(on)</sub>                     | On–State Drain Current                            | $V_{GS} = 10 \text{ V}, \qquad V_{DS} = 5 \text{ V}$                     | 50  |            |      | Α     |
| <b>g</b> FS                            | Forward Transconductance                          | $V_{DS} = 5 \text{ V}, \qquad I_{D} = 14.5 \text{ A}$                    |     | 80         |      | S     |
| Dynamic                                | Characteristics                                   |                                                                          |     |            |      |       |
| C <sub>iss</sub>                       | Input Capacitance                                 | $V_{DS} = 15 \text{ V},  V_{GS} = 0 \text{ V},$                          |     | 5103       |      | pF    |
| Coss                                   | Output Capacitance                                | f = 1.0 MHz                                                              |     | 836        |      | pF    |
| C <sub>rss</sub>                       | Reverse Transfer Capacitance                      |                                                                          |     | 361        |      | pF    |
| Switchin                               | g Characteristics (Note 2)                        |                                                                          |     |            |      |       |
| t <sub>d(on)</sub>                     | Turn-On Delay Time                                | $V_{DD} = 15 \text{ V}, \qquad I_D = 1 \text{ A},$                       |     | 15         | 27   | ns    |
| t <sub>r</sub>                         | Turn-On Rise Time                                 | $V_{GS} = 5 \text{ V},  R_{GEN} = 6 \Omega$                              |     | 9          | 18   | ns    |
| t <sub>d(off)</sub>                    | Turn-Off Delay Time                               |                                                                          |     | 87         | 139  | ns    |
| t <sub>f</sub>                         | Turn-Off Fall Time                                |                                                                          |     | 40         | 64   | ns    |
| Q <sub>g</sub>                         | Total Gate Charge                                 | $V_{DS} = 15 \text{ V}, \qquad I_{D} = 14.5 \text{ A},$                  |     | 45         | 63   | nC    |
| Q <sub>gs</sub>                        | Gate-Source Charge                                | $V_{GS} = 5 V$                                                           |     | 13         |      | nC    |
| $Q_{gd}$                               | Gate-Drain Charge                                 |                                                                          |     | 12         |      | nC    |
| Drain-Se                               | ource Diode Characteristics                       | and Maximum Ratings                                                      |     | •          |      | •     |
| Is                                     | Maximum Continuous Drain-Sourc                    |                                                                          |     |            | 2.1  | Α     |
| V <sub>SD</sub>                        | Drain–Source Diode Forward<br>Voltage             | $V_{GS} = 0 \text{ V}, \qquad I_S = 2.1 \text{ A (Note 2)}$              |     | 0.7        | 1.2  | V     |

#### Notes:

<sup>1.</sup>  $R_{\theta JA}$  is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins.  $R_{\theta JC}$  is guaranteed by design while  $R_{\theta CA}$  is determined by the user's board design.



a) 50°C/W when mounted on a 1in² pad of 2 oz copper



b) 105°C/W when mounted on a .04 in<sup>2</sup> pad of 2 oz copper



c) 125°C/W when mounted on a minimum pad.



Scale 1 : 1 on letter size paper

**2.** Pulse Test: Pulse Width <  $300\mu s$ , Duty Cycle < 2.0%

## **Typical Characteristics**



Figure 1. On-Region Characteristics.

Figure 2. On-Resistance Variation with Drain Current and Gate Voltage.





Figure 3. On-Resistance Variation with Temperature.

Figure 4. On-Resistance Variation with Gate-to-Source Voltage.





Figure 5. Transfer Characteristics.

Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature.

## **Typical Characteristics**





Figure 7. Gate Charge Characteristics.







Figure 9. Maximum Safe Operating Area.

Figure 10. Single Pulse Maximum Power Dissipation.



Figure 11. Transient Thermal Response Curve.

Thermal characterization performed using the conditions described in Note 1c. Transient thermal response will change depending on the circuit board design.

#### **SOIC-8 Tape and Reel Data** FAIRCHILD SEMICONDUCTOR TM SOIC(8lds) Packaging Configuration: Figure 1.0 ATTENTION Packaging Description: Packaging Description: SOIC-8 parts are shipped in tape. The carrier tape is made from a dissipative (carbon filled) polycarbonate resin. The cover tape is a multilayer film (Heat Activated Adhesive in nature) primarily composed of polyester film, adhesive layer, sealant, and anti-static sprayed agent. These reeled parts in standard option are shipped with 2,500 units per 13° or 330cm diameter reel. The reels are dark blue in color and is made of polystyrene plastic (anti-static coated). Other option comes in 500 units per 7° or 177cm diameter reel. This and some other options are further described in the Packaging Information table. Embossed ESD Marking Antistatic Cover Tape These full reside are individually barcode labeled and placed inside a standard intermediate box fillustrated in figure 10) made of recyclable corrugated brown paper. One box contains two reels maximum. And these boxes are placed inside a barcode labeled shipping box which comes in different sizes depending on the number of parts. Static Dissipative **Embossed Carrier Tape** F63TNR Customized Label SOIC (8lds) Packaging Information L86Z **Packaging Option** F011 D84Z no flow code **SOIC-8 Unit Orientation** Packaging type TNR Qty per Reel/Tube/Bag 2,500 4,000 500 Reel Size 13" Dia 13" Dia 7" Dia Barcode Label Box Dimension (mm) 355x333x40 530x130x83 355x333x40 193x183x80 Max qty per Box 5.000 30.000 8.000 2.000 Weight per unit (gm) 0.0774 0.0774 0.0774 0.0774 Weight per Reel (kg) Barcode Label Barcode Label 355mm x 333mm x 40mm Intermediate container for 13" reel option F63TNR Label sample 193mm x 183mm x 80mm Pizza Box for Standard Option SOIC(8lds) Tape Leader and Trailer D/C1: Z9842AB QTY1: D/C2: QTY2: Configuration: Figure 2.0 (F63TNR)3 0 $\bigcirc$ $\bigcirc$ 0 $\bigcirc$ $\circ$ $\bigcirc$ 0 0 0 0 0 0 Carrier Tape Components Cover Tape Leader Tape 1680mm minimum or 210 empty pockets Trailer Tape 640mm minimum or 80 empty pockets



## SOIC(8lds) Embossed Carrier Tape





|                      | Dimensions are in millimeter |                 |                |                 |                 |                 |              |                 |               |               |                |                       |               |                 |
|----------------------|------------------------------|-----------------|----------------|-----------------|-----------------|-----------------|--------------|-----------------|---------------|---------------|----------------|-----------------------|---------------|-----------------|
| Pkg type             | Α0                           | В0              | w              | D0              | D1              | E1              | E2           | F               | P1            | P0            | K0             | т                     | Wc            | Тс              |
| SOIC(8lds)<br>(12mm) | 5.30<br>+/-0.10              | 6.50<br>+/-0.10 | 12.0<br>+/-0.3 | 1.55<br>+/-0.05 | 1.60<br>+/-0.10 | 1.75<br>+/-0.10 | 10.25<br>min | 5.50<br>+/-0.05 | 8.0<br>+/-0.1 | 4.0<br>+/-0.1 | 2.1<br>+/-0.10 | 0.450<br>+/-<br>0.150 | 9.2<br>+/-0.3 | 0.06<br>+/-0.02 |

Notes: A0, B0, and K0 dimensions are determined with respect to the EIA/Jedec RS-481 rotational and lateral movement requirements (see sketches A, B, and C).



Sketch A (Side or Front Sectional View)
Component Rotation



Sketch B (Top View)
Component Rotation



Sketch C (Top View)

Component lateral movement

### SOIC(8lds) Reel Configuration: Figure 4.0



| Dimensions are in inches and millimeters |                |               |              |                                   |               |             |                                  |               |                              |
|------------------------------------------|----------------|---------------|--------------|-----------------------------------|---------------|-------------|----------------------------------|---------------|------------------------------|
| Tape Size                                | Reel<br>Option | Dim A         | Dim B        | Dim C                             | Dim D         | Dim N       | Dim W1                           | Dim W2        | Dim W3 (LSL-USL)             |
| 12mm                                     | 7" Dia         | 7.00<br>177.8 | 0.059<br>1.5 | 512 +0.020/-0.008<br>13 +0.5/-0.2 | 0.795<br>20.2 | 2.165<br>55 | 0.488 +0.078/-0.000<br>12.4 +2/0 | 0.724<br>18.4 | 0.469 - 0.606<br>11.9 - 15.4 |
| 12mm                                     | 13" Dia        | 13.00<br>330  | 0.059<br>1.5 | 512 +0.020/-0.008<br>13 +0.5/-0.2 | 0.795<br>20.2 | 7.00<br>178 | 0.488 +0.078/-0.000<br>12.4 +2/0 | 0.724<br>18.4 | 0.469 - 0.606<br>11.9 - 15.4 |

## **SOIC-8 Package Dimensions**



# SOIC-8 (FS PKG Code S1)





Scale 1:1 on letter size paper
Dimensions shown below are in:
inches [millimeters]

Part Weight per unit (gram): 0.0774



#### **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

| $ACEx^{TM}$                       | FAST ®              | PACMAN™             | SuperSOT™-3       |
|-----------------------------------|---------------------|---------------------|-------------------|
| Bottomless™                       | FASTr™              | $POP^{TM}$          | SuperSOT™-6       |
| CoolFET™                          | GlobalOptoisolator™ | PowerTrench ®       | SuperSOT™-8       |
| CROSSVOLT <sup>TM</sup>           | GTO™                | QFET™               | SyncFET™          |
| DenseTrench™                      | HiSeC™              | QS™                 | TinyLogic™        |
| DOME™                             | ISOPLANAR™          | QT Optoelectronics™ | UHC <sup>TM</sup> |
| EcoSPARK™                         | LittleFET™          | Quiet Series™       | UltraFET®         |
| E <sup>2</sup> CMOS <sup>TM</sup> | MicroFET™           | SILENT SWITCHER ®   | $VCX^{TM}$        |
| EnSigna™                          | MICROWIRE™          | SMART START™        |                   |
|                                   |                     |                     |                   |

FACT Quiet Series<sup>TM</sup> OPTOPLANAR<sup>TM</sup> Star\* Power<sup>TM</sup>
FACT Quiet Series<sup>TM</sup> OPTOPLANAR<sup>TM</sup> Stealth<sup>TM</sup>

#### **DISCLAIMER**

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### **PRODUCT STATUS DEFINITIONS**

#### **Definition of Terms**

| Datasheet Identification Product Status |                           | Definition                                                                                                                                                                                                            |
|-----------------------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information                     | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                    |
| Preliminary                             | First Production          | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. |
| No Identification Needed                | Full Production           | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design.                                                       |
| Obsolete                                | Not In Production         | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.                                                   |