# 2.1 MHz Low Voltage Dual Output Buck Converter

The NCV896530 dual step-down dc-dc converter is a monolithic integrated circuit dedicated to automotive driver information systems from a downstream voltage rail.

Both channels are externally adjustable from 0.9 V to 3.3 V and can source totally up to 1600 mA. Converters are running at 2.1 MHz switching frequency above the sensitive AM band and operate 180° out of phase to reduce large amounts of current demand on the rail. Synchronous rectification offers improved system efficiency.

The NCV896530 provides additional features expected in automotive power systems such as integrated soft-start, cycle-by-cycle current limit and thermal shutdown protection. The device can also be synchronized to an external clock signal in the range of 2.1 MHz.

The NCV896530 is available in a space saving, 3 x 3 mm 10-pin DFN package.

#### **Features**

- Synchronous Rectification for Higher Efficiency
- 2.1 MHz Switching Frequency, 180° Out-of-Phase
- Sources up to 1600 mA Total and 1 A Per Channel
- Adjustable Output Voltage from 0.9 V to 3.3 V
- 2.7 V to 5.5 V Input Voltage Range
- Thermal Limit and Short Circuit Protection
- Auto Synchronizes with an External Clock
- NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable
- This is a Pb-Free Device

#### **Typical Applications**

- Audio
- Infotainment
- Vision System
- Instrumentation



Figure 1. NCV896530 Typical Application



## ON Semiconductor®

http://onsemi.com

#### **MARKING DIAGRAM**



DFN10 CASE 485C



A = Assembly Location

= Wafer Lot

/ = Year

W = Work Week

= Pb–Free Device

(\*Note: Microdot may be in either location)

#### PIN CONNECTIONS



#### **ORDERING INFORMATION**

| Device         | Package            | Shipping <sup>†</sup> |  |  |  |
|----------------|--------------------|-----------------------|--|--|--|
| NCV896530MWTXG | DFN10<br>(Pb-Free) | 3000 / Tape &<br>Reel |  |  |  |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

## **BLOCK DIAGRAM**



Figure 2. Simplified Block Diagram

## PIN FUNCTION DESCRIPTION

| Pin | Pin Name    | Туре                    | Description                                                                                                                                                                                                                                                                                    |  |  |  |
|-----|-------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1   | FB1         | Analog Input            | Feedback voltage from the output 1. This is the input to the error amplifier.                                                                                                                                                                                                                  |  |  |  |
| 2   | EN1         | Digital Input           | Enable for converter 1. This pin is active HIGH (equal or lower Analog Input voltage) and is turned off by logic LOW. Do not let this pin float.                                                                                                                                               |  |  |  |
| 3   | SYNC        | Digital Input           | Oscillator Synchronization. This pin can be synchronized to an external clock in the range of 2.1 MHz.  If not used, the pin must to be connected to ground.                                                                                                                                   |  |  |  |
| 4   | VIN         | Analog / Power<br>Input | Power supply input for the PFET power stage, analog and digital blocks. The pin must be decoupled to ground by a 10 $\mu\text{F}$ ceramic capacitor.                                                                                                                                           |  |  |  |
| 5   | SW1         | Analog Output           | Connection from power MOSFETs of output 1 to the Inductor.                                                                                                                                                                                                                                     |  |  |  |
| 6   | SW2         | Analog Output           | Connection from power MOSFETs of output 2 to the Inductor.                                                                                                                                                                                                                                     |  |  |  |
| 7   | GND         | Analog Ground           | This pin is the GROUND reference for the analog section of the IC. The pin must be connected to the system ground.                                                                                                                                                                             |  |  |  |
| 8   | POR         | Digital Output          | Power On Reset. This is an open drain output. This output is shutting down when one of the output voltages are less than 90% (typ) of their nominal values. A pull–up resistor around 500 k $\Omega$ should be connected between POR and VIN, VOUT1 or VOUT2 depending on the supplied device. |  |  |  |
| 9   | EN2         | Digital Input           | Enable for converter 2. This pin is active HIGH (equal or lower Analog Input voltage) and is turned off by logic LOW.  Do not let this pin float.                                                                                                                                              |  |  |  |
| 10  | FB2         | Analog Input            | Feedback voltage from the output 2. This is the input to the error amplifier.                                                                                                                                                                                                                  |  |  |  |
| 11  | Exposed Pad | Power Ground            | This pin is the GROUND reference for the NFET power stage of the IC. The pin must be connected to the system ground and to both input and output capacitors.                                                                                                                                   |  |  |  |

## **MAXIMUM RATINGS**

| Rating                                                     | Symbol           | Value      | Unit       |
|------------------------------------------------------------|------------------|------------|------------|
| Minimum Voltage All Pins                                   | V <sub>min</sub> | -0.3       | V          |
| Maximum Voltage All Pins                                   | V <sub>max</sub> | 6.0        | V          |
| Maximum Voltage ENx, SYNC, FBx, , SWx, POR                 | V <sub>max</sub> | VIN+0.3    | V          |
| Thermal Resistance Junction-to-Ambient (3x3 DFN) (Note 1)  | $R_{	heta JA}$   | 40         | °C/W       |
| Storage Temperature Range                                  | T <sub>stg</sub> | -55 to 150 | °C         |
| Junction Operating Temperature                             | TJ               | -40 to 150 | °C         |
| ESD Withstand Voltage<br>Human Body Model<br>Machine Model | V <sub>esd</sub> | 2.0<br>200 | kV<br>V    |
| Moisture Sensitivity Level                                 | MSL              | 1          | per<br>IPC |

<sup>1.</sup> Mounted on 1 sq. in. of a 4-layer PCB with 1 oz. copper thickness.

**ELECTRICAL CHARACTERISTICS** (2.7 V <  $V_{IN}$  < 5.5 V, Min and Max values are valid for the temperature range  $-40^{\circ}\text{C} \le T_{J} \le +150^{\circ}\text{C}$  unless noted otherwise, and are guaranteed by test design or statistical correlation, Typical values are referenced to  $T_{A} = +25^{\circ}\text{C}$ )

| Rating                           | Conditions                                                                  | Symbol               | Min | Тур | Max  | Unit |
|----------------------------------|-----------------------------------------------------------------------------|----------------------|-----|-----|------|------|
| INPUT VOLTAGE                    |                                                                             |                      |     |     |      |      |
| Quiescent Current                | SYNC = GND, V <sub>FB</sub> = 0 V<br>EN1 = EN2 = 2 V, No Switching          | ΙQ                   | _   | 2.0 | 3.0  | mA   |
| Standby Current                  | EN1 = EN2 = 0 V                                                             | I <sub>STBMAX</sub>  | -   | 4.0 | 10   | μΑ   |
| Under Voltage Lockout            | V <sub>IN</sub> falling                                                     | V <sub>UVLO</sub>    | 2.2 | 2.4 | 2.6  | V    |
| Under Voltage Hysteresis         |                                                                             | V <sub>UVLOH</sub>   | -   | 100 | 150  | mV   |
| SYNC                             |                                                                             |                      |     |     |      |      |
| SYNC Threshold Voltage           | Logic high                                                                  | V <sub>IHSYNC</sub>  | 1.2 | -   | -    | V    |
|                                  | Logic Low                                                                   | V <sub>ILSYNC</sub>  |     |     | 0.4  | 1    |
| SYNC Pin Bias Current            | V <sub>SYNC</sub> = 5 V                                                     | I <sub>ILSYNC</sub>  | 2   |     | 50   | μΑ   |
| External Synchronization         |                                                                             | F <sub>SYNC</sub>    | 1.8 |     | 2.7  | MHz  |
| SYNC Pulse Duty Ratio            |                                                                             | T <sub>SYNC</sub>    |     | 50  |      | %    |
| EN1, EN2                         |                                                                             |                      | -   |     | •    | •    |
| ENx Threshold Voltage            | Logic high                                                                  | $V_{IHENx}$          | 1.2 | -   | _    | V    |
|                                  | Logic Low                                                                   | $V_{ILENx}$          |     |     | 0.4  | 1    |
| ENx Pin Bias Current             | V <sub>ENx</sub> = 5 V                                                      | I <sub>ILENx</sub>   | 2   |     | 50   | μΑ   |
| POWER ON RESET                   |                                                                             |                      |     |     |      |      |
| Power On Reset Threshold         | V <sub>OUT</sub> falling                                                    | V <sub>PORT</sub>    | 87% |     | 93%  | V    |
| Power On Reset Hysteresis        |                                                                             | $V_{PORH}$           | -   |     | 3%   | V    |
| Sink Current                     | V <sub>POR</sub> = 0.4 V                                                    | I <sub>SIPOR</sub>   | 2   |     |      | mA   |
| OUTPUT PERFORMANCES              |                                                                             |                      | -   |     | •    | •    |
| Feedback Voltage Threshold       | FB1, FB2                                                                    | $V_{FB}$             | -   | 0.6 | _    | V    |
| Feedback Voltage Accuracy        | T <sub>A</sub> = 25C                                                        | $\Delta V_{OUT}$     |     | ±1  | -    | %    |
|                                  | −40°C < T <sub>A</sub> < 125°C                                              | $\Delta V_{OUT}$     | -2  | -   | +2   | 1    |
| Soft-Start Time                  | Time from EN to 90% of output voltage                                       | t <sub>START</sub>   | 400 | -   | 1000 | μs   |
| Switching Frequency              | EN1 = EN2 = 1, V <sub>IN</sub> = 5 V                                        | F <sub>SW</sub>      | 1.8 | 2.1 | 2.6  | MHz  |
| Duty Cycle                       |                                                                             | D                    | -   | -   | 100  | %    |
| POWER SWITCHES                   |                                                                             |                      |     |     |      |      |
| High-Side MOSFET On-resistance   | I <sub>RDS(on)</sub> = 600 mA, V <sub>IN</sub> = 5 V, T <sub>A</sub> = 25°C | R <sub>ONHS</sub>    | -   | 500 | 820  | mΩ   |
| Low-Side MOSFET On-resistance    | I <sub>RDS(on)</sub> = 600 mA, V <sub>IN</sub> = 5 V, T <sub>A</sub> = 25°C | R <sub>ONLS</sub>    | -   | 450 | 820  | mΩ   |
| High-Side MOSFET Leakage Current | V <sub>IN</sub> = 5 V, V <sub>LX</sub> = 0 V, V <sub>ENx</sub> = 0 V        | I <sub>LEAKHS</sub>  | -   |     | 5    | μΑ   |
| Low-Side MOSFET Leakage Current  | V <sub>LX</sub> = 5 V, V <sub>ENx</sub> = 0 V                               | I <sub>LEAKLS</sub>  | -   |     | 5    | μΑ   |
| Minimum On Time                  |                                                                             | T <sub>ONMIN</sub>   | -   |     | 80   | ns   |
| PROTECTION                       |                                                                             | -                    | -   | -   | -    | -    |
| Current Limit                    | Peak inductor current                                                       | I <sub>PK</sub>      | 1.4 |     | 2.0  | Α    |
| Thermal Shutdown Threshold       |                                                                             | T <sub>SD</sub>      | 150 | 170 | 190  | °C   |
| Thermal Shutdown Hysteresis      |                                                                             | T <sub>SDH</sub>     | 5   |     | 20   | °C   |
| Hiccup Time                      | % of Soft-Start Time                                                        | t <sub>hcp,dly</sub> |     | 60  | 1    | %    |

#### **TYPICAL CHARACTERISTICS CURVES**



T<sub>J</sub>, JUNCTION TEMPERATURE (°C)

Figure 7. Current Limit vs. Temperature

60

1.60

-40

T<sub>J</sub>, JUNCTION TEMPERATURE (°C)

Figure 8. Reference Voltage vs. Temperature

60

110

596.0

-40

10

## **TYPICAL CHARACTERISTICS CURVES**



Figure 9. Enable Pulldown Current vs. Temperature

Figure 10. Sync Pulldown Current vs. Temperature



Figure 11. Switching Frequency vs.
Temperature

#### DC/DC OPERATION DESCRIPTION

#### **PWM Operating Mode**

The output voltage of the device is regulated by modulating the on–time pulse width of the main switch Q1 at a fixed 2.1 MHz frequency (Figure 12).

The switching of the PMOS Q1 is controlled by a flip-flop driven by the internal oscillator and a comparator that compares the error signal from an error amplifier with the sum of the sensed current signal and compensation ramp.

The driver switches ON and OFF the upper side transistor (Q1) and switches the lower side transistor in either ON state or in current source mode.

At the beginning of each cycle, the main switch Q1 is turned ON by the rising edge of the internal oscillator clock. The inductor current ramps up until the sum of the current sense signal and compensation ramp becomes higher than the error amplifier's voltage. Once this has occurred, the PWM comparator resets the flip-flop, Q1 is turned OFF while the synchronous switch Q2 is turned in its current source mode. Q2 replaces the external Schottky diode to reduce the conduction loss and improve the efficiency. To avoid overall power loss, a certain amount of dead time is introduced to ensure Q1 is completely turned OFF before Q2 is being turned ON.



Figure 12. PWM Switching Waveforms

 $(V_{IN} = 3.6 \text{ V}, V_{OUT} = 1.2 \text{ V}, I_{OUT} = 600 \text{ mA}, Temp = 25^{\circ}\text{C})$ 

#### Soft-Start

The NCV896530 uses soft start to limit the inrush current when the device is initially powered up or enabled. Soft start is implemented by gradually increasing the reference voltage until it reaches the full reference voltage. During startup, a pulsed current source charges the internal soft start capacitor to provide gradually increasing reference voltage. When the voltage across the capacitor ramps up to the nominal reference voltage, the pulsed current source will be switched off and the reference voltage will switch to the regular reference voltage.

#### **Over Current Hiccup Protection**

When the current through the inductor exceeds the current limit the NCV896530 enters over current hiccup mode.

When an over current event is detected the NCV896530 disables the outputs and attempts to re-enable the outputs after the hiccup time. The part remains off for the hiccup time and then goes through the power on reset procedure. If the excessive load has been removed then the output stage re-enables and operates normally; however, if the excessive load is still present the cycle begins again. Internal heat dissipation is kept to a minimum as current will only flow during the reset time of the protection circuitry. The hiccup mode is continuous until the excessive load is removed.

#### **Low Dropout Operation**

The NCV896530 offers a low input-to-output voltage difference. The NCV896530 can operate at 100% duty cycle on both channels.

In this mode the PMOS (Q1) remains completely ON. The minimum input voltage to maintain regulation can be calculated as:

$$V_{IN(min)} = V_{OUT(max)} + \left(I_{OUT} \times \left(R_{DS(on)} + R_{INDUCTOR)}\right)\right)$$
(eq. 1)

V<sub>OUT</sub>: Output Voltage I<sub>OUT</sub>: Max Output Current

R<sub>DS</sub>(ON): P-Channel Switch R<sub>DS(on)</sub> R<sub>INDUCTOR</sub>: Inductor Resistance (DCR)

#### **Power On Reset**

The Power On Reset (POR) is pulled low when one of the converter is out of 90% of the regulation. When both outputs are in the range of regulation. If only one channel is active, POR stays low. When the inactive regulator becomes enabled, POR is kept low until the output reaches its voltage range. A pull–up resistor is needed to this open drain output. The resistor may be connected to VIN or to an output voltage of one regulator if the device supplied can not accept VIN on the IO. In the case of POR is tied to VIN, POR is high when NCV896530 is off. In the case of POR is tied to VOUT, POR is low when NCV896530 is off. Leave the POR pin unconnected when not used.

#### **Frequency Synchronization**

The NCV896530 can be synchronized with an external clock signal by using the SYNC pin (1.8 MHz – 2.4 MHz). During synchronization, the outputs are in phase.

#### **Thermal Shutdown**

Internal Thermal Shutdown circuitry is provided to protect the integrated circuit in the event that the maximum junction temperature is exceeded. If the junction temperature exceeds  $T_{SD}$ , the device shuts down. In this mode all power transistors and control circuits are turned off. The device restarts in soft start after the temperature drops below  $130^{\circ}$ C min. This feature is provided to prevent catastrophic failures from accidental device overheating.

#### **Switching Frequency**

When switcher 2 is enabled and switcher 1 is disabled, the switching frequency is approximately 120 kHz higher than when switcher 1 is enabled and switcher 2 is either enabled or disabled.

#### **Conversion Ratio**

The minimum conversion ratio is dictated by switching frequency and the minimum on time. The minimum achievable output is:

$$V_{OUT} = 0.2 \times V_{IN}$$

## **Maximum Output Capacitance**

The maximum output capacitance is determined by the amount the capacitor can be charged during soft start and the

effect on the control loop. If more than  $100~\mu F$  is used on an output small signal analysis should be done to make sure that sufficient phase margin is maintained. The maximum allowable due to soft start current limit is given by the following equation:

$$C_{max} = \frac{I_{OUT, startup} t_{start}}{V_{OUT}}$$
 (eq. 2)

C<sub>max</sub>: Maximum output capacitance (F)

I<sub>OUT,startup</sub>: Output current during soft start (A)

t<sub>start</sub>: Soft-start time (s)

 $V_{out}$ : Regulated output voltage (V)

#### PACKAGE DIMENSIONS



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and iii) are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without particular purpose, for does Scribe as scribe any attaining arising out of the application of use of any product of circuit, and specifications can all an inability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all Claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada

Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative