TY Semicondutor<sup>®</sup>



**Product specification** 



### **GENERAL DESCRIPTION**

HT2279 is a high performance current mode PWM controller, optimized for low power AC/DC adapter applications.

For lower the standby power and higher RoHS compliant, the IC offers a Burst Mode control feature and ultra-low start-up current and operating current, that is, at the condition of no load or light load, HT2279 can reduce the switch frequency linearly which minimize the switching power loss; the ultra-low startup current and operating current make a reliable power for startup design, and also large resistor can be used in the startup circuit to improve switching efficiency.

The internal synchronous slope compensation circuit reduces the possible subharmonic oscillation at high PWM duty cycle output. Leading-edge blanking on current sense(CS) input removes the signal glitch due to snubber diode circuit reverse recovery and thus greatly reduces the external component count and system cost in the design.

HT2279 offers comprehensive protection coverage with automatic self-recovery feature, including cycle by cycle over current protection (OCP), over load protection (OLP), over temperature protection(OTP), VDD OVP, under voltage lockout(UVLO). The gate-driven output is clamped to maximum 12V to protect the internal MOSFET.

In HT2279, OCP threshold slope is internally optimized for 65khz switching frequency application to reach constant output power limit over universal AC inout range.

Excellent EMI performance is achieved by using the soft-switching and frequency jittering at the totem-pole-gate-drive output. The tone energy at below 20KHZ is minimized in the design and audio noise is eliminated during operation. The HT2279 is the ideal substitute of the linear power supply or the RCC-mode power, for a better performance of the whole switch power system and a lower cost.

HT2279 is offered in SOP-8 and DIP-8 packages.

### **FEATURES**

- Burst Mode function
- Low start-up current (6.5uA)
- Low operating current (2.3mA)
- 4ms soft start (the Soft-start)
- Soft-driven functions (Soft-driver)
- Optional latch for OLP, OTP, OVP
- Built-in synchronized slope compensation
- Current mode operation
- Switching frequency is internal set to be 65KHz, so no external resistor is need
- Externally programmable over-temperature protection (OTP)
- Cycle by cycle current limit protection (OCP)
- Built-in system VDD over-voltage protection (OVP)
- under voltage lockout (UVLO)
- The gate drive output voltage clamping (12V)
- Frequency jitter function
- Constant output power limit
- Overload protection (OLP)
- Free audio noise operation



## **APPLICATIONS**

#### Offline AC/DC flyback converter for

- Adaptor
- Notebook Adaptor
- LCD Monitor/TV/PC/Set-Top Box Power Supplies
- Open-frame SMPS
- Printer Power

# **TYPICAL APPLICATION**



# **GENERAL INFORMATION**

### **Pin Configuration**

The pin map of HT2279 in DIP8 and SOP8 package is shown as below.



### **Ordering Information**

| Part Number | Description               |
|-------------|---------------------------|
|             | With Frequency Shuffling, |
| HT2279DP    | DIP8, Pb-free, Have OVP   |
|             | With Frequency Shuffling, |
| HT2279SP    | SOP8, Pb-free, Have OVP   |

### Package Dissipation Rating

| Package | RθJA (°C/W) |
|---------|-------------|
| DIP8    | 90          |
| SOP8    | 150         |



# HT2279

### Absolute Maximum Ratings

| Parameter                                | Value          |
|------------------------------------------|----------------|
| VDD/VIN DC Supply Voltage                | 30 V           |
| VDD Clamp Continuous                     | 10 mA          |
| Current                                  |                |
| VIN / VDD Input Voltage                  | -0.3V toVclamp |
| V <sub>FB</sub> Input Voltage            | -0.3 to 7V     |
| V <sub>SENSE</sub> Input Voltage to ense | -0.3 to 7V     |
| Pin                                      |                |
| $V_{RT}$ Input Voltage to RT Pin         | -0.3 to 7V     |
| Min/Max Operating Junction               | -20 to 150 °C  |
| Temperature T <sub>J</sub>               |                |
| Min/Max Storage                          | -55 to 150 °C  |
| Temperature T <sub>stg</sub>             |                |
| Lead Temperature                         | 260°C          |
| (Soldering,10secs)                       |                |

**Note**: Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute maximum-rated conditions for extended periods may affect device reliability.



TY Semicondutor<sup>®</sup>





## **Marking Information**



D:DIP8 Package P:pb-fee package Y:Year Code(0-9) WW:Week Code(01-52) V: Internal Code SOP8 LT Y WWV HT2279 SP O V

> S:SOP8 Package P:pb-fee package Y:Year Code(0-9) WW:Week Code(01-52) V: Internal Code

### **TERMINAL ASSIGNMENTS**

| Pin Num | Pin Name | I/O | Description                                                                                                                 |
|---------|----------|-----|-----------------------------------------------------------------------------------------------------------------------------|
| 1       | GND      | Р   | Ground                                                                                                                      |
| 2       | FB       | 1   | Feedback input pin. PWM duty cycle is determined by voltage<br>level into this pin and current-sense signal level at Pin 6. |
| 3       | VIN      | 1   | Connected through a large value resistor to rectified line input for Startup IC supply and line voltage sensing.            |
| 4       | NC       |     |                                                                                                                             |
| 5       | RT       | 1   | Temperature sensing input pin. Connected through a NTC resistor to GND.                                                     |
| 6       | SENSE    | 1   | Current sense input pin. Connected to MOSFET current sensing resistor node.                                                 |
| 7       | VDD      | Р   | DC power supply pin.                                                                                                        |
| 8       | GATE     | 0   | Totem-pole gate drive output for power MOSFET.                                                                              |





# **BLOCK DIAGRAM**



# **RECOMMENDED OPERATING CONDITION**

| Symbol         | Parameter                     | Min | Max | Unit |
|----------------|-------------------------------|-----|-----|------|
| VDD            | VDD Supply Voltage            | 12  | 23  | V    |
| T <sub>A</sub> | Operating Ambient Temperature | -20 | 85  | °C   |

### **ESD INFORMATION**

| Symbol              | Parameter          | Test Conditions | Min | Тур | Max | Unit |
|---------------------|--------------------|-----------------|-----|-----|-----|------|
| HBM <sup>Note</sup> | Human Body Model   | MIL-STD         |     | 3   |     | KV   |
|                     | on All Pins Except |                 |     |     |     |      |
|                     | VIN and VDD        |                 |     |     |     |      |
| MM                  | Machine Model on   | JEDEC-STD       |     | 250 |     | V    |
|                     | All Pins           |                 |     |     |     |      |

Note: HBM all pins pass 3KV except High Voltage Input pin. The details are VIN passes 1kV, VDD passes 1.5KV, all other I/Os pass 3KV. In system application, High Voltage Input pin is either a high impedance input or connected to a cap. The lower rating has minimum impacts on system ESD performance.



# HT2279

# **ELECTRICAL CHARACTERISTICS**

 $(T_A = 25^{\circ}C, VDD=16V \text{ if not otherwise noted})$ 

| Symbol                        | Parameter                    | Test Conditions                 | Min  | Тур  | Max  | Unit |
|-------------------------------|------------------------------|---------------------------------|------|------|------|------|
| Supply Voltage (VD            | )D)                          |                                 |      |      |      |      |
| I_VDD_Startup                 | VDD Start up Current         | VDD =15V, Measure               |      | 6.5  | 20   | uA   |
|                               |                              | current into VDD                |      |      |      |      |
| I_VDD_Operation               | Operation Current            | V <sub>FB</sub> =3V             |      | 2.3  |      | mA   |
| UVLO(Enter)                   | VDD Under Voltage            |                                 | 9.5  | 10.5 | 11.5 | V    |
|                               | Lockout Enter                |                                 |      |      |      |      |
| UVLO(Exit)                    | VDD Under Voltage            |                                 | 16   | 17   | 18.5 | V    |
|                               | Lockout Exit                 |                                 |      |      |      |      |
|                               | (Startup)                    |                                 |      |      |      |      |
| OVP(ON) <sup>*Optional</sup>  | VDD Over Voltage             |                                 | 23.5 | 25   | 26.5 | V    |
|                               | Protection Enter             |                                 |      |      |      |      |
| OVP(OFF) <sup>*Optional</sup> | VDD Over Voltage             |                                 | 21.5 | 23.2 | 24.7 | V    |
|                               | Protection Exit              |                                 |      |      |      |      |
|                               | (Recovery)                   |                                 |      |      |      |      |
| T <sub>D</sub> OVP            | VDD OVP                      |                                 |      | 80   |      | uSec |
|                               | Debounce time                |                                 |      |      |      |      |
| V <sub>DD</sub> _Clamp        | V <sub>DD</sub> Zener Clamp  | $I(V_{DD}) = 5mA$               |      | 36   |      | V    |
|                               | Voltage                      |                                 |      |      |      |      |
| Feedback Input Se             | ction(FB Pin)                |                                 | I    |      |      |      |
| A <sub>VCS</sub>              | PWM Input Gain               | $\Delta V_{FB} / \Delta V_{cs}$ |      | 2.6  |      | V/V  |
| V <sub>FB</sub> Open          | V <sub>FB</sub> Open Voltage |                                 |      | 6    |      | V    |
| I <sub>FB</sub> _Short        | FB pin short circuit         | Short FB pin to GND,            |      | 0.80 |      | mA   |
|                               | current                      | measure current                 |      |      |      |      |
| V <sub>TH</sub> _0D           | Zero Duty Cycle FB           |                                 |      |      | 0.95 | V    |
|                               | Threshold Voltage            |                                 |      |      |      |      |
| V <sub>TH</sub> BM            | Burst Mode FB                |                                 |      | 1.9  |      | V    |
|                               | Threshold Voltage            |                                 |      |      |      |      |
| V <sub>TH</sub> _PL           | Power Limiting FB            |                                 |      | 4.4  |      | V    |
|                               | Threshold Voltage            |                                 |      |      |      |      |
| T <sub>D</sub> _PL            | Power limiting               |                                 |      | 80   |      | mSec |
|                               | Debounce Time                |                                 |      |      |      |      |
| Z <sub>FB</sub> IN            | Input Impedance              |                                 |      | 7.5  |      | Kohm |
| Current Sense Inpu            | it(Sense Pin)                |                                 |      |      |      | 1    |
| T_blanking                    | Sense Input Leading          |                                 |      | 300  |      | nS   |
|                               | Edge Blanking Time           |                                 |      |      |      |      |

# TY Semicondutor<sup>®</sup>



#### **Product specification**

# HT2279

| Z <sub>SENSE</sub> IN   | Sense Input         |                 |      | 39    |      | Kohm |
|-------------------------|---------------------|-----------------|------|-------|------|------|
|                         | Impedance           |                 |      |       |      |      |
| T <sub>D</sub> OC       | Over Current        | CL=1nf at GATE, |      | 120   |      | nSec |
|                         | Detection and       |                 |      |       |      |      |
|                         | Control Delay       |                 |      |       |      |      |
| V <sub>TH</sub> OC_0    | Current Limiting    | I(VIN) = 0uA    | 0.85 | 0.90  | 0.95 | V    |
|                         | Threshold at No     |                 |      |       |      |      |
|                         | Compensation        |                 |      |       |      |      |
| V <sub>TH</sub> OC_1    | Current Limiting    | I(VIN) = 150uA  |      | 0.81  |      | V    |
|                         | Threshold at        |                 |      |       |      |      |
|                         | Compensation        |                 |      |       |      |      |
| Oscillator              |                     |                 |      |       |      |      |
| F <sub>osc</sub>        | Normal Oscillation  |                 | 60   | 65    | 70   | KHZ  |
|                         | Frequency           |                 |      |       |      |      |
| ∆f_Temp                 | Frequency           | -20°C to 100°C  |      | 5     |      | %    |
|                         | Temperature         |                 |      |       |      |      |
|                         | Stability           |                 |      |       |      |      |
| ∆f_VDD                  | Frequency Voltage   | VDD = 12-24V    |      | 5     |      | %    |
|                         | Stability           |                 |      |       |      |      |
| F_BM                    | Burst Mode Base     |                 |      | 22    |      | KHZ  |
|                         | Frequency           |                 |      |       |      |      |
| DC_max                  | Maxmum Duty         |                 | 75   | 80    | 85   | %    |
|                         | Cycle               |                 |      |       |      |      |
| DC_min                  | Minimum Duty        |                 | -    | -     | 0    | %    |
|                         | Cycle               |                 |      |       |      |      |
| Gate Drive Outpu        | t                   |                 |      |       |      |      |
| VOL                     | Output Low Level    | lo = -20 mA     |      |       | 0.3  | V    |
| VOH                     | Output High Level   | lo = +20 mA     | 11   |       |      | V    |
| VG_Clamp                | Output Clamp        | VDD=20V         |      | 12    |      | V    |
|                         | Voltage Level       |                 |      |       |      |      |
| T_r                     | Output Rising Time  | CL = 1nf        |      | 200   |      | nSec |
| <br>T_f                 | Output Falling Time | CL = 1nf        |      | 50    |      | nSec |
| Over Temperature        |                     |                 |      |       |      |      |
| I_RT                    | Output Current of   |                 |      | 65    |      | uA   |
| _                       | RT pin              |                 |      |       |      |      |
| V <sub>TH</sub> OTP     | OTP Threshold       |                 | 1.0  | 1.065 | 1.13 | V    |
|                         | Voltage             |                 | -    |       | _    |      |
| V <sub>TH</sub> OTP_off | OTP Recovery        |                 |      | 1.165 |      | V    |
|                         | Threshold Voltage   |                 |      |       |      | -    |
|                         |                     |                 |      |       |      |      |





| T <sub>D</sub> OTP | OTP De-bounce          |          |   | 100 |   | uSec |
|--------------------|------------------------|----------|---|-----|---|------|
|                    | Time                   |          |   |     |   |      |
| V_RT_Open          | RT Pin Open            |          |   | 3.5 |   | V    |
|                    | Voltage                |          |   |     |   |      |
| Latch section      |                        |          |   |     |   | 1    |
| I_VDD_latch        | VDD current when latch | VDD=7.2V |   | 35  |   | uA   |
| VDD_latch_release  | De-latch voltage       |          | 5 | 6   | 7 | V    |

# **CHARACTERIZATION PLOTS**

 $(T_A = 25^{\circ}C, VDD=16V, if not otherwise noted)$ 



VDD Voltage (V)

VDD Startup Current vs Temperature











TY Semicondutor<sup>®</sup>

T

http://www.twtysemi.com

4008-318-123



### **OPERATION DESCRIPTION**

HT2279 is highly а integrated, high-performance current-mode PWM Controller chip. Applicable in high-power notebook power adapter Switching power supplies and switching power converter. Extremely low startup power Flow and operating current, and under light load or no load burst mode function, can effectively reduce the switching power supply system standby Power consumption and power conversion efficiency. improve Built-in synchronized slope compensation The LEB function of the feedback pin is not only can reduce the switching power supply Number of components of the system, but also increase the stability of the system to avoid Harmonic oscillation. HT2279 also offers a variety of comprehensive Recovery protection mode. The main features of functions described as follows:

• Startup Current and Start up Control

Startup current of HT2279 is designed to be extremely low at 6.5uA, so that VDD could be charged up above UVLO threshold level and device starts up quickly. A large value startup resistor can therefore be used to minimize the power loss, predigest the design of startup circuit and provides reliable startup in application. For the design of AC/DC adaptor with universal input range, a startup resistor of 2 M $\Omega$ , 1/8 W could be used together with a VDD capacitor to provide a fast startup and low power dissipation solution.

### • Operating Current

HT2279 has a low operating current (2.3mA). The low operating current, and the burst mode control circuit can effectively improve the conversion efficiency of the switching power supply; and can reduce the requirement of VDD hold capacitor.

#### • Soft-start

As soon as VDD reaches UVLO(on), the soft-start function operates, the peak current is then gradually increased from zero. Every restart attempt is followed by 4ms soft-start.

#### • Gate Drive

HT2279 Gate is connected to the Gate of an external MOSFET for power switch control. Too weak the gate drive strength results in higher conduction and switch loss of MOSFET while too strong gate drive output compromises the EMI. Good tradeoff is achieved through the built-in totem pole gate drive design with right output strength and dead time control. The low idle loss and good EMI system design is easier to achieve with this dedicated control scheme. An internal 12V clamp is added for MOSFET gate protection at higher than expected VDD input.



### • Over Temperature Protection

A NTC resistor in series with a regular resistor should connect between RT and GND for temperature sensing and protection. NTC resistor value becomes lower when the ambient temperature rises. With the fixed internal current IRT flowing through the resistors, the voltage at RT pin becomes lower at high temperature. The internal OTP circuit is triggered and shutdown the MOSFET when the sensed input voltage is lower than VTH OTP.

### Oscillator

The switching frequency is internal set to be 65KHz,so none external resistor is needed

# Internal synchronized slope compensation

Built-in slope compensation circuit adds voltage ramp onto the current sense input voltage for PWM generation. This greatly improves the close loop stability at CCM and prevents the sub-harmonic oscillation and thus reduces the output ripple voltage.

# • Current Sensing and Leading Edge Blanking

The HT2279 Internal cycle-by-cycle current limit function (cycle-by-cyclecurrent limiting).Switch current sense resistor input to the SENSE pin. Internal leading edge blanking circuit can eliminate the MOSFET is turned on the burr of the moment caused by the induced voltage due to snubber diode reverse recovery, the SENSE input of an external RC filter circuit eliminates the need for. Limiting in the blanking period are prohibited and can not turn off the external MOSFET. PWM duty cycle is determined by the current sense input voltage and the voltage of the FB input.

# • Frequency shuffling for EMI improvement

The frequency Shuffling/jittering (switching frequency modulation) is implemented in HT2279. The oscillation frequency is modulated with a internally generated random source so that the tone energy is evenly spread out. The spread spectrum minimizes the conduction band EMI and therefore eases the system design in meeting stringent EMI requirement.

### • Burst Mode Operation

At zero load or light load condition, most of the power dissipation in a switching mode power supply is from switching loss on the MOSFET transistor, the core loss of the transformer and the loss on the snubber circuit. The magnitude of power loss is in proportion to the number of switching events within a fixed period of time. Reducing switching events leads to the reduction on the power loss and thus conserves the energy.

HT2279 self adjusts the switching mode



# HT2279

according to the loading condition. At from no load to light/medium load condition, the FB input drops below burst mode threshold level (1.8V). Device enters Burst Mode control. The Gate drive output switches only when VDD voltage drops below a preset level and FB input is active to output an on state. Otherwise the gate drive remains at off stateto minimize the switching loss thus reduce thestandby power consumption to the greatest extend. The nature of high frequency switching also reduces the audio noise at any loading conditions.

### • Protection Controls

Good system reliability is achieved with HT2279's rich protection features including Cycle-by-Cycle current limiting (OCP), Load Protection (OLP), Over over temperature protection (OTP), on-chip VDD over voltage protection (OVP, optional) and under voltage lockout (UVLO). The OCP threshold value is self adjusted lower at higher current into VIN pin. This OCP threshold slope adjustment helps to compensate the increased output power limit at higher AC voltage caused by inherent Over-Current sensing and control delay. A constant output power limit is achieved with recommended OCP compensation scheme on HT2279. At output overload condition, FB voltage is biased higher. When FB input exceeds power limit threshold value for more than 80mS, control circuit reacts to turnoff the power MOSFET.

Similarly, control circuit shutdowns the power MOSFET when an Over Temperature condition is detected. HT2279 resumes the operation when temperature drops below the hysteresis value.

VDD is supplied with transformer auxiliary winding output. It is clamped when VDD is higher than 36V. MOSFET is shut down when VDD drops below UVLO(enter) limit and device enters power on startup sequence thereafter.

Optional latch can be select for OLP、OVP、 OTP. The recovery of the AC/DC system could only start by resetting internal latch when VDD voltage drops below VDD\_De-latch value. This could be achieved by unplugging/re-plugging of AC source





## PACKAGE MECHANICAL DATA

### SOP8 PACKAGE OUTLINE DIMENSIONS



| SYMBOL | INC   | HES       | MILLIMETERS |          | NOTES |
|--------|-------|-----------|-------------|----------|-------|
| SIMBOL | MIN   | MAX       | MIN         | MAX      | NOTES |
| A      | 0.188 | 0.197     | 4.80        | 5.00     | · 1   |
| В      | 0.149 | 0.158     | 3.80        | 4.00     | •     |
| C      | 0.228 | 0.244     | 5.80        | 6.20     | -     |
| D      | 0.050 | 0.050 BSC |             | 1.27 BSC |       |
| Е      | 0.013 | 0.020     | 0.33        | 0.51     | •     |
| F      | 0.004 | 0.010     | 0.10        | 0.25     | -     |
| Н      | 0.053 | 0.069     | 1.35        | 1.75     | •     |
| J      | 0.011 | 0.019     | 0.28        | 0.48     |       |
| K      | 0.007 | 0.010     | 0.19        | 0.25     | -     |
| М      | 0.016 | 0.050     | 0.40        | 1.27     |       |
| L      | 0.150 | 0.150 REF |             | 3.81 REF |       |
| e1     | 4     |           | 45°         |          | -     |
| а      | 00    | 80        | 00          | 80       | -     |



# DIP8 PACKAGE OUTLINE DIMENSIONS



| SYMBOL | INC             | INCHES    |                 | MILLIMETERS |       |  |
|--------|-----------------|-----------|-----------------|-------------|-------|--|
| SIMBOL | MIN             | MAX       | MIN             | MAX         | NOTES |  |
| Α      | -               | 0.200     | -               | 5.08        | -     |  |
| b1     | 0.014           | 0.023     | 0.36            | 0.58        | -     |  |
| b2     | 0.045           | 0.065     | 1.14            | 1.65        | -     |  |
| c1     | 0.008           | 0.015     | 0.20            | 0.38        | -     |  |
| D      | 0.355           | 0.400     | 9.02            | 10.16       | -     |  |
| E      | 0.220           | 0.310     | 5.59            | 7.87        | ÷     |  |
| e      | 0.100           | 0.100 BSC |                 | BSC         | -     |  |
| eA     | 0.300           | 0.300 BSC |                 | BSC         |       |  |
| L      | 0.125           | 0.200     | 3.18            | 5.08        | -     |  |
| Q      | 0.015           | 0.060     | 0.38            | 1.52        | ÷     |  |
| s1     | 0.005           | -         | 0.13            | -           | -     |  |
| α      | 90 <sup>0</sup> | 1050      | 90 <sup>0</sup> | 1050        |       |  |

TY Semicondutor<sup>®</sup>

TΥ