# Quad, 10-Bit *nano*DAC® with 2 ppm/°C Reference, SPI Interface **AD5317R Data Sheet** ### **FEATURES** Low drift 2.5 V reference: 2 ppm/°C typical Tiny package: 3 mm × 3 mm, 16-lead LFCSP Total unadjusted error (TUE): ±0.1% of FSR maximum Offset error: ±1.5 mV maximum Gain error: ±0.1% of FSR maximum High drive capability: 20 mA, 0.5 V from supply rails User selectable gain of 1 or 2 (GAIN pin) Reset to zero scale or midscale (RSTSEL pin) 1.8 V logic compatibility 50 MHz SPI with readback or daisy chain Low glitch: 0.5 nV-sec Robust 4 kV HBM and 1.5 kV FICDM ESD rating Low power: 3.3 mW at 3 V 2.7 V to 5.5 V power supply -40°C to +105°C temperature range ### **APPLICATIONS** Digital gain and offset adjustment **Programmable attenuators Industrial automation Data acquisition systems** ### **GENERAL DESCRIPTION** The AD5317R, a member of the nanoDAC® family, is a low power, quad, 10-bit buffered voltage output DAC. The device includes a 2.5 V, 2 ppm/°C internal reference (enabled by default) and a gain select pin giving a full-scale output of 2.5 V (gain = 1) or 5 V (gain = 2). The device operates from a single 2.7 V to 5.5 V supply, is guaranteed monotonic by design, and exhibits less than 0.1% FSR gain error and 1.5 mV offset error performance. The device is available in a 3 mm × 3 mm LFCSP and a TSSOP package. The AD5317R also incorporates a power-on reset circuit and a RSTSEL pin that ensures that the DAC outputs power up to zero scale or midscale and remain at that level until a valid write takes place. Each part contains a per-channel power-down feature that reduces the current consumption of the device to 4 μA at 3 V while in power-down mode. The AD5317R employs a versatile SPI interface that operates at clock rates up to 50 MHz and contains a $V_{\text{LOGIC}}$ pin intended for 1.8 V/3 V/5 V logic. #### FUNCTIONAL BLOCK DIAGRAM Table 1. Related Devices | Interface | Reference | 12-Bit | 10-Bit | |------------------|-----------|---------|---------------------| | SPI | Internal | AD5684R | | | | External | AD5684 | AD5317 <sup>1</sup> | | I <sup>2</sup> C | Internal | AD5694R | AD5316R | | | External | AD5694 | AD5316 | <sup>&</sup>lt;sup>1</sup> The AD5317 and AD5317R are not pin-to-pin or software compatible. ### **PRODUCT HIGHLIGHTS** 1. Precision DC Performance. Total unadjusted error: ±0.1% of FSR maximum Offset error: ±1.5 mV maximum Gain error: ±0.1% of FSR maximum 2. Low Drift 2.5 V On-Chip Reference. 2 ppm/°C typical temperature coefficient 5 ppm/°C maximum temperature coefficient 3. Two Package Options. 3 mm × 3 mm, 16-lead LFCSP 16-lead TSSOP Fax: 781.461.3113 ©2012 Analog Devices, Inc. All rights reserved. # **TABLE OF CONTENTS** | Features | 1 | |-------------------------------------------------|----| | Applications | 1 | | Functional Block Diagram | 1 | | General Description | 1 | | Product Highlights | 1 | | Revision History | 2 | | Specifications | 3 | | AC Characteristics | 5 | | Timing Characteristics | 6 | | Daisy-Chain and Readback Timing Characteristics | 7 | | Absolute Maximum Ratings | 9 | | ESD Caution | 9 | | Pin Configurations and Function Descriptions | 10 | | Typical Performance Characteristics | 11 | | Terminology | 17 | | Theory of Operation | 19 | | Digital-to-Analog Converter | 19 | | Transfer Function | 19 | | DAC Architecture | 19 | | Serial Interface | 20 | | Standalone Operation | 21 | | | Write and Update Commands | 21 | |---|---------------------------------|----| | | Daisy-Chain Operation | 21 | | | Readback Operation | 22 | | | Power-Down Operation | 22 | | | Load DAC (Hardware LDAC Pin) | 23 | | | LDAC Mask Register | 23 | | | Hardware Reset (RESET) | 24 | | | Reset Select Pin (RSTSEL) | 24 | | | Internal Reference Setup | 25 | | | Solder Heat Reflow | 25 | | | Long-Term Temperature Drift | 25 | | | Thermal Hysteresis | 25 | | ١ | pplications Information | 26 | | | Microprocessor Interfacing | 26 | | | AD5317R to ADSP-BF531 Interface | 26 | | | AD5317R to SPORT Interface | 26 | | | Layout Guidelines | 26 | | | Galvanically Isolated Interface | 27 | | ) | utline Dimensions | 28 | | | Ordering Guide | 28 | ## **REVISION HISTORY** 7/12—Revision 0: Initial Version # **SPECIFICATIONS** $V_{DD} = 2.7 \text{ V to } 5.5 \text{ V}; V_{REF} = 2.5 \text{ V}; 1.8 \text{ V} \leq V_{LOGIC} \leq 5.5 \text{ V}; \text{ all specifications } T_{MIN} \text{ to } T_{MAX} \text{, unless otherwise noted. } R_L = 2 \text{ k}\Omega; C_L = 200 \text{ pF.}$ Table 2. | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |----------------------------------------------|--------|-------|--------------------|----------|------------------------------------------------------------------------------------------------------| | STATIC PERFORMANCE <sup>1</sup> | | | | | | | Resolution | 10 | | | Bits | | | Relative Accuracy | | ±0.12 | ±0.5 | LSB | | | Differential Nonlinearity | | | ±0.5 | LSB | Guaranteed monotonic by design | | Zero-Code Error | | 0.4 | 1.5 | mV | All 0s loaded to DAC register | | Offset Error | | +0.1 | ±1.5 | mV | | | Full-Scale Error | | +0.01 | ±0.1 | % of FSR | All 1s loaded to DAC register | | Gain Error | | ±0.02 | ±0.1 | % of FSR | | | Total Unadjusted Error | | ±0.01 | ±0.1 | % of FSR | External reference; gain = 2; TSSOP | | | | | ±0.2 | % of FSR | Internal reference; gain = 1; TSSOP | | Offset Error Drift <sup>2</sup> | | ±1 | | μV/°C | | | Gain Temperature Coefficient <sup>2</sup> | | ±1 | | ppm | Of FSR/°C | | DC Power Supply Rejection Ratio <sup>2</sup> | | 0.15 | | mV/V | DAC code = midscale; $V_{DD} = 5 V \pm 10\%$ | | DC Crosstalk <sup>2</sup> | | ±2 | | μV | Due to single channel, full-scale output change | | | | ±3 | | μV/mA | Due to load current change | | | | ±2 | | μV | Due to power-down (per channel) | | OUTPUT CHARACTERISTICS <sup>2</sup> | | | | | | | Output Voltage Range | 0 | | $V_{REF}$ | V | Gain = 1 | | | 0 | | $2 \times V_{REF}$ | V | Gain = 2, see Figure 29 | | Capacitive Load Stability | | 2 | | nF | $R_1 = \infty$ | | | | 10 | | nF | $R_L = 1 \text{ k}\Omega$ | | Resistive Load <sup>3</sup> | 1 | | | kΩ | | | Load Regulation | | 80 | | μV/mA | $5 \text{ V} \pm 10\%$ , DAC code = midscale; $-30 \text{ mA} \le I_{\text{OUT}} \le +30 \text{ mA}$ | | | | 80 | | μV/mA | $3 \text{ V} \pm 10\%$ , DAC code = midscale; $-20 \text{ mA} \le I_{\text{OUT}} \le +20 \text{ mA}$ | | Short-Circuit Current⁴ | | 40 | | mA | | | Load Impedance at Rails <sup>5</sup> | | 25 | | Ω | See Figure 29 | | Power-Up Time | | 2.5 | | μs | Coming out of power-down mode; $V_{DD} = 5 \text{ V}$ | | REFERENCE OUTPUT | | | | | | | Output Voltage <sup>6</sup> | 2.4975 | | 2.5025 | V | At ambient | | Reference TC <sup>7, 8</sup> | | 2 | 5 | ppm/°C | See the Terminology section | | Output Impedance <sup>2</sup> | | 0.04 | | Ω | | | Output Voltage Noise <sup>2</sup> | | 12 | | μV p-p | 0.1 Hz to 10 Hz | | Output Voltage Noise Density <sup>2</sup> | | 240 | | nV/√Hz | At ambient; $f = 10 \text{ kHz}$ , $C_1 = 10 \text{ nF}$ | | Load Regulation, Sourcing <sup>2</sup> | | 20 | | μV/mA | At ambient | | Load Regulation, Sinking <sup>2</sup> | | 40 | | μV/mA | At ambient | | Output Current Load Capability <sup>2</sup> | | ±5 | | mA | $V_{DD} \ge 3 V$ | | Line Regulation <sup>2</sup> | | 100 | | μV/V | At ambient | | Long-Term Stability/Drift <sup>2</sup> | | 12 | | ppm | After 1000 hours at 125°C | | Thermal Hysteresis <sup>2</sup> | | 125 | | ppm | First cycle | | • | | 25 | | ppm | Additional cycles | | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |--------------------------------------|------------------------|------|------------------------|------|----------------------------------------------------------------------------| | LOGIC INPUTS <sup>2</sup> | | | | | | | Input Current | | | ±2 | μΑ | Per pin | | Input Low Voltage, V <sub>INL</sub> | | | $0.3 \times V_{LOGIC}$ | V | | | Input High Voltage, V <sub>INH</sub> | $0.7 \times V_{LOGIC}$ | | | V | | | Pin Capacitance | | 2 | | рF | | | LOGIC OUTPUTS (SDO) <sup>2</sup> | | | | | | | Output Low Voltage, V <sub>OL</sub> | | | 0.4 | V | $I_{SINK} = 200 \mu A$ | | Output High Voltage, V <sub>OH</sub> | $V_{LOGIC} - 0.4$ | | | V | $I_{SOURCE} = 200 \mu\text{A}$ | | Floating State Output | | 4 | | рF | | | Capacitance | | | | | | | POWER REQUIREMENTS | | | | | | | $V_{LOGIC}$ | 1.8 | | 5.5 | V | | | I <sub>LOGIC</sub> | | | 3 | μΑ | | | $V_{DD}$ | 2.7 | | 5.5 | V | Gain = 1 | | | $V_{REF} + 1.5$ | | 5.5 | V | Gain = 2 | | I <sub>DD</sub> | | | | | $V_{IH} = V_{DD'}, V_{IL} = GND, V_{DD} = 2.7 \text{ V to } 5.5 \text{ V}$ | | Normal Mode <sup>9</sup> | | 0.59 | 0.7 | mA | Internal reference off | | | | 1.1 | 1.3 | mA | Internal reference on, at full scale | | All Power-Down Modes 10 | | 1 | 4 | μΑ | -40°C to +85°C | | | | | 6 | μΑ | -40°C to +105°C | DC specifications tested with the outputs unloaded, unless otherwise noted. Upper dead band = 10 mV and exists only when $V_{REF} = V_{DD}$ with gain = 1 or when $V_{REF}/2$ = $V_{DD}$ with gain = 2. Linearity calculated using a reduced code range of 4 to 1020. <sup>2</sup> Guaranteed by design and characterization; not production tested. <sup>3</sup> Channel A and Channel B can have a combined output current of up to 30 mA. Similarly, Channel C and Channel D can have a combined output current of up to 30 mA up to a junction temperature of 110°C. $<sup>^{4}</sup>V_{DD} = 5$ V. The device includes current limiting that is intended to protect the device during temporary overload conditions. Junction temperature can be exceeded during current limit. Operation above the specified maximum operation junction temperature may impair device reliability. <sup>&</sup>lt;sup>5</sup> When drawing a load current at either rail, the output voltage headroom with respect to that rail is limited by the 25 Ω typical channel resistance of the output devices. For example, when sinking 1 mA, the minimum output voltage $= 25 \Omega \times 1$ mA = 25 mV (see Figure 29). <sup>6</sup> Initial accuracy presolder reflow is ±750 µV; output voltage includes the effects of preconditioning drift. See the Terminology section. <sup>&</sup>lt;sup>7</sup> Reference is trimmed and tested at two temperatures and is characterized from -40°C to +105°C. Reference temperature coefficient calculated as per the box method. See the Terminology section for more information. Interface inactive. All DACs active. DAC outputs unloaded. <sup>&</sup>lt;sup>10</sup> All DACs powered down. ### **AC CHARACTERISTICS** $V_{DD} = 2.7 \text{ V to } 5.5 \text{ V; } V_{REF} = 2.5 \text{ V; } R_L = 2 \text{ k}\Omega \text{ to GND; } C_L = 200 \text{ pF to GND; } 1.8 \text{ V} \leq V_{LOGIC} \leq 5.5 \text{ V; all specifications } T_{MIN} \text{ to } T_{MAX} \text{, unless T_{MIN} \text{ to } T_{MAX} \text{, unless \text$ otherwise noted.1 Table 3. | Parameter <sup>2</sup> | Min | Тур | Max | Unit | Test Conditions/Comments <sup>3</sup> | |----------------------------------|-----|------|-----|--------|------------------------------------------------------------| | Output Voltage Settling Time | | 5 | 7 | μs | 1/4 to 3/4 scale settling to ±1 LSB | | Slew Rate | | 8.0 | | V/µs | | | Digital-to-Analog Glitch Impulse | | 0.5 | | nV-sec | 1 LSB change around major carry | | Digital Feedthrough | | 0.13 | | nV-sec | | | Digital Crosstalk | | 0.1 | | nV-sec | | | Analog Crosstalk | | 0.2 | | nV-sec | | | DAC-to-DAC Crosstalk | | 0.3 | | nV-sec | | | Total Harmonic Distortion⁴ | | -80 | | dB | At ambient, BW = 20 kHz, $V_{DD}$ = 5 V, $f_{OUT}$ = 1 kHz | | Output Noise Spectral Density | | 300 | | nV/√Hz | DAC code = midscale, 10 kHz, gain = 2 | | Output Noise | | 6 | | μV p-p | 0.1 Hz to 10 Hz | <sup>&</sup>lt;sup>1</sup> Guaranteed by design and characterization, not production tested. <sup>2</sup> See the Terminology section. <sup>3</sup> Temperature range is −40°C to +105°C, typical @ 25°C. <sup>4</sup> Digitally generated sine wave @ 1 kHz. ### **TIMING CHARACTERISTICS** All input signals are specified with $t_R = t_F = 1$ ns/V (10% to 90% of $V_{DD}$ ) and timed from a voltage level of $(V_{IL} + V_{IH})/2$ . See Figure 2. $V_{DD} = 2.7$ V to 5.5 V, 1.8 V $\leq V_{LOGIC} \leq 5.5$ V; $V_{REF} = 2.5$ V. All specifications $T_{MIN}$ to $T_{MAX}$ , unless otherwise noted. Table 4. | | | $1.8 \text{ V} \le \text{V}_{\text{LOGIC}} < 2.7 \text{ V}$ | $2.7 \text{ V} \leq \text{V}_{\text{LOGIC}} \leq 5.5 \text{ V}$ | | |----------------------------------------|-----------------|-------------------------------------------------------------|-----------------------------------------------------------------|------| | Parameter <sup>1</sup> | Symbol | Min Max | Min Max | Unit | | SCLK Cycle Time | t <sub>1</sub> | 33 | 20 | ns | | SCLK High Time | t <sub>2</sub> | 16 | 10 | ns | | SCLK Low Time | t <sub>3</sub> | 16 | 10 | ns | | SYNC to SCLK Falling Edge Setup Time | t <sub>4</sub> | 15 | 10 | ns | | Data Setup Time | t <sub>5</sub> | 8 | 5 | ns | | Data Hold Time | t <sub>6</sub> | 8 | 5 | ns | | SCLK Falling Edge to SYNC Rising Edge | t <sub>7</sub> | 15 | 10 | ns | | Minimum SYNC High Time | t <sub>8</sub> | 20 | 20 | ns | | SYNC Falling Edge to SCLK Fall Ignore | t <sub>9</sub> | 16 | 10 | ns | | LDAC Pulse Width Low | t <sub>10</sub> | 25 | 15 | ns | | SCLK Falling Edge to LDAC Rising Edge | t <sub>11</sub> | 30 | 20 | ns | | SCLK Falling Edge to LDAC Falling Edge | t <sub>12</sub> | 20 | 20 | ns | | RESET Minimum Pulse Width Low | t <sub>13</sub> | 30 | 30 | ns | | RESET Pulse Activation Time | t <sub>14</sub> | 30 | 30 | ns | | Power-Up Time <sup>2</sup> | | 4.5 | 4.5 | μs | $<sup>^1</sup>$ Maximum SCLK frequency is 50 MHz at $V_{DD} = 2.7$ V to 5.5 V, 1.8 V $\leq V_{LOGIC} \leq V_{DD}$ . Guaranteed by design and characterization; not production tested. $^2$ Time to exit power-down to normal mode of AD5317R operation, $32^{nd}$ clock edge to 90% of DAC midscale value, with output unloaded. Figure 2. Serial Write Operation ### DAISY-CHAIN AND READBACK TIMING CHARACTERISTICS All input signals are specified with $t_R = t_F = 1$ ns/V (10% to 90% of $V_{DD}$ ) and timed from a voltage level of $(V_{IL} + V_{IH})/2$ . See Figure 4 and Figure 5. $V_{DD} = 2.7$ V to 5.5 V, 1.8 V $\leq V_{LOGIC} \leq$ 5.5 V; $V_{REF} = 2.5$ V. All specifications $T_{MIN}$ to $T_{MAX}$ , unless otherwise noted. Table 5. | | | 1.8 | $1.8 \text{ V} \le \text{V}_{\text{LOGIC}} < 2.7 \text{ V}$ | | $2.7 \text{ V} \leq \text{V}_{\text{LOGIC}} \leq 5.5 \text{ V}$ | | |---------------------------------------|-----------------|-----|-------------------------------------------------------------|-----|-----------------------------------------------------------------|------| | Parameter <sup>1</sup> | Symbol | Min | Max | Min | Max | Unit | | SCLK Cycle Time | t <sub>1</sub> | 66 | | 40 | | ns | | SCLK High Time | t <sub>2</sub> | 33 | | 20 | | ns | | SCLK Low Time | t <sub>3</sub> | 33 | | 20 | | ns | | SYNC to SCLK Falling Edge | t <sub>4</sub> | 33 | | 20 | | ns | | Data Setup Time | t <sub>5</sub> | 5 | | 5 | | ns | | Data Hold Time | t <sub>6</sub> | 5 | | 5 | | ns | | SCLK Falling Edge to SYNC Rising Edge | t <sub>7</sub> | 15 | | 10 | | ns | | Minimum SYNC High Time | t <sub>8</sub> | 60 | | 30 | | ns | | Minimum SYNC High Time | t <sub>9</sub> | 60 | | 30 | | ns | | SDO Data Valid from SCLK Rising Edge | t <sub>10</sub> | | 36 | | 25 | ns | | SCLK Falling Edge to SYNC Rising Edge | t <sub>11</sub> | 15 | | 10 | | ns | | SYNC Rising Edge to SCLK Rising Edge | t <sub>12</sub> | 15 | | 10 | | ns | $<sup>^{1}\</sup>text{Maximum SCLK frequency is 25 MHz or 15 MHz at V}_{\text{DD}} = 2.7\text{ V to } 5.5\text{ V}, 1.8\text{ V} \leq \text{V}_{\text{LOGIC}} \leq \text{V}_{\text{DD}}. \\ \text{Guaranteed by design and characterization; not production tested.}$ ### **Circuit and Timing Diagrams** Figure 3. Load Circuit for Digital Output (SDO) Timing Specifications Figure 4. Daisy-Chain Timing Diagram Figure 5. Readback Timing Diagram # **ABSOLUTE MAXIMUM RATINGS** $T_A = 25$ °C, unless otherwise noted. Table 6. | Parameter | Rating | |----------------------------------------|-----------------------------------------------| | V <sub>DD</sub> to GND | -0.3 V to +7 V | | V <sub>LOGIC</sub> to GND | −0.3 V to +7 V | | V <sub>OUT</sub> to GND | $-0.3 \text{ V to V}_{DD} + 0.3 \text{ V}$ | | V <sub>REF</sub> to GND | $-0.3 \text{ V to V}_{DD} + 0.3 \text{ V}$ | | Digital Input Voltage to GND | $-0.3 \text{ V to V}_{LOGIC} + 0.3 \text{ V}$ | | Operating Temperature Range | −40°C to +105°C | | Storage Temperature Range | −65°C to +150°C | | Junction Temperature | 125°C | | 16-Lead TSSOP, θ <sub>JA</sub> Thermal | 112.6°C/W | | Impedance, 0 Airflow (4-Layer Board) | | | 16-Lead LFCSP, θ <sub>JA</sub> Thermal | 70°C/W | | Impedance, 0 Airflow (4-Layer Board) | | | Reflow Soldering Peak | 260°C | | Temperature, Pb Free (J-STD-020) | | | ESD | | | HBM <sup>1</sup> | 4 kV | | FICDM | 1.5 kV | <sup>&</sup>lt;sup>1</sup> Human body model (HBM) classification. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **ESD CAUTION** **ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. # PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS Figure 7. 16-Lead TSSOP Pin Configuration **Table 7. Pin Function Descriptions** | F | Pin No. | | | |-------|---------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LFCSP | TSSOP | Mnemonic | Description | | 1 | 3 | V <sub>OUT</sub> A | Analog Output Voltage from DAC A. The output amplifier has rail-to-rail operation. | | 2 | 4 | GND | Ground Reference Point for All Circuitry on the Part. | | 3 | 5 | $V_{DD}$ | Power Supply Input. This part can be operated from 2.7 V to 5.5 V, and the supply should be decoupled with a 10 $\mu$ F capacitor in parallel with a 0.1 $\mu$ F capacitor to GND. | | 4 | 6 | V <sub>OUT</sub> C | Analog Output Voltage from DAC C. The output amplifier has rail-to-rail operation. | | 5 | 7 | $V_{OUT}D$ | Analog Output Voltage from DAC D. The output amplifier has rail-to-rail operation. | | 6 | 8 | SDO | Serial Data Output. Can be used to daisy-chain a number of AD5317R devices together or can be used for readback. The serial data is transferred on the rising edge of SCLK and is valid on the falling edge of the clock. | | 7 | 9 | LDAC | LDAC can be operated in two modes, asynchronously and synchronously. Pulsing this pin low allows any or all DAC registers to be updated if the input registers have new data. This allows all DAC outputs to be simultaneously updated. This pin can also be tied permanently low. | | 8 | 10 | GAIN | Span Set Pin. When this pin is tied to GND, all four DAC outputs have a span of 0 V to $V_{REF}$ . When this pin is tied to $V_{DD}$ , all four DAC outputs have a span of 0 V to 2 $\times$ $V_{REF}$ . | | 9 | 11 | $V_{LOGIC}$ | Digital Power Supply. Voltage ranges from 1.8 V to 5.5 V. | | 10 | 12 | SCLK | Serial Clock Input. Data is clocked into the input shift register on the falling edge of the serial clock input. Data can be transferred at rates of up to 50 MHz. | | 11 | 13 | SYNC | Active Low Control Input. This is the frame synchronization signal for the input data. When SYNC goes low, data is transferred in on the falling edges of the next 24 clocks. | | 12 | 14 | SDIN | Serial Data Input. This device has a 24-bit input shift register. Data is clocked into the register on the falling edge of the serial clock input. | | 13 | 15 | RESET | Asynchronous Reset Input. The RESET input is falling edge sensitive. When RESET is low, all LDAC pulses are ignored. When RESET is activated, the input register and the DAC register are updated with zero scale or midscale, depending on the state of the RSTSEL pin. | | 14 | 16 | RSTSEL | Power-On Reset Pin. Tying this pin to GND powers up all four DACs to zero scale. Tying this pin to V <sub>DD</sub> powers up all four DACs to midscale. | | 15 | 1 | V <sub>REF</sub> | Reference Voltage. The AD5317R has a common reference pin. When using the internal reference, this is the reference output pin. When using an external reference, this is the reference input pin. The default for this pin is as a reference output. | | 16 | 2 | $V_{OUT}B$ | Analog Output Voltage from DAC B. The output amplifier has rail-to-rail operation. | | 17 | N/A | EPAD | Exposed Pad. The exposed pad must be tied to GND. | # TYPICAL PERFORMANCE CHARACTERISTICS Figure 8. Internal Reference Voltage vs. Temperature (Grade B) Figure 9. Reference Output Temperature Drift Histogram Figure 10. Reference Long-Term Stability/Drift Figure 11. Internal Reference Noise Spectral Density vs. Frequency Figure 12. Internal Reference Noise, 0.1 Hz to 10 Hz Figure 13. Internal Reference Voltage vs. Load Current Figure 14. Internal Reference Voltage vs. Supply Voltage Figure 15. INL Figure 16. DNL Figure 17. INL Error and DNL Error vs. Temperature Figure 18. INL Error and DNL Error vs. $V_{REF}$ Figure 19. INL Error and DNL Error vs. Supply Voltage Figure 20. Gain Error and Full-Scale Error vs. Temperature Figure 21. Zero-Code Error and Offset Error vs. Temperature Figure 22. Gain Error and Full-Scale Error vs. Supply Voltage Figure 23. Zero-Code Error and Offset Error vs. Supply Voltage Figure 24. TUE vs. Temperature Figure 25. TUE vs. Supply Voltage, Gain = 1 Figure 26. TUE vs. Code Figure 27. $I_{DD}$ Histogram with External Reference, 5 V Figure 28. $I_{\rm DD}$ Histogram with Internal Reference, $V_{\rm REF}$ = 2.5 V, Gain = 2 Figure 29. Headroom/Footroom vs. Load Current Figure 30. Source and Sink Capability at 5 V Figure 31. Source and Sink Capability at 3 V Figure 32. Supply Current vs. Temperature Figure 33. Settling Time, 5 V Figure 34. Power-On Reset to 0 V Figure 35. Exiting Power-Down to Midscale Figure 36. Digital-to-Analog Glitch Impulse Figure 37. Analog Crosstalk, Channel A Figure 38. 0.1 Hz to 10 Hz Output Noise Plot, External Reference Figure 39. 0.1 Hz to 10 Hz Output Noise Plot, 2.5 V Internal Reference Figure 40. Noise Spectral Density Figure 41. Total Harmonic Distortion @ 1 kHz Figure 42. Settling Time vs. Capacitive Load ## **TERMINOLOGY** ### Relative Accuracy or Integral Nonlinearity (INL) For the DAC, relative accuracy or integral nonlinearity is a measurement of the maximum deviation, in LSBs, from a straight line passing through the endpoints of the DAC transfer function. A typical INL vs. code plot is shown in Figure 15. ### Differential Nonlinearity (DNL) Differential nonlinearity is the difference between the measured change and the ideal 1 LSB change between any two adjacent codes. A specified differential nonlinearity of $\pm 1$ LSB maximum ensures monotonicity. This DAC is guaranteed monotonic by design. A typical DNL vs. code plot can be seen in Figure 16. ### **Zero-Code Error** Zero-code error is a measurement of the output error when zero code (0x0000) is loaded to the DAC register. Ideally, the output should be 0 V. The zero-code error is always positive in the AD5317R because the output of the DAC cannot go below 0 V due to a combination of the offset errors in the DAC and the output amplifier. Zero-code error is expressed in mV. A plot of zero-code error vs. temperature can be seen in Figure 21. ### **Full-Scale Error** Full-scale error is a measurement of the output error when full-scale code (0xFFFF) is loaded to the DAC register. Ideally, the output should be $V_{\rm DD}-1$ LSB. Full-scale error is expressed in percent of full-scale range (% of FSR). A plot of full-scale error vs. temperature can be seen in Figure 20. ### **Gain Error** Gain error is a measurement of the span error of the DAC. It is the deviation in slope of the DAC transfer characteristic from the ideal expressed as % of FSR. ### **Offset Error Drift** Offset error drift is a measurement of the change in offset error with a change in temperature. It is expressed in $\mu V/^{\circ}C$ . ### **Gain Temperature Coefficient** Gain temperature coefficient is a measurement of the change in gain error with changes in temperature. It is expressed in ppm of FSR/°C. #### **Offset Error** Offset error is a measurement of the difference between $V_{\text{OUT}}$ (actual) and $V_{\text{OUT}}$ (ideal) expressed in mV in the linear region of the transfer function. Offset error is measured on the AD5317R with Code 4 loaded to the DAC register. It can be negative or positive. ### DC Power Supply Rejection Ratio (PSRR) DC PSRR indicates how the output of the DAC is affected by changes in the supply voltage. PSRR is the ratio of the change in $V_{\rm OUT}$ to a change in $V_{\rm DD}$ for full-scale output of the DAC. It is measured in mV/V. $V_{\rm REF}$ is held at 2.5 V, and $V_{\rm DD}$ is varied by $\pm 10\%$ . ### **Output Voltage Settling Time** This is the amount of time it takes for the output of a DAC to settle to a specified level for a ¼ to ¾ full-scale input change and is measured from the rising edge of SYNC. ### Digital-to-Analog Glitch Impulse Digital-to-analog glitch impulse is the impulse injected into the analog output when the input code in the DAC register changes state. It is normally specified as the area of the glitch in nV-sec and is measured when the digital input code is changed by 1 LSB at the major carry transition (0x7FFF to 0x8000) (see Figure 36). ### Digital Feedthrough Digital feedthrough is a measurement of the impulse injected into the analog output of the DAC from the digital inputs of the DAC, but is measured when the DAC output is not updated. It is specified in nV-sec and measured with a full-scale code change on the data bus, that is, from all 0s to all 1s and vice versa. ### **Noise Spectral Density** This is a measurement of the internally generated random noise. Random noise is characterized as a spectral density $(nV/\sqrt{Hz})$ . It is measured by loading the DAC to midscale and measuring noise at the output. It is measured in $nV/\sqrt{Hz}$ . A plot of noise spectral density is shown in Figure 40. ### DC Crosstalk DC crosstalk is the dc change in the output level of one DAC in response to a change in the output of another DAC. It is measured with a full-scale output change on one DAC (or soft power-down and power-up) while monitoring another DAC kept at midscale. It is expressed in $\mu V$ . DC crosstalk due to load current change is a measurement of the impact that a change in load current on one DAC has on another DAC kept at midscale. It is expressed in $\mu V/mA$ . ### **Digital Crosstalk** Digital crosstalk is the glitch impulse transferred to the output of one DAC at midscale in response to a full-scale code change (all 0s to all 1s and vice versa) in the input register of another DAC. It is measured in standalone mode and is expressed in nV-sec. ### **Analog Crosstalk** Analog crosstalk is the glitch impulse transferred to the output of one DAC due to a change in the output of another DAC. It is measured by loading one of the input registers with a full-scale code change (all 0s to all 1s and vice versa). Then execute a software LDAC and monitor the output of the DAC whose digital code was not changed. The area of the glitch is expressed in nV-sec. ### **DAC-to-DAC Crosstalk** DAC-to-DAC crosstalk is the glitch impulse transferred to the output of one DAC in response to a digital code change and subsequent analog output change of another DAC. It is measured by loading one channel with a full-scale code change (all 0s to all 1s and vice versa) using the write to and update commands while monitoring the output of another channel that is at midscale. The energy of the glitch is expressed in nV-sec. ### **Total Harmonic Distortion (THD)** THD is the difference between an ideal sine wave and its attenuated version using the DAC. The sine wave is used as the reference for the DAC, and the THD is a measurement of the harmonics present on the DAC output. It is measured in dB. ### **Voltage Reference TC** Voltage reference TC is a measurement of the change in the reference output voltage with a change in temperature. The reference TC is calculated using the box method, which defines the TC as the maximum change in the reference output over a given temperature range expressed in ppm/°C, as follows: $$TC = \left[ \frac{V_{REFmax} - V_{REFmin}}{V_{REFnom} \times TempRange} \right] \times 10^{6}$$ where: $V_{\it REFmax}$ is the maximum reference output measured over the total temperature range. $V_{\it REEmin}$ is the minimum reference output measured over the total temperature range. $V_{REFnom}$ is the nominal reference output voltage, 2.5 V. *TempRange* is the specified temperature range of $-40^{\circ}$ C to $+105^{\circ}$ C. # THEORY OF OPERATION DIGITAL-TO-ANALOG CONVERTER The AD5317R is a quad, 10-bit, serial input, voltage output DAC with an internal reference. The part operates from supply voltages of 2.7 V to 5.5 V. Data is written to the AD5317R in a 24-bit word format via a 3-wire serial interface. The AD5317R incorporates a power-on reset circuit to ensure that the DAC output powers up to a known output state. The device also has a software power-down mode that reduces the typical current consumption to typically 4 $\mu A$ . ### TRANSFER FUNCTION The internal reference is on by default. Because the input coding to the DAC is straight binary, the ideal output voltage when using an external reference is given by $$V_{OUT} = V_{REF} \times Gain \left[ \frac{D}{2^N} \right]$$ where: *D* is the decimal equivalent of the binary code that is loaded to the DAC register as follows: 0 to 1023 for the 10-bit device. *N* is the DAC resolution (10-bits). *Gain* is the gain of the output amplifier and is set to 1 by default. The gain can be set to $\times 1$ or $\times 2$ using the gain select pin. When this pin is tied to GND, all four DAC outputs have a span from 0 V to $V_{REF}$ . When this pin is tied to $V_{DD}$ , all four DAC outputs have a span of 0 V to $2 \times V_{REF}$ . ### **DAC ARCHITECTURE** The DAC architecture consists of a string DAC followed by an output amplifier. Figure 43 shows a block diagram of the DAC architecture. Figure 43. Single DAC Channel Architecture Block Diagram The resistor string structure is shown in Figure 44. It is a string of resistors, each of Value R. The code loaded to the DAC register determines the node on the string where the voltage is to be tapped off and fed into the output amplifier. The voltage is tapped off by closing one of the switches connecting the string to the amplifier. Because the DAC is a string of resistors, it is guaranteed monotonic. Figure 44. Resistor String Structure ### **Output Amplifiers** The output buffer amplifier can generate rail-to-rail voltages on its output, which gives an output range of 0 V to $V_{\rm DD}$ . The actual range depends on the value of $V_{\rm REF}$ , the GAIN pin, offset error, and gain error. The GAIN pin selects the gain of the output. - If this pin is tied to GND, all four outputs have a gain of 1, and the output range is 0 V to $V_{\text{REF}}$ . - If this pin is tied to $V_{DD}$ , all four outputs have a gain of 2, and the output range is 0 V to 2 × $V_{RFF}$ . The output amplifiers are capable of driving a load of 1 k $\Omega$ in parallel with 2 nF to GND. The slew rate is 0.8 V/ $\mu$ s with a $^{1}$ 4 to $^{3}$ 4 scale settling time of 5 $\mu$ s. ### **SERIAL INTERFACE** The AD5317R has a 3-wire serial interface (SYNC, SCLK, and SDIN) that is compatible with SPI, QSPI<sup>™</sup>, and MICROWIRE¬ interface standards as well as most DSPs. See Figure 2 for a timing diagram of a typical write sequence. The AD5317R contain an SDO pin to allow the user to daisy-chain multiple devices together (see the Daisy-Chain Operation section) or for readback. ### **Input Shift Register** The input shift register of the AD5317R is 24 bits wide. Data is loaded MSB first (DB23) and the first four bits are the command bits, C3 to C0 (see Table 8), followed by the 4-bit DAC address bits, DAC A, DAC B, DAC C, DAC D (see Table 9), and finally the data-word. The data-word comprises the 10-bit input code, followed by six don't care bits (see Figure 45). These data bits are transferred to the input register on the 24 falling edges of SCLK and are updated on the rising edge of SYNC. Commands can be executed on individual DAC channels, combined DAC channels, or on all DAC channels, depending on the address bits selected (see Table 9). **Table 8. Command Bit Definitions** | Command | | | | | |---------|----|------------|----|--------------------------------------------------------------------| | C3 | C2 | <b>C</b> 1 | CO | Description | | 0 | 0 | 0 | 0 | No operation | | 0 | 0 | 0 | 1 | Write to Input Register n (dependent on $\overline{\text{LDAC}}$ ) | | 0 | 0 | 1 | 0 | Update DAC Register n with contents of Input<br>Register n | | 0 | 0 | 1 | 1 | Write to and update DAC Channel n | | 0 | 1 | 0 | 0 | Power down/power up DAC | | 0 | 1 | 0 | 1 | Hardware LDAC mask register | | 0 | 1 | 1 | 0 | Software reset (power-on reset) | | 0 | 1 | 1 | 1 | Internal reference setup register | | 1 | 0 | 0 | 0 | Set up DCEN register (daisy-chain enable) | | 1 | 0 | 0 | 1 | Set up readback register (readback enable) | | 1 | 0 | 1 | 0 | Reserved | | | | | | Reserved | | 1 | 1 | 1 | 1 | Reserved | Table 9. Address Bits and Selected DACs | | Addre | ss Bits | | | |-------|-------|---------|-------|-----------------------------------| | DAC D | DACC | DAC B | DAC A | Selected DAC Channel <sup>1</sup> | | 0 | 0 | 0 | 1 | DAC A | | 0 | 0 | 1 | 0 | DAC B | | 0 | 1 | 0 | 0 | DACC | | 1 | 0 | 0 | 0 | DAC D | | 0 | 0 | 1 | 1 | DAC A and DAC B | | 1 | 1 | 1 | 1 | All DACs | <sup>&</sup>lt;sup>1</sup> Any combination of DAC channels can be selected using the address bits. Figure 45. AD5317R Input Shift Register Contents ### STANDALONE OPERATION The write sequence begins by bringing the $\overline{SYNC}$ line low. Data from the SDIN line is clocked into the 24-bit input shift register on the falling edge of SCLK. After the last of the 24 data bits is clocked in, $\overline{SYNC}$ should be brought high. The programmed function is then executed, that is, an $\overline{LDAC}$ -dependent change in DAC register contents and/or a change in the mode of operation. If $\overline{SYNC}$ is taken high before the 24<sup>th</sup> clock, invalid data may be loaded to the DAC. $\overline{SYNC}$ must be brought high for a minimum of 20 ns (single channel, see $t_8$ in Figure 2) before the next write sequence so that a falling edge of $\overline{SYNC}$ can initiate the next write sequence. $\overline{SYNC}$ should be idled at the rails between write sequences for even lower power operation of the part. The $\overline{SYNC}$ line is kept low for 24 falling edges of SCLK, and the DAC is updated on the rising edge of $\overline{SYNC}$ . After the data is transferred into the input register of the addressed DAC, all DAC registers and outputs can be updated by taking LDAC low while the SYNC line is high. ### WRITE AND UPDATE COMMANDS ### Write to Input Register n (Dependent on LDAC) Command 0001 allows the user to write to each DAC's dedicated input register individually. When $\overline{\text{LDAC}}$ is low, the input register is transparent (if not controlled by the $\overline{\text{LDAC}}$ mask register). ### Update DAC Register n with Contents of Input Register n Command 0010 loads the DAC registers/outputs with the contents of the input registers selected and updates the DAC outputs directly. # Write to and Update DAC Channel n (Independent of LDAC) Command 0011 allows the user to write to the DAC registers and update the DAC outputs directly. ### **DAISY-CHAIN OPERATION** For systems that contain several DACs, the SDO pin can be used to daisy-chain several devices together. This function is enabled through a software executable daisy-chain enable (DCEN) command. Command 1000 is reserved for this DCEN function (see Table 8). The daisy-chain mode is enabled by setting Bit DB0 in the DCEN register. The default setting is standalone mode, where DB0 = 0. Table 10 shows how the state of the bit corresponds to the mode of operation of the device. Table 10. Daisy-Chain Enable (DCEN) Register | DB0 | Description | |-----|---------------------------| | 0 | Standalone mode (default) | | 1 | DCEN mode | Figure 46. Daisy-Chaining the AD5317R The SCLK pin is continuously applied to the input shift register when SYNC is low. If more than 24 clock pulses are applied, the data ripples out of the input shift register and appears on the SDO line. This data is clocked out on the rising edge of SCLK and is valid on the falling edge. By connecting the SDO line to the SDIN input on the next DAC in the chain, a daisy-chain interface is constructed. Each DAC in the system requires 24 clock pulses. Therefore, the total number of clock cycles must equal 24 × N, where N is the total number of devices that are updated. If SYNC is taken high at a clock that is not a multiple of 24, invalid data may be loaded to the DAC. When the serial transfer to all devices is complete, SYNC is taken high. This latches the input data in each device in the daisy chain and prevents any further data from being clocked into the input shift register. The serial clock can be a continuous or a gated clock. A continuous SCLK source can be used only if SYNC can be held low for the correct number of clock cycles. In gated clock mode, a burst clock containing the exact number of clock cycles must be used, and SYNC must be taken high after the final clock to latch the data. ### READBACK OPERATION Readback mode is invoked through a software executable readback command. If the SDO output is disabled via the daisy-chain mode disable bit in the control register, it is automatically enabled for the duration of the read operation, after which it is disabled again. Command 1001 is reserved for the readback function. This command, in association with selecting one of the address bits, DAC A to DAC D, selects the register to read. Note that only one DAC register can be selected during readback. The remaining three address bits must be set to Logic 0. The remaining data bits in the write sequence are don't care bits. If more than one or no bits are selected, DAC Channel A is read back by default. During the next SPI write, the data appearing on the SDO output contains the data from the previously addressed register. For example, to read back the DAC register for Channel A, the following sequence should be implemented: - Write 0x900000 to the AD5317R input register. This configures the part for read mode with the DAC register of Channel A selected. Note that all data bits, DB15 to DB0, are don't care bits. - Follow this with a second write, a NOP condition, 0x000000. During this write, the data from the register is clocked out on the SDO line. DB23 to DB20 contain undefined data, and the last 16 bits contain the DB19 to DB4 DAC register contents. ### **POWER-DOWN OPERATION** The AD5317R provides three separate power-down modes. Command 0100 is designated for the power-down function (see Table 8). These power-down modes are software programmable by setting eight bits, Bit DB7 to Bit DB0, in the input shift register. There are two bits associated with each DAC channel. Table 11 shows how the state of the two bits corresponds to the mode of operation of the device. Table 11. Modes of Operation | Operating Mode | PDx1 | PDx0 | |-----------------------|------|------| | Normal Operation | 0 | 0 | | Power-Down Modes | | | | 1 k $\Omega$ to GND | 0 | 1 | | 100 k $\Omega$ to GND | 1 | 0 | | Three-State | 1 | 1 | Any or all DACs (DAC A to DAC D) can be powered down to the selected mode by setting the corresponding bits. See Table 12 for the contents of the input shift register during the power-down/power-up operation. When both Bit PDx1 and Bit PDx0 (where x is the channel selected) in the input shift register are set to 0, the part works normally with its normal power consumption of 1.1 mA at 5 V. However, for the three power-down modes, the supply current falls to 4 $\mu A$ at 5 V. Not only does the supply current fall, but the output stage is also internally switched from the output of the amplifier to a resistor network of known values. This has the advantage that the output impedance of the part is known while the part is in power-down mode. There are three different power-down options (see Table 11). The output is connected internally to GND through either a 1 $k\Omega$ or a 100 $k\Omega$ resistor, or it is left open-circuited (three-state). The output stage is illustrated in Figure 47. Figure 47. Output Stage During Power-Down The bias generator, output amplifier, resistor string, and other associated linear circuitry are shut down when the power-down mode is activated. However, the contents of the DAC registers are unaffected when in power-down. The DAC registers can be updated while the device is in power-down mode. The time required to exit power-down is typically 4.5 $\mu s$ for $V_{\rm DD}$ = 5 V. Table 12. 24-Bit Input Shift Register Contents for Power-Down/Power-Up Operation<sup>1</sup> | | 1 0 | | | | | | | | | | | | | |-------------------------|------|---------------------------|------|--------------|-------------------|------|----------------|------------------|------|------------------|----------------|------|--------------| | DB23 | DB22 | DB21 | DB20 | DB19 to DB16 | DB15<br>to<br>DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0<br>(LSB) | | 0 | 1 | 0 | 0 | Х | Χ | PDD1 | PDD0 | PDC1 | PDC0 | PDB1 | PDB0 | PDA1 | PDA0 | | Command bits (C3 to C0) | | Address bits (don't care) | | - | -Down<br>DAC D | | -Down<br>DAC C | Power-<br>Select | | Power-<br>Select | -Down<br>DAC A | | | <sup>&</sup>lt;sup>1</sup> X = don't care. ### **LOAD DAC (HARDWARE LDAC PIN)** The AD5317R DAC has double buffered interfaces consisting of two banks of registers: input registers and DAC registers. The user can write to any combination of the input registers. Updates to the DAC register are controlled by the LDAC pin. Figure 48. Simplified Diagram of Input Loading Circuitry for a Single DAC ## Instantaneous DAC Updating (LDAC Held Low) LDAC is held low while data is clocked into the input register using Command 0001. Both the addressed input register and the DAC register are updated on the rising edge of SYNC and the output begins to change (see Table 14). ## Deferred DAC Updating (LDAC Is Pulsed Low) LDAC is held high while data is clocked into the input register using Command 0001. All DAC outputs are asynchronously updated by taking LDAC low after SYNC has been taken high. The update now occurs on the falling edge of LDAC. ### **LDAC MASK REGISTER** Command 0101 is reserved for the software $\overline{\text{LDAC}}$ function. Address bits are ignored. Writing to the DAC using Command 0101 loads the 4-bit $\overline{\text{LDAC}}$ register (DB3 to DB0). The default for each channel is 0; that is, the $\overline{\text{LDAC}}$ pin works normally. Setting the bits to 1 forces this DAC channel to ignore transitions on the $\overline{\text{LDAC}}$ pin, regardless of the state of the hardware $\overline{\text{LDAC}}$ pin. This flexibility is useful in applications where the user wishes to select which channels respond to the $\overline{\text{LDAC}}$ pin. The $\overline{LDAC}$ mask register gives the user extra flexibility and control over the hardware $\overline{LDAC}$ pin (see Table 13). Setting the $\overline{LDAC}$ bits (DB3 to DB0) to 0 for a DAC channel means that this channel's update is controlled by the hardware $\overline{LDAC}$ pin. Table 13. LDAC Overwrite Definition | Load LDAC | Register | | |---------------------------|-----------------------|---------------------------------------------------------------------------------| | LDAC Bits<br>(DB3 to DB0) | LDAC Pin | LDAC Operation | | 0 | 1 or 0 | Determined by the $\overline{\text{LDAC}}$ pin. | | 1 | <b>X</b> <sup>1</sup> | DAC channels are updated and override the LDAC pin. DAC channels see LDAC as 1. | <sup>&</sup>lt;sup>1</sup> X = don't care. Table 14. Write Commands and LDAC Pin Truth Table 1 | Command | Description | Hardware LDAC Pin State | Input Register<br>Contents | DAC Register Contents | |---------|------------------------------------------------------------|-------------------------|----------------------------|--------------------------------------| | Command | Description | riii State | Contents | DAC Register Contents | | 0001 | Write to Input Register n (dependent on LDAC) | $V_{LOGIC}$ | Data update | No change (no update) | | | | GND <sup>2</sup> | Data update | Data update | | 0010 | Update DAC Register n with contents of Input<br>Register n | V <sub>LOGIC</sub> | No change | Updated with input register contents | | | | GND | No change | Updated with input register contents | | 0011 | Write to and update DAC Channel n | V <sub>LOGIC</sub> | Data update | Data update | | | | GND | Data update | Data update | A high to low hardware LDAC pin transition always updates the contents of the DAC register with the contents of the input register on channels that are not masked (blocked) by the LDAC mask register. <sup>&</sup>lt;sup>2</sup> When LDAC is permanently tied low, the LDAC mask bits are ignored. ### HARDWARE RESET (RESET) RESET is an active low reset that allows the outputs to be cleared to either zero scale or midscale. The clear code value is user selectable via the $\overline{RESET}$ select pin. It is necessary to keep $\overline{RESET}$ low for a minimum of 30 ns to complete the operation (see Figure 2). When the $\overline{RESET}$ signal is returned high, the output remains at the cleared value until a new value is programmed. The outputs cannot be updated with a new value while the $\overline{RESET}$ pin is low. There is also a software executable reset function that resets the DAC to the power-on reset code. Command 0110 is designated for this software reset function (see Table 8). Any events on $\overline{LDAC}$ or $\overline{RESET}$ during power-on reset are ignored. ### **RESET SELECT PIN (RSTSEL)** The AD5317R contains a power-on reset circuit that controls the output voltage during power-up. By connecting the RSTSEL pin low, the output powers up to zero scale. Note that this is outside the linear region of the DAC. By connecting the RSTSEL pin high, $\rm V_{\rm OUT}$ powers up to midscale. The output remains powered up at this level until a valid write sequence is made to the DAC. ### INTERNAL REFERENCE SETUP By default, the internal reference is on at power-up. To reduce the supply current, the on-chip reference can be turned off. Command 0111 is reserved for setting up the internal reference. To turn off the internal reference, set the software programmable bit, DB0, in the input shift register using Command 0111, as shown in Table 16. Table 15 shows how the state of the DB0 bit corresponds to the mode of operation. Table 15. Internal Reference Setup Register | Internal Reference<br>Setup Register (Bit DB0) | Action | |------------------------------------------------|------------------------| | 0 | Reference on (default) | | 1 | Reference off | ### **SOLDER HEAT REFLOW** As with all IC reference voltage circuits, the reference value experiences a shift induced by the soldering process. Analog Devices, Inc., performs a reliability test called precondition to mimic the effect of soldering a device to a board. The output voltage specification in Table 2 includes the effect of this reliability test. Figure 49 shows the effect of solder heat reflow (SHR) as measured through the reliability test (precondition). Figure 49. SHR Reference Voltage Shift ### LONG-TERM TEMPERATURE DRIFT Figure 50 shows the change in the $\rm V_{\rm REF}$ value after 1000 hours in life test at 150°C. Figure 50. Reference Drift to 1000 Hours ### THERMAL HYSTERESIS Thermal hysteresis is the voltage difference induced on the reference voltage by sweeping the temperature from ambient to cold, to hot, and then back to ambient. Thermal hysteresis data is shown in Figure 51. It is measured by sweeping the temperature from ambient to $-40^{\circ}$ C, then to $+105^{\circ}$ C, and then back to ambient. The V<sub>REF</sub> delta is then measured between the two ambient measurements (shown in blue in Figure 51). The same temperature sweep and measurements were immediately repeated, and the results are shown in red in Figure 51. Figure 51. Thermal Hysteresis Table 16. 24-Bit Input Shift Register Contents for Internal Reference Setup Command<sup>1</sup> | DB23 (MSB) | DB22 | DB21 | DB20 | DB19 to DB16 | DB15 to DB1 | DB0 (LSB) | |-------------------------|------|------|------|---------------------------|-------------|--------------------------| | 0 | 1 | 1 | 1 | X | X | 1 or 0 | | Command bits (C3 to C0) | | | | Address bits (don't care) | Don't care | Reference setup register | $<sup>^{1}</sup>$ X = don't care. # APPLICATIONS INFORMATION MICROPROCESSOR INTERFACING Microprocessor interfacing to the AD5317R is via a serial bus that uses a standard protocol that is compatible with DSP processors and microcontrollers. The communications channel requires a 3- or 4-wire interface consisting of a clock signal, a data signal, and a synchronization signal. The device requires a 24-bit data-word with data valid on the rising edge of SYNC. ### **AD5317R TO ADSP-BF531 INTERFACE** The SPI interface of the AD5317R is designed to be easily connected to industry-standard DSPs and microcontrollers. Figure 52 shows the AD5317R connected to the Analog Devices, Inc., Blackfin\* DSP. The Blackfin has an integrated SPI port that can be connected directly to the SPI pins of the AD5317R. Figure 52. ADSP-BF531 Interface ### **AD5317R TO SPORT INTERFACE** The Analog Devices ADSP-BF527 has one SPORT serial port. Figure 53 shows how one SPORT interface can be used to control the AD5317R. Figure 53. SPORT Interface ### **LAYOUT GUIDELINES** In any circuit where accuracy is important, careful consideration of the power supply and ground return layout helps to ensure the rated performance. The PCB on which the AD5317R is mounted should be designed so that the AD5317R lies on the analog plane. The AD5317R should have ample supply bypassing of 10 $\mu F$ in parallel with 0.1 $\mu F$ on each supply, located as close to the package as possible, ideally right up against the device. The 10 $\mu F$ capacitors are the tantalum bead type. The 0.1 $\mu F$ capacitor should have low effective series resistance (ESR) and low effective series inductance (ESI), such as the common ceramic types, which provide a low impedance path to ground at high frequencies to handle transient currents due to internal logic switching. In systems where there are many devices on one board, it is often useful to provide some heat sinking capability to allow the power to dissipate easily. The AD5317R LFCSP model has an exposed pad beneath the device. Connect this pad to the GND supply for the part. For optimum performance, use special considerations to design the motherboard and to mount the package. For enhanced thermal, electrical, and board level performance, solder the exposed pad on the bottom of the package to the corresponding thermal land pad on the PCB. Design thermal vias into the PCB land pad area to further improve heat dissipation. The GND plane on the device can be increased (as shown in Figure 54) to provide a natural heat sinking effect. Figure 54. Pad Connection to Board ### **GALVANICALLY ISOLATED INTERFACE** In many process control applications, it is necessary to provide an isolation barrier between the controller and the unit being controlled to protect and isolate the controlling circuitry from any hazardous common-mode voltages that may occur. *i*Coupler\* products from Analog Devices provide voltage isolation in excess of 2.5 kV. The serial loading structure of the AD5317R makes the part ideal for isolated interfaces because the number of interface lines is kept to a minimum. Figure 55 shows a 4-channel isolated interface to the AD5317R using an ADuM1400. For further information, visit http://www.analog.com/icouplers. Figure 55. Isolated Interface # **OUTLINE DIMENSIONS** COMPLIANT TO JEDEC STANDARDS MO-220-WEED-6. Figure 56. 16-Lead Lead Frame Chip Scale Package [LFCSP\_WQ] 3 mm × 3 mm Body, Very Very Thin Quad (CP-16-22) Dimensions shown in millimeters COMPLIANT TO JEDEC STANDARDS MO-153-AB Figure 57. 16-Lead Thin Shrink Small Outline Package [TSSOP] (RU-16) Dimensions shown in millimeters ### **ORDERING GUIDE** | Model <sup>1</sup> | Resolution | Temperature<br>Range | Accuracy<br>(Typ) | Reference<br>Tempco<br>(ppm/°C) | Package<br>Description | Package<br>Option | Branding | |--------------------|------------|----------------------|-------------------|---------------------------------|------------------------|-------------------|----------| | AD5317RBCPZ-RL7 | 10 Bits | -40°C to +105°C | ±0.12 LSB INL | 5 (max) | 16-Lead LFCSP_WQ | CP-16-22 | DG6 | | AD5317RBRUZ | 10 Bits | −40°C to +105°C | ±0.12 LSB INL | 5 (max) | 16-Lead TSSOP | RU-16 | | | AD5317RBRUZ-RL7 | 10 Bits | −40°C to +105°C | ±0.12 LSB INL | 5 (max) | 16-Lead TSSOP | RU-16 | | <sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part.