# LOGY 60V Dual Output Step-Down Controller with Digital Power System Management ## **FEATURES** - PMBus/I<sup>2</sup>C Compliant Serial Interface - Telemetry Read-Back Includes $\textbf{V}_{IN}, \textbf{I}_{IN}, \textbf{V}_{OUT}, \textbf{I}_{OUT},$ Temperature and Faults - Programmable Voltage, Current Limit, Digital Soft-Start/Stop, Sequencing, Margining, OV/UV/OC, Frequency, and Control Loop Compensation - Output Error Less Than ±0.5% Over Temperature - Integrated 16-Bit ADC and 12-Bit DAC - Integrated High Side Current Sense Amplifier - Internal EEPROM and Fault Logging - Integrated N-Channel MOSFET Gate Drivers ### **Power Conversion** - Wide V<sub>IN</sub> Range: 4.5V to 60V - $\blacksquare$ $V_{OUTO}$ , $V_{OUT1}$ Range: 0.5V to 13.8V - Analog Current Mode Control - Accurate PolyPhase® Current Sharing for Up to 6 Phases (100kHz to 750kHz) - Available in a 52-Lead (7mm×8mm) QFN Package ## **APPLICATIONS** - Telecom, Datacom, and Storage Systems - Industrial and Point of Load Applications ## DESCRIPTION The LTC®3886 is a dual PolyPhase DC/DC synchronous step-down switching regulator controller with I<sup>2</sup>C-based PMBus compliant serial interface. This controller employs a constant-frequency, current-mode architecture, with high voltage input and output capability along with programmable loop compensation. The LTC3886 is supported by the LTpowerPlay<sup>TM</sup> software development tool with graphical user interface (GUI). The EXTV<sub>CC</sub> pin supports voltages up to 14V allowing for optimized circuit efficiency and die temperature, and for the controller output to supply the chip power. Switching frequency, output voltage, and device address can be programmed both by digital interface as well as external configuration resistors. Parameters can be set via the digital interface or stored in EEPROM. Both outputs have an independent power good indicator and $\overline{\text{FAULT}}$ function. The LTC3886 can be configured for discontinuous (pulse-skipping) mode or continuous inductor current mode. **27**, LT, LTC, LTM, μModule, PolyPhase, Linear Technology and the Linear logo are registered trademarks and LTpowerPlay is a trademark of Linear Technology Corporation. All other trademarks are the property of their respective owners. Protected by U.S. Patents including 5481178, 5705919, 5929620, 6100678, 6144194, 6177787, 5408150, 6580258, 6304066, 7420359, 8786268 Patent Pending. Licensed under U.S. Patent 7000125 and other related patents worldwide. ## TYPICAL APPLICATION # Efficiency and Power Loss vs Load Current 3886 ## TABLE OF CONTENTS | Features | 1 | |---------------------------------------|----| | Applications | 1 | | Typical Application | 1 | | Description | 1 | | Table of Contents | | | Absolute Maximum Ratings | 4 | | Order Information | 4 | | Pin Configuration | | | Electrical Characteristics | 5 | | Typical Performance Characteristics | 10 | | Pin Functions | | | Block Diagram | | | Operation | 16 | | Overview | | | Main Control Loop | | | EEPROM | | | Power-Up and Initialization | | | Soft-Start | | | Time-Based Sequencing | | | Event-Based Sequencing | | | Shutdown | | | Light-Load Current Operation | | | PWM Loop Compensation | | | Switching Frequency and Phase | | | Output Voltage Sensing | | | Output Current Sensing | | | Input Current Sensing | | | PolyPhase Load Sharing | | | External/Internal Temperature Sense | | | RCONFIG (Resistor Configuration) Pins | | | Fault Handling | | | Status Registers and ALERT Masking | | | Mapping Faults to <b>FAULT</b> Pins | 24 | | Responses to V <sub>OUT</sub> and I <sub>OUT</sub> Faults | . 27 | |--------------------------------------------------------------------------|------| | Output Overvoltage Fault Response | . 27 | | Output Undervoltage Response | | | Peak Output Overcurrent Fault Response | | | Responses to Timing Faults | | | Responses to V <sub>IN</sub> OV Faults | | | Responses to OT/UT Faults | | | Internal Overtemperature Fault/Warn Response | | | External Overtemperature and Undertemperatur | | | Fault Response | | | Responses to Input Overcurrent and Output | | | Undercurrent Faults | . 29 | | Responses to External Faults | | | Fault Logging | | | Bus Timeout Protection | | | Similarity Between PMBus, SMBus and I <sup>2</sup> C | | | 2-Wire Interface | .30 | | PMBus Serial Digital Interface | .30 | | PMBus Command Summary | 35 | | PMBus Commands | | | *Data Format | | | Applications Information | 41 | | Current Limit Programming | . 41 | | I <sub>SENSE</sub> <sup>+</sup> and I <sub>SENSE</sub> <sup>-</sup> Pins | | | Low Value Resistor Current Sensing | . 42 | | Inductor DCR Current Sensing | | | Slope Compensation and Inductor Peak Current | | | Inductor Value Calculation | | | Inductor Core Selection | .45 | | Power MOSFET and Optional Schottky Diode | | | Selection | | | C <sub>IN</sub> and C <sub>OUT</sub> Selection | .46 | | Variable Delay Time, Soft-Start and Output Voltage | | | Ramping | .46 | | Digital Servo Mode | | | Soft Off (Sequenced Off) | | | INTV <sub>CC</sub> Regulator | | | Topside MOSFET Driver Supply (C <sub>B</sub> , D <sub>B</sub> ) | | | Fault Indications | . 50 | # TABLE OF CONTENTS | Open-Drain Pins | 50 | |----------------------------------------------------|----| | Phase-Locked Loop and Frequency | | | Synchronization | 51 | | Minimum On-Time Considerations | 52 | | External Temperature Sense | | | Derating EEPROM Retention at Temperature | | | Input Current Sense Amplifier | | | External Resistor Configuration Pins (RCONFIG) | 54 | | Voltage Selection | 54 | | Frequency Selection | 55 | | Phase Selection | | | Address Selection Using RCONFIG | 56 | | Efficiency Considerations | 56 | | Programmable Loop Compensation | 57 | | Checking Transient Response | 57 | | PolyPhase Configuration | 58 | | PC Board Layout Debugging | 60 | | Design Example | | | Additional Design Checks | 63 | | Connecting the USB to I <sup>2</sup> C/SMBus/PMBus | | | Adapter to the LTC3886 In System | 63 | | PMBus Communication and Command | | | Processing | | | PMBus Command Details | | | Addressing and Write Protect | | | General Configuration COMMANDS | | | On/Off/Margin | | | ON_OFF_CONFIG | | | PWM Configuration | | | Voltage | | | Input Voltage and Limits | 76 | | Output Current and Limits Input Current and Limits Temperature External Temperature Calibration Timing Timing—On Sequence/Ramp Timing—Off Sequence/Ramp Precondition for Restart Fault Response Fault Responses All Faults Fault Responses Input Voltage Fault Responses Output Voltage Fault Responses IC Temperature Fault Responses External Temperature Fault Sharing Fault Sharing Propagation Fault Sharing Response Scratchpad Identification Fault Warning and Status Telemetry EEPROM Memory Commands Store/Restore Fault Logging Block Memory Write/Read. Typical Application | Output Voltage and Limits | 77 | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-----| | Temperature. External Temperature Calibration. Timing | | | | Temperature. External Temperature Calibration. Timing | Input Current and Limits | 82 | | External Temperature Calibration. Timing Timing—On Sequence/Ramp Timing—Off Sequence/Ramp Precondition for Restart Fault Response Fault Responses All Faults Fault Responses Input Voltage Fault Responses Output Voltage Fault Responses Output Current Fault Responses IC Temperature Fault Responses External Temperature Fault Sharing Fault Sharing Propagation Fault Sharing Response Scratchpad Identification Fault Warning and Status. Telemetry EEPROM Memory Commands Store/Restore Fault Logging Block Memory Write/Read. Typical Applications Package Description Typical Application Typical Applications | | | | Timing—On Sequence/Ramp Timing—Off Sequence/Ramp Precondition for Restart Fault Response Fault Responses All Faults Fault Responses Input Voltage Fault Responses Output Current Fault Responses IC Temperature Fault Responses External Temperature Fault Sharing Fault Sharing Propagation Fault Sharing Response Scratchpad Identification Fault Warning and Status. Telemetry EEPROM Memory Commands Store/Restore Fault Logging Block Memory Write/Read. Typical Applications Package Description Typical Application Typical Applications | External Temperature Calibration | 83 | | Timing—Off Sequence/Ramp Precondition for Restart Fault Response Fault Responses All Faults Fault Responses Input Voltage Fault Responses Output Voltage Fault Responses Output Current Fault Responses IC Temperature Fault Responses External Temperature Fault Sharing Fault Sharing Propagation Fault Sharing Response Scratchpad Identification Fault Warning and Status. Telemetry EEPROM Memory Commands Store/Restore Fault Logging Block Memory Write/Read. Typical Applications Package Description Typical Application | | | | Timing—Off Sequence/Ramp Precondition for Restart Fault Response Fault Responses All Faults Fault Responses Input Voltage Fault Responses Output Current Fault Responses IC Temperature Fault Responses External Temperature Fault Sharing Fault Sharing Propagation Fault Sharing Response Scratchpad Identification Fault Warning and Status. Telemetry EEPROM Memory Commands Store/Restore Fault Logging Block Memory Write/Read Typical Applications Package Description Typical Application Typical Application Typical Application | Timing—On Sequence/Ramp | 84 | | Precondition for Restart Fault Response Fault Responses All Faults Fault Responses Input Voltage Fault Responses Output Voltage Fault Responses Output Current Fault Responses IC Temperature Fault Responses External Temperature Fault Sharing Fault Sharing Propagation Fault Sharing Response Scratchpad Identification Fault Warning and Status Telemetry EEPROM Memory Commands Store/Restore Fault Logging Block Memory Write/Read Typical Application Typical Application Typical Application | | | | Fault Responses Input Voltage Fault Responses Output Voltage Fault Responses Output Current Fault Responses IC Temperature Fault Responses External Temperature Fault Sharing Fault Sharing Propagation Fault Sharing Response Scratchpad Identification Fault Warning and Status. Telemetry EEPROM Memory Commands Store/Restore Fault Logging Block Memory Write/Read Typical Application Typical Application Typical Application | | | | Fault Responses Input Voltage Fault Responses Output Voltage Fault Responses Output Current Fault Responses IC Temperature Fault Responses External Temperature Fault Sharing Fault Sharing Propagation Fault Sharing Response Scratchpad Identification Fault Warning and Status. Telemetry EEPROM Memory Commands Store/Restore Fault Logging Block Memory Write/Read Typical Application Typical Application Typical Application | | | | Fault Responses Output Current Fault Responses IC Temperature Fault Responses External Temperature Fault Sharing Fault Sharing Propagation Fault Sharing Response Scratchpad Identification Fault Warning and Status Telemetry EEPROM Memory Commands Store/Restore Fault Logging Block Memory Write/Read Typical Application Typical Application Typical Application | | | | Fault Responses Output Current Fault Responses IC Temperature Fault Responses External Temperature Fault Sharing Fault Sharing Propagation Fault Sharing Response Scratchpad Identification Fault Warning and Status Telemetry EEPROM Memory Commands Store/Restore Fault Logging Block Memory Write/Read Typical Application Typical Application Typical Application | Fault Responses Input Voltage | 87 | | Fault Responses Output Current Fault Responses IC Temperature Fault Responses External Temperature Fault Sharing Fault Sharing Propagation Fault Sharing Response Scratchpad Identification Fault Warning and Status. Telemetry EEPROM Memory Commands Store/Restore Fault Logging Block Memory Write/Read Typical Applications Package Description Typical Application | | | | Fault Responses External Temperature Fault Sharing Propagation Fault Sharing Response | | | | Fault Responses External Temperature Fault Sharing Propagation Fault Sharing Response | Fault Responses IC Temperature | 91 | | Fault Sharing. Fault Sharing Propagation Fault Sharing Response. Scratchpad Identification Fault Warning and Status. Telemetry. EEPROM Memory Commands Store/Restore Fault Logging. Block Memory Write/Read. Typical Applications Package Description Typical Application | | | | Fault Sharing Response Scratchpad Identification Fault Warning and Status. Telemetry EEPROM Memory Commands Store/Restore Fault Logging Block Memory Write/Read Typical Applications Package Description Typical Application | | | | Scratchpad Identification Fault Warning and Status. Telemetry. EEPROM Memory Commands Store/Restore Fault Logging. Block Memory Write/Read. Typical Applications Package Description Typical Application | Fault Sharing Propagation | 93 | | Identification Fault Warning and Status. Telemetry EEPROM Memory Commands Store/Restore Fault Logging Block Memory Write/Read Typical Applications Package Description Typical Application | Fault Sharing Response | 95 | | Identification Fault Warning and Status. Telemetry EEPROM Memory Commands Store/Restore Fault Logging Block Memory Write/Read Typical Applications Package Description Typical Application | Scratchpad | 95 | | Telemetry EEPROM Memory Commands Store/Restore Fault Logging Block Memory Write/Read Typical Applications Package Description Typical Application | | | | EEPROM Memory Commands Store/Restore Fault Logging Block Memory Write/Read Typical Applications Package Description Typical Application | Fault Warning and Status | 97 | | Store/Restore | Telemetry | 103 | | Fault Logging | EEPROM Memory Commands | 106 | | Block Memory Write/Read Typical Applications Package Description Typical Application | Store/Restore | 106 | | Typical Applications | Fault Logging | 107 | | Package Description | Block Memory Write/Read | 111 | | Typical Application | Typical Applications | 112 | | | Package Description | 115 | | | Typical Application | 116 | | Related Parts | Related Parts | 116 | ## **ABSOLUTE MAXIMUM RATINGS** #### (Note 1) | V | |---------------------------------------------------------------------------------------------------------------------------------------------| | $V_{IN}$ , $I_{IN}^+$ , $I_{IN}^-$ 0.3V to 65V | | Top Gate Transient Voltage (TG0, TG1)0.3V to 71V | | | | B00ST0, B00ST10.3V to 71V | | Switch Transient Voltage (SW0, SW1)5V to 65V | | INTV <sub>CC</sub> , BG0, BG1, (BOOST0 – SW0), | | 7 | | (BOOST1- SW1)0.3V to 6V | | V <sub>SENSE0</sub> <sup>+</sup> , V <sub>SENSE1</sub> <sup>+</sup> , I <sub>SENSE0</sub> <sup>+</sup> , I <sub>SENSE1</sub> <sup>+</sup> , | | I <sub>SENSEO</sub> <sup>-</sup> , I <sub>SENSE1</sub> <sup>-</sup> , EXTV <sub>CC</sub> 0.3V to 15V | | V <sub>SENSE0</sub> | | V2EN2E0 0.07 to 0.07 | | RUN, SDA, SCL, ALERT0.3V to 5.5V | | $ASELn$ , $V_{OUTn}$ $CFG$ , $FREQ_CFG$ , | | PHAS_CFG, V <sub>DD25</sub> –0.3V to 2.75V | | $(V_{IN} - I_{INP})$ , $(V_{IN} - I_{INM})$ 0.3V to 0.3V | | | | PGOODO, PGOOD1, FAULT, SHARE_CLK, | | I <sub>THO</sub> , I <sub>TH1</sub> , I <sub>THRO</sub> , I <sub>THR1</sub> , V <sub>DD33</sub> , WP, | | TSNS0, TSNS1, SYNC0.3V to 3.6V | | (EXTV <sub>CC</sub> – V <sub>IN</sub> ) | | | | INTV <sub>CC</sub> Peak Output Current100mA | | Operating Junction Temperature Range | | (Notes 2, 15, 16) –55°C to 125°C* | | Storage Temperature Range65°C to 150°C* | | * Con Departing EEDDOM Potention at Temperature in the Applications | <sup>\*</sup> See Derating EEPROM Retention at Temperature in the Applications Information section for junction temperatures in excess of 125°C. ## PIN CONFIGURATION Note: Pins omitted to achieve high input voltage rating. ## ORDER INFORMATION | LEAD FREE FINISH TAPE AND REEL PART MARKING* PACKAGE DESCRIP | | PACKAGE DESCRIPTION | TEMPERATURE RANGE | | |--------------------------------------------------------------|-------------------|---------------------|---------------------------------|----------------| | LTC3886EUKG#PBF | LTC3886EUKG#TRPBF | LTC3886UKG | 52-Lead (7mm × 8mm) Plastic QFN | -40°C to 125°C | | LTC3886IUKG#PBF | LTC3886IUKG#TRPBF | LTC3886UKG | 52-Lead (7mm × 8mm) Plastic QFN | -40°C to 125°C | Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container. Consult LTC Marketing for information on nonstandard lead based finish parts. For more information on lead free part marking, go to: http://www.linear.com/leadfree/ For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/ **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the specified operating junction temperature range, otherwise specifications are at $T_J = 25\,^{\circ}\text{C}$ (Note 2). $V_{IN} = 16\text{V}$ , EXTV<sub>CC</sub> = 0V, $V_{RUN0} = 3.3\text{V}$ , $V_{RUN1} = 3.3\text{V}$ (externally driven), and all programmable parameters at factory default unless otherwise specified. | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |----------------------------------------|-------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|---|----------|-----------------|-------------|----------------------| | Input Voltage | | | | | | | | | $V_{IN}$ | Input Voltage Range | (Note 12) | • | 4.5 | | 60 | V | | IQ | Input Voltage Supply Current<br>Normal Operation | (Note 14)<br>V <sub>RUN</sub> = 3.3V, No Caps on TG and BG<br>V <sub>RUN</sub> = 0V | | | 26<br>22 | | mA<br>mA | | V <sub>UVLO</sub> | Undervoltage Lockout Threshold<br>When V <sub>IN</sub> > 4.2V | V <sub>INTVCC</sub> Falling<br>V <sub>INTVCC</sub> Rising | | | 3.7<br>3.95 | | V<br>V | | T <sub>INIT</sub> | Initialization Time | Delay from RESTORE_USER_ALL,<br>MFR_REST, or V <sub>INTVCC</sub> > V <sub>UVLO</sub> Until<br>TON_DELAY Can Begin | | | 70 | | ms | | Control Loop | | | | | | | | | V <sub>OUTRO</sub> | Range 0 Maximum V <sub>OUT</sub> Range 0 Set Point Accuracy Range 0 Resolution Range 0 LSB Step Size, FSR = 16.38 | 2.0V ≤ VOUT ≤ 13.8V<br>(Note 10) | • | -0.5 | 14.0<br>12<br>4 | 0.5 | V<br>%<br>Bits<br>mV | | V <sub>OUTR1</sub> | Range 1 Maximum V <sub>OUT</sub> Range 1 Set Point Accuracy Range 1 Resolution Range 1 LSB Step Size, FSR = 8.19V | 1.0V ≤ V <sub>OUT</sub> ≤ 6.6V | • | -0.5 | 7.0<br>12<br>2 | 0.5 | V<br>%<br>Bits<br>mV | | V <sub>LINEREG</sub> | Line Regulation | 16V < V <sub>IN</sub> < 60V | • | | | ±0.02 | %/V | | V <sub>LOADREG</sub> | Load Regulation | $\Delta V_{ITH} = 1.35V - 0.7V$<br>$\Delta V_{ITH} = 1.35V - 2.0V$ | • | | 0.01<br>-0.01 | 0.1<br>-0.1 | %<br>% | | g <sub>m0,1</sub> | Resolution | | | | 3 | | bits | | | Error Amplifier g <sub>m(MAX)</sub> | I <sub>TH</sub> =1.35V | | | 5.76 | | mmho | | | Error Amplifier g <sub>m(MIN)</sub> | I <sub>TH</sub> =1.35V | | | 1.00 | | mmho | | | Error Amplifier g <sub>m</sub> LSB Step Size | I <sub>TH</sub> =1.35V | | | 0.68 | | mmho | | R <sub>ITHR0,1</sub> | Resolution | | | | 5 | _ | bits | | | Compensation Resistor R <sub>ITHR(MAX)</sub> | | | | 62 | | kΩ | | | Compensation Resistor R <sub>ITHR(MIN)</sub> | | | | 0 | | kΩ | | ISENSE | Input Current | V <sub>ISENSE</sub> = 14V | • | | ±1 | ±2 | μA | | V <sub>SENSEO(RIN)</sub> | V <sub>SENSEO</sub> Input Current | V <sub>PIN</sub> = 14V | | | 200 | | μA | | V <sub>SENSE1(RIN)</sub> | V <sub>SENSE1</sub> Input Current | V <sub>PIN</sub> = 14V | | | 250 | | μA | | $V_{I(ILIMIT)}$ | Resolution | | | | 3 | | bits | | | V <sub>ILIM(MAX)</sub> | Hi Range<br>Lo Range | • | 68<br>44 | 75<br>50 | 82<br>56 | mV<br>mV | | | V <sub>ILIM(MIN)</sub> | Hi Range<br>Lo Range | | | 37.5<br>25 | | mV<br>mV | | Gate Driver | | | | | | | | | TG<br>t <sub>r</sub><br>t <sub>f</sub> | TG Transition Time:<br>Rise Time<br>Fall Time | (Note 4)<br>C <sub>LOAD</sub> = 3300pF<br>C <sub>LOAD</sub> = 3300pF | | | 30<br>30 | | ns<br>ns | | BG<br>t <sub>r</sub><br>t <sub>f</sub> | BG Transition Time:<br>Rise Time<br>Fall Time | (Note 4)<br>$C_{LOAD} = 3300pF$<br>$C_{LOAD} = 3300pF$ | | | 20<br>20 | | ns<br>ns | | TG/BG t <sub>1D</sub> | Top Gate Off to Bottom Gate On Delay Time | (Note 4) C <sub>LOAD</sub> = 3300pF | | | 10 | | ns | | BG/TG t <sub>2D</sub> | Bottom Gate Off to Top Gate On Delay Time | (Note 4) C <sub>LOAD</sub> = 3300pF | | | 30 | | ns | **ELECTRICAL CHARACTERISTICS** The • denotes the specifications which apply over the specified operating junction temperature range, otherwise specifications are at $T_J = 25^{\circ}C$ (Note 2). $V_{IN} = 16V$ , $EXTV_{CC} = 0V$ , $V_{RUN0} = 3.3V$ , $V_{RUN1} = 3.3V$ $f_{SYNC} = 350 kHz$ (externally driven), and all programmable parameters at factory default unless otherwise specified. | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |---------------------------|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-----|-----------------------------------|----------|------------------------| | t <sub>ON(MIN)</sub> | Minimum On-Time | | | | 90 | | ns | | OV/UV Outpu | ıt Voltage Supervisor | | | | | | | | N | Resolution | | | | 9 | | Bits | | V <sub>RANGE0</sub> | Range 0 Maximum Threshold | | | | 14 | | V | | V <sub>RANGE1</sub> | Range 1 Maximum Threshold | | | | 7 | | V | | V <sub>OUSTP0</sub> | Range 0 Step Size, FSR = 16.352V | (Note 10) | | | 32 | | mV | | V <sub>OUSTP1</sub> | Range 1 Step Size, FSR = 8.176V | | | | 16 | | mV | | V <sub>THACC0</sub> | Range 0 Threshold Accuracy | 2V < V <sub>OUT</sub> < 14V | • | | | ±2.5 | % | | V <sub>THACC1</sub> | Range 1 Threshold Accuracy | 1V < V <sub>OUT</sub> < 7V | • | | | ±2.5 | % | | t <sub>PROPOV1</sub> | OV Comparator to FAULT Low Time | V <sub>OD</sub> = 10% of Threshold | | | | 35 | μs | | t <sub>PROPUV1</sub> | UV Comparator to FAULT Low Time | V <sub>OD</sub> = 10% of Threshold | | | | 100 | μs | | V <sub>IN</sub> Voltage S | Supervisor | · | | | | | | | N | Resolution | | | | 9 | | Bits | | V <sub>IN(RANGE)</sub> | Full-Scale Voltage | (Note 11) | | 4.5 | | 61.32 | V | | V <sub>IN(STP)</sub> | Step Size | | | | 120 | | mV | | V <sub>IN(THACCH)</sub> | Threshold Accuracy 12V < V <sub>IN</sub> < 60V | | • | | | ±3 | % | | V <sub>IN(THACCL)</sub> | Threshold Accuracy 4.5V < V <sub>IN</sub> < 15V | | | | | ±6 | % | | t <sub>PROP(VIN)</sub> | Comparator Response Time<br>(VIN_ON and VIN_OFF) | V <sub>OD</sub> = 10% of Threshold | | | | 100 | μs | | Output Volta | ge Readback | , | | | | ' | | | N | Resolution<br>LSB Step Size | | | | 16<br>250 | | Bits<br>μV | | $\overline{V_{F/S}}$ | Full-Scale Sense Voltage | (Note 10) V <sub>RUN</sub> = 0V (Note 8) | | | 16.384 | | V | | V <sub>OUT_TUE</sub> | Total Unadjusted Error | T <sub>J</sub> = 25°C, V <sub>OUT</sub> > 1.0V<br>(Note 8) | • | | 0.2 | 0.5 | %<br>% | | $\overline{V_{0S}}$ | Zero-Code Offset Voltage | | • | | | ±500 | μV | | t <sub>CONVERT</sub> | Conversion Time | (Note 6) | | | 100 | | ms | | V <sub>IN</sub> Voltage I | Readback | | | | | | | | N | Resolution | (Note 5) | | | 10 | | Bits | | $\overline{V_{F/S}}$ | Full-Scale Input Voltage | (Note 11) | | | 66.56 | | V | | V <sub>IN_TUE</sub> | Total Unadjusted Error | $T_{J} = 25$ °C, $V_{VIN} > 4.5V$ | • | | | 0.4<br>2 | %<br>% | | t <sub>CONVERT</sub> | Conversion Time | (Note 6) | | | 100 | | ms | | Output Curre | nt Readback | | | | | ' | | | N | Resolution<br>LSB Step Size | $ \begin{array}{l} (\text{Note 5}) \\ 0\text{V} \leq \text{V}_{\text{ISENSE}}^+ - \text{V}_{\text{ISENSE}}^- < 16\text{mV} \\ 16\text{mV} \leq \text{V}_{\text{ISENSE}}^+ - \text{V}_{\text{ISENSE}}^- < 32\text{mV} \\ 32\text{mV} \leq \text{V}_{\text{ISENSE}}^+ - \text{V}_{\text{ISENSE}}^- < 64\text{mV} \\ 64\text{mV} \leq \text{V}_{\text{ISENSE}}^+ - \text{V}_{\text{ISENSE}}^- < 100\text{mV} \\ \end{array} $ | | | 10<br>15.26<br>30.52<br>61<br>122 | | Bits<br>μV<br>μV<br>μV | | I <sub>F/S</sub> | Full-Scale Output Current | (Note 7) $R_{ISENSE} = 1 m\Omega$ | | | ±100 | | A | | I <sub>OUT_TUE</sub> | Total Unadjusted Error | (Note 8) $10mV \le V_{ISENSE} \le 120mV$ | • | | | ±1.5 | % | | $V_{OS}$ | Zero-Code Offset Voltage | | | | | ±32 | μV | **ELECTRICAL CHARACTERISTICS** The • denotes the specifications which apply over the specified operating junction temperature range, otherwise specifications are at $T_J = 25^{\circ}C$ (Note 2). $V_{IN} = 16V$ , EXTV $_{CC} = 0V$ , $V_{RUN0} = 3.3V$ , $V_{RUN1} = 3.3V$ $f_{SYNC} = 350 kHz$ (externally driven), and all programmable parameters at factory default unless otherwise specified. | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |-------------------------|---------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-----|----------------------------|----------------------|------------------------| | t <sub>CONVERT</sub> | Conversion Time | (Note 6) | | | 100 | | ms | | Input Curren | t Readback | | | | | | | | N | Resolution LSB Step Size, Full-Scale Range = 16mV LSB Step Size, Full-Scale Range = 32mV LSB Step Size, Full-Scale Range = 64mV | $ \begin{array}{l} (\text{Note 5}) \\ 8x \ \text{Gain, 0V} \leq I_{\text{IN}}^+ - I_{\text{IN}}^- \leq 5\text{mV} \\ 4x \ \text{Gain, 0V} \leq I_{\text{IN}}^+ - I_{\text{IN}}^- \leq 20\text{mV} \\ 2x \ \text{Gain, 0V} \leq I_{\text{IN}}^+ - I_{\text{IN}}^- \leq 50\text{mV} \end{array} $ | | | 10<br>15.26<br>30.52<br>61 | | Bits<br>μV<br>μV<br>μV | | I <sub>IN_TUE</sub> | Total Unadjusted Error (Note 8) | 8x Gain, $2.5\text{mV} \le I_{1N}^+ - I_{1N}^- \le 5\text{mV}$<br>4x Gain, $4\text{mV} \le I_{1N}^+ - I_{1N}^- \le 20\text{mV}$<br>2x Gain, $6\text{mV} \le I_{1N}^+ - I_{1N}^- \le 50\text{mV}$ | • | | - | ±1.6<br>±1.3<br>±1.2 | %<br>%<br>% | | $\overline{V_{0S}}$ | Zero-Code Offset Voltage | | | | ±50 | | μV | | tconvert | Conversion Time | (Note 6) | | | 100 | | ms | | Supply Curr | ent Readback | | | | | | | | N | Resolution<br>LSB Step Size, Full-Scale Range = 256mV | (Note 5) | | | 10<br>244 | | Bits<br>µV | | I <sub>CHIP_TUE</sub> | Total Unadjusted Error | $20mV \le I_{IN}^+ - V_{IN} \le 200mV$ | • | | | ±2.5 | % | | t <sub>CONVERT</sub> | Conversion Time | (Note 6) | | | 100 | | ms | | | Readback (TO, T1) | | | | | | | | T <sub>RES_T</sub> | Resolution | | | | 0.25 | | °C | | TO_TUE | External TSNS TUE (Note 8) MFR_PWM_MODE_LTC3886[5] = 0 MFR_PWM_MODE_LTC3886[5] = 1 | $\Delta V_{TSNS} = 72 \text{mV} \text{ (Note 17)}$<br>$V_{TSNS} \leq 1.85 \text{mV} \text{ (Note 17)}$ | • | | | ±3<br>±7 | °C<br>°C | | TI_TUE | Internal TSNS TUE | V <sub>RUN</sub> = 0.0V, f <sub>SYNC</sub> = 0kHz (Note 8) | | | ±1 | | °C | | t <sub>CONVERT_T</sub> | Update Rate | (Note 6) | | | 100 | | ms | | INTV <sub>CC</sub> Regu | ulator | | | | | | | | V <sub>INTVCC_VIN</sub> | Internal V <sub>CC</sub> Voltage No Load | 6V < V <sub>IN</sub> < 60V | • | 4.8 | 5 | 5.2 | V | | V <sub>LDO_VIN</sub> | INTV <sub>CC</sub> Load Regulation | I <sub>CC</sub> = 0mA to 50mA | | | 0.5 | ±2 | % | | V <sub>INTVCC_EXT</sub> | Internal V <sub>CC</sub> Voltage No Load | 5.5V < EXTV <sub>CC</sub> < 14V | • | 4.8 | 5 | 5.2 | V | | V <sub>LDO_EXT</sub> | INTV <sub>CC</sub> Load Regulation | I <sub>CC</sub> = 0mA to 50mA, EXTV <sub>CC</sub> = 12V | | | 0.5 | ±2 | % | | V <sub>EXT_THRES</sub> | EXTV <sub>CC</sub> Switchover Voltage | EXTV <sub>CC</sub> Ramping Positive | • | 4.5 | 4.7 | 4.9 | V | | V <sub>EXT_HYS</sub> | EXTV <sub>CC</sub> Hysteresis Voltage | | | | 20 | | mV | | V <sub>DD33</sub> Regul | lator | | | | | | | | $V_{DD33}$ | Internal V <sub>DD33</sub> Voltage | 4.5V < V <sub>INTVCC</sub> | | 3.2 | 3.3 | 3.4 | V | | I <sub>LIM</sub> | V <sub>DD33</sub> Current Limit | $V_{DD33} = GND, V_{IN} = INTV_{CC} = 4.5V$ | | | 100 | | mA | | $V_{DD33\_OV}$ | V <sub>DD33</sub> Overvoltage Threshold | | | | 3.5 | | V | | $V_{DD33\_UV}$ | V <sub>DD33</sub> Undervoltage Threshold | | | | 3.1 | | V | | V <sub>DD25</sub> Regul | lator | | | | | | | | $V_{DD25}$ | Internal V <sub>DD25</sub> Voltage | | | | 2.5 | | V | | I <sub>LIM</sub> | V <sub>DD25</sub> Current Limit | $V_{DD25} = GND, V_{IN} = INTV_{CC} = 4.5V$ | | | 80 | | mA | | Oscillator a | nd Phase-Locked Loop | | | | | | | | f <sub>OSC</sub> | Oscillator Frequency Accuracy | 100kHz < f <sub>SYNC</sub> < 750kHz Measured<br>Falling Edge-to-Falling Edge of SYNC with<br>SWITCH_FREQUENCY = 100.0 and 750.0 | • | | | ±10 | % | | V <sub>TH(SYNC)</sub> | SYNC Input Threshold | V <sub>CLKIN</sub> Falling<br>V <sub>CLKIN</sub> Rising | | | 1<br>1.5 | | V<br>V | | V <sub>OL(SYNC)</sub> | SYNC Low Output Voltage | I <sub>LOAD</sub> = 3mA | • | | 0.2 | 0.4 | V | | I <sub>LEAK(SYNC</sub> | SYNC Leakage Current in Slave Mode | $0V \le V_{PIN} \le 3.6V$ | | | | ±5 | μА | **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the specified operating junction temperature range, otherwise specifications are at $T_J = 25\,^{\circ}\text{C}$ (Note 2). $V_{IN} = 16\text{V}$ , EXTV<sub>CC</sub> = 0V, $V_{RUN0} = 3.3\text{V}$ , $V_{RUN1} = 3.3\text{V}$ (sync = 350kHz (externally driven), and all programmable parameters at factory default unless otherwise specified. | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |-----------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|---|----------|------------|-------|-------------| | θSYNC-θ0 | SYNC to Channel O Phase Relationship Based | MFR_PWM_CONFIG_LTC3886[2:0] = 0,2,3 | | | 0 | | Deg | | | on the Falling Edge of Sync and Rising Edge of TG0 | MFR_PWM_CONFIG_LTC3886[2:0] = 5<br> MFR_PWM_CONFIG_LTC3886[2:0] = 1 | | | 60<br>90 | | Deg<br>Deg | | | 01140 | MFR_PWM_CONFIG_LTC3886[2:0] = 4,6 | | | 120 | | Deg | | θSYNC-θ1 | SYNC to Channel 1 Phase Relationship Based | MFR_PWM_CONFIG_LTC3886[2:0] = 3 | | | 120 | | Deg | | 001110 01 | on the Falling Edge of Sync and Rising Edge | MFR_PWM_CONFIG_LTC3886[2:0] = 0 | | | 180 | | Deg | | | of TG1 | MFR_PWM_CONFIG_LTC3886[2:0] = 2,4,5 | | | 240 | | Deg | | | | MFR_PWM_CONFIG_LTC3886[2:0] = 1<br> MFR_PWM_CONFIG_LTC3886[2:0] = 6 | | | 270<br>300 | | Deg<br>Deg | | EEPROM Cha | ıracteristics | MITT_I | | <u> </u> | | | | | Endurance | (Note 13) | 0°C < T <sub>J</sub> < 85°C During EEPROM Write<br>Operations | • | 10,000 | | | Cycles | | Retention | (Note 13) | T <sub>J</sub> < 125°C | • | 10 | | | Years | | Mass_Write | Mass Write Operation Time | STORE_USER_ALL, 0°C < T <sub>J</sub> ≤ 85°C<br>During EEPROM Write Operations | • | | 440 | 4100 | ms | | Digital Inputs | S SCL, SDA, RUN <i>n</i> , <del>Fault</del> <i>n</i> | , , | | l . | | | | | $V_{IH}$ | Input High Threshold Voltage | SCL, SDA, RUN, FAULT | • | | | 2.0 | V | | $V_{IL}$ | Input Low Threshold Voltage | SCL, SDA, RUN, FAULT | • | 1.4 | | | V | | V <sub>HYST</sub> | Input Hysteresis | SCL, SDA | | | 0.08 | | V | | C <sub>PIN</sub> | Input Capacitance | | | | | 10 | pF | | Digital Input | WP | | | | | | | | I <sub>PUWP</sub> | Input Pull-Up Current | WP | | | 10 | | μA | | | Outputs SCL, SDA, <u>FAULT</u> <i>n</i> , <u>ALERT,</u> RUN <i>n</i> , SH <i>F</i> | RE_CLK, PGOOD <i>n</i> | | | | | | | $\overline{V_{OL}}$ | Output Low Voltage | I <sub>SINK</sub> = 3mA | • | | | 0.4 | V | | <b>Digital Inputs</b> | SHARE_CLK, WP | | | | | | | | V <sub>IH</sub> | Input High Threshold Voltage | | • | | 1.5 | 1.8 | V | | $V_{IL}$ | Input Low Threshold Voltage | | • | 0.6 | 1.0 | | V | | Leakage Curi | rent SDA, SCL, ALERT, RUN | | | | | | | | I <sub>OL</sub> | Input Leakage Current | $0V \le V_{PIN} \le 5.5V$ | • | | | ±5 | μA | | Leakage Curi | rent FAULT <i>n</i> , PGOOD <i>n</i> | | | | | | | | I <sub>GL</sub> | Input Leakage Current | $0V \le V_{PIN} \le 3.6V$ | • | | | ±2 | μA | | Digital Filter | ing of FAULT <i>n</i> | | | , | | | | | I <sub>FLTG</sub> | Input Digital Filtering FAULT n | | | | 3 | | μs | | Digital Filter | ing of PGOOD <i>n</i> | | | | | | | | I <sub>FLTG</sub> | Output Digital Filtering PG00D <i>n</i> | | | | 60 | | μs | | Digital Filter | ing of RUN <i>n</i> | | | | | | | | I <sub>FLTG</sub> | Input Digital Filtering RUN <i>n</i> | | | | 10 | | μs | | PMBus Interf | ace Timing Characteristics | | | | | | | | f <sub>SCL</sub> | Serial Bus Operating Frequency | | • | 10 | | 400 | kHz | | t <sub>BUF</sub> | Bus Free Time Between Stop and Start | | • | 1.3 | | | μs | | t <sub>HD(STA)</sub> | Hold Time After Start Condition. After This<br>Period, the First Clock Is Generated | | • | 0.6 | | | μs | | t <sub>SU(STA)</sub> | Repeated Start Condition Setup Time | | • | 0.6 | | 10000 | μs | | t <sub>SU(STO)</sub> | Stop Condition Setup Time | | • | 0.6 | | | μs | | t <sub>HD(DAT)</sub> | Data Hold Time Receiving Data Transmitting Data | | • | 0 | | 0.0 | μѕ | | | Transmitting Data | | _ | 0.3 | | 0.9 | μS<br>3886f | **ELECTRICAL CHARACTERISTICS** The • denotes the specifications which apply over the specified operating junction temperature range, otherwise specifications are at $T_J = 25^{\circ}C$ (Note 2). $V_{IN} = 16V$ , EXTV<sub>CC</sub> = 0V, $V_{RUN0} = 3.3V$ , $V_{RUN1} = 3.3V$ $f_{SYNC} = 350$ kHz (externally driven), and all programmable parameters at factory default unless otherwise specified. | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |--------------------------|--------------------------------------------------------------------|------------------------------------------|---|-----|---------------|-------|----------| | t <sub>SU,DAT</sub> | Data Setup Time<br>Receiving Data | | • | 0.1 | | | μs | | t <sub>TIMEOUT_SMB</sub> | Stuck PMBus Timer Non-Block Reads<br>Stuck PMBus Timer Block Reads | Measured from the Last PMBus Start Event | | | 32/255<br>255 | | ms<br>ms | | t <sub>LOW</sub> | Serial Clock Low Period | | • | 1.3 | | 10000 | μѕ | | t <sub>HIGH</sub> | Serial Clock High Period | | • | 0.6 | | | μѕ | **Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. **Note 2:** The LTC3886 is tested under pulsed load conditions such that $T_J \approx T_A$ . The LTC3886E is guaranteed to meet performance specifications from 0°C to 85°C. Specifications over the -40°C to 125°C operating junction temperature range are assured by design, characterization and correlation with statistical process controls. The LTC3886I is guaranteed over the -40°C to 125°C operating junction temperature range. $T_J$ is calculated from the ambient temperature, $T_A$ , and power dissipation, $P_D$ , according to the following formula: $$T_J = T_A + (P_D \bullet \theta_{JA})$$ The maximum ambient temperature consistent with these specifications is determined by specific operating conditions in conjunction with board layout, the rated package thermal impedance and other environmental factors. **Note 3:** All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to ground unless otherwise specified. **Note 4:** Rise and fall times are measured using 10% and 90% levels. Delay times are measured using 50% levels. **Note 5:** The data format in PMBus is 5 bits exponent (signed) and 11 bits mantissa (signed). This limits the output resolution to 10 bits though the internal ADC is 16 bits and the calculations use 32-bit words. **Note 6:** The data conversion is done in round robin fashion. All inputs signals are continuously converted for a typical latency of 100ms. Note 7: The IOUT\_CAL\_GAIN = $1.0m\Omega$ and MFR\_IOUT\_TC = 0.0. Value as read from READ\_IOUT in amperes. **Note 8:** Part tested with PWM disabled. Evaluation in application demonstrates capability. TUE (%) = ADC Gain Error (%) + 100 • [Zero Code Offset + ADC Linearity Error]/Actual Value. **Note 9:** All $V_{OUT}$ commands assume the ADC is used to auto-zero the output to achieve the stated accuracy. LTC3886 is tested in a feedback loop that servos $V_{OUT}$ to a specified value. Note 10: The maximum programmable $V_{OUT}$ voltage is 13.8V. Note 11: The maximum $V_{\text{IN}}$ voltage is 60V. **Note 12:** When $V_{IN} < 6V$ , $INTV_{CC}$ must be tied to $V_{IN}$ . **Note 13:** EEPROM endurance is guaranteed by design, characterization and correlation with statistical process controls. Data retention is production tested via a high temperature bake at wafer level. The minimum retention specification applies for devices whose EEPROM has been cycled less than the minimum endurance specification. The RESTORE\_USER\_ALL command (EEPROM read) is valid over the entire operating temperature range. **Note 14:** The LTC3886 quiescent current ( $I_Q$ ) equals the $I_Q$ of $V_{IN}$ plus the $I_Q$ of EXTV<sub>CC</sub>. **Note 15:** The LTC3886 includes overtemperature protection that is intended to protect the device during momentary overload conditions. Junction temperature will exceed 125°C when overtemperature protection is active. Continuous operation above the specified maximum operating junction temperature may impair device reliability. **Note 16:** Write operations above $T_J = 85^{\circ}\text{C}$ or below $0^{\circ}\text{C}$ are possible although the Electrical Characteristics are not guaranteed and the EEPROM will be degraded. Read operations performed at temperatures between $-40^{\circ}\text{C}$ and $125^{\circ}\text{C}$ will not degrade the EEPROM. Writing to the EEPROM above $85^{\circ}\text{C}$ will result in a degradation of retention characteristics. **Note 17:** Limits guaranteed by TSNS voltage and current measurements during test, including ADC readback. ## TYPICAL PERFORMANCE CHARACTERISTICS $T_A = 25C$ , $V_{IN} = 16V$ , EXTV<sub>CC</sub> = 0V, unless otherwise noted. TECHNOLOGY TECHNOLOGY ## TYPICAL PERFORMANCE CHARACTERISTICS $T_A = 25C$ , $V_{IN} = 16V$ , $EXTV_{CC} = 0V$ , unless otherwise noted. ## TYPICAL PERFORMANCE CHARACTERISTICS $T_A = 25C$ , $V_{IN} = 16V$ , EXTV<sub>CC</sub> = 0V, unless otherwise noted. ## PIN FUNCTIONS **SW0/SW1 (Pins 1, 39):** Switch Node Connections to Inductors. Voltage swings at the pins are from a Schottky diode (external) voltage drop below ground to V<sub>IN</sub>. **TG0/TG1 (Pins 2, 38):** Top Gate Driver Outputs. These are the outputs of floating drivers with a voltage swing equal to $INTV_{CC}$ superimposed on the switch node voltages. I<sub>SENSE0</sub>+/I<sub>SENSE1</sub>+ (**Pins 4**, **9**): Current Sense Comparator Inputs. The (+) input to the current comparator is normally connected to the DCR sensing network or current sensing resistor. **I**SENSEO<sup>-</sup>/**I**SENSE1<sup>-</sup> (**Pins 5, 10**): Current Sense Comparator Inputs. The (–) input is connected to the output. **TSNSO/TSNS1** (Pins 6, 36): External Diode Temperature Sense. Connect to the anode of a diode-connected PNP transistor in order to sense remote temperature. Directly connect the cathode using a seperate ground return path to Pin 53 of the LTC3886. A bypass capacitor between the anode and cathode must be located in close proximity to the transistor. If external temperature sense elements are not installed, short pin to ground and set the UT\_FAULT\_LIMIT to -275°C and the UT\_FAULT\_RESPONSE to ignore. V<sub>SENSE0</sub>+/V<sub>SENSE1</sub>+ (Pins 7, 35): Positive Output Voltage Sense Inputs. **V**<sub>SENSE0</sub><sup>-</sup> (**Pin 8**): Channel 0 Negative Output Voltage Sense Input. $I_{THR0}/I_{THR1}$ (Pins 11, 32): Loop Compensation Nodes. $I_{THO}/I_{TH1}$ (Pins 12, 31): Current Control Threshold and Error Amplifier Compensation Nodes. Each associated channel's current comparator tripping threshold increases with its $I_{TH}$ voltage. **SYNC (Pin 13):** External Clock Synchronization Input and Open-Drain Output Pin. If an external clock is present at this pin, the switching frequency will be synchronized to the external clock. If clock master mode is enabled, this pin will pull low at the switching frequency with a 500ns pulse width to ground. A resistor pull-up to 3.3V is required in the application. **SCL (Pin 14):** Serial Bus Clock Input. Open-drain output, can hold the output low if clock stretching is enabled. A pull-up resistor to 3.3V is required in the application. **SDA (Pin 15):** Serial Bus Data Input and Output. A pull-up resistor to 3.3V is required in the application. ALERT (Pin 16): Open-Drain Digital Output. Connect the SMBALERT signal to this pin. A pull-up resistor to 3.3V is required in the application. **FAULTO/FAULT1** (Pins 17, 18): Digital Programmable General Purpose Inputs and Outputs. Open-drain output. A pull-up resistor to 3.3V is required in the application. **RUNO/RUN1 (Pins 19, 20):** Enable Run Input and Output. Logic high on this pin enables the controller. Open-drain output holds the pin low until the LTC3886 is out of reset. This pin should be driven by an open-drain digital output. A pull-up resistor to 3.3V is required in the application. **ASELO/ASEL1 (Pin 21/Pin 22):** Serial Bus Address Select Inputs. Connect optional 1% resistor dividers between $V_{DD25}$ and GND to these pins to select the serial bus interface address. Refer to the Applications Information section for more detail. Minimize capacitance when the pin is open to assure accurate detection of the pin state. **V**<sub>OUT\_CFG0</sub> /**V**<sub>OUT\_CFG1</sub> (**Pins 23, 24**): Output Voltage Select Pins. Connect a $\pm 1\%$ resistor divider between the chip V<sub>DD25</sub>, V<sub>OUT\_CFG</sub> and GND in order to select output voltage. If the pin is left open, the IC will use the value programmed in the EEPROM. Refer to the Applications Information section for more detail. Minimize capacitance when the pin is open to assure accurate detection of the pin state. **FREQ\_CFG (Pin 25):** Frequency Select Pin. Connect a $\pm 1\%$ resistor divider between the chip $V_{DD25}$ FREQ\_CFG and GND in order to select switching frequency. If the pin is left open, the IC will use the value programmed in the EEPROM. Refer to the Applications Information section for more detail. Minimize capacitance when the pin is open to assure accurate detection of the pin state. ## PIN FUNCTIONS **PHAS\_CFG (Pin 26):** Phase Configuration Input. Connect an optional 1% resistor divider between $V_{DD25}$ and GND to this pin to configure the phase of each PWM channel relative to SYNC. Refer to the Applications Information section for more detail. Minimize capacitance when the pin is open to assure accurate detection of the pin state. $V_{DD25}$ (Pin 27): Internally Generated 2.5V Power Supply Output. Bypass this pin to GND with a low ESR 1 $\mu$ F capacitor. Do not load this pin externally except for the resistor dividers needed for the LTC3886 resistor configuration pins. WP (Pin 28): Write Protect Pin Active High. An internal $10\mu\text{A}$ current source pulls the pin to $V_{DD33}$ . If WP is high, the PMBus writes are restricted. **SHARE\_CLK (Pin 29):** Share Clock, Bidirectional Open-Drain Clock Sharing Pin. Nominally 100kHz. Used to synchronize the timing between multiple LTC controllers. Tie all the SHARE\_CLK pins together. All LTC controllers will synchronize to the fastest clock. A pull-up resistor of 5.49k to V<sub>DD33</sub> is required. A pull-up resistor to 3.3V is required in the application. $V_{DD33}$ (Pin 30): Internally Generated 3.3V Power Supply Output. Bypass this pin to GND with a low ESR 1µF capacitor. Do not load this pin with external current. **PGOODO/PGOOD1 (Pins 34, 33t):** Power Good Indicator Outputs. Open-drain logic output that is pulled to ground when the output exceeds OV/UV thresholds. The output is deglitched by an internal 100µs filter. A pull-up resistor to 3.3V is required in the application. **BOOST1/BOOSTO (Pins 40, 52):** Boosted Floating Driver Supplies. The (+) terminal of the booststrap capacitor connects to this pin. This pin swings from a diode voltage drop below $INTV_{CC}$ up to $V_{IN}$ + $INTV_{CC}$ . **BG0/BG1 (Pins 42, 50):** Bottom Gate Driver Outputs. This pin drives the gates of the bottom N-channel MOSFET between GND and $INTV_{CC}$ . **EXTV**<sub>CC</sub> (**Pin 43**): External power input to an internal LDO connected to INTV<sub>CC</sub>. This LDO supplies INTV<sub>CC</sub> power bypassing the internal LDO powered from V<sub>IN</sub> whenever EXTV<sub>CC</sub> is higher than 4.7V. See EXTV<sub>CC</sub> connection in the Applications Information Section. Do not float or exceed 14V on this pin. Decouple this pin to GND with a minimum of 4.7 $\mu$ F low ESR tantalum or ceramic capacitor. If the EXTV<sub>CC</sub> pin is not used, tie the pin to GND. The EXTV<sub>CC</sub> pin may be connected to a higher voltage than the V<sub>IN</sub> pin. **INTV**<sub>CC</sub> (**Pin 44**): Internal Regulator 5V Output. The control circuits are powered from this voltage. Decouple this pin to GND with a minimum of $4.7\mu F$ low ESR tantalum or ceramic capacitor. **I<sub>IN</sub>**<sup>-</sup> **(Pin 46):** Negative Input of High Side Current Sense Amplifier. I<sub>IN</sub>+ (Pin 47): Positive Input of High Side Current Sense Amplifier. $V_{IN}$ (Pin 48): Main Input Supply. Decouple this pin to GND with a capacitor (0.1 $\mu$ F to 1 $\mu$ F). For applications where the main input power is 5V, tie the $V_{IN}$ and INTV<sub>CC</sub> pins together. If the input current sense amplifier is not used, this pin must be shorted to the $I_{IN}^+$ and $I_{IN}^-$ pins. **GND (Exposed Pad Pin 53):** Ground. All small-signal and compensation components should connect to this ground, at one point. ## **BLOCK DIAGRAM** Figure 1. Block Diagram, One of Two Channels (CHO) Shown #### **OVERVIEW** The LTC3886 is a dual channel/dual phase, constant frequency, analog current mode controller for DC/DC stepdown applications with a digital interface. The LTC3886 digital interface is compatible with PMBus which supports bus speeds of up to 400kHz. A typical application circuit is shown on the first page of this data sheet. ### Major features include: - Programmable Output Voltage - Programmable Input Voltage Comparator - Programmable Current Limit - Programmable Switching Frequency - Programmable OV and UV Comparators - Programmable On and Off Delay Times - Programmable Output Rise/Fall Times - Programmable Loop Compensation - Dedicated Power Good Pin for Each Channel - Phase-Locked Loop for Synchronous, PolyPhase Operation (2, 3, 4 or 6 Phases) - Input and Output Voltage/Current, and Temperature Telemetry - Fully Differential Remote Sense on Channel 0 - Integrated Gate Drivers - Nonvolatile Configuration Memory - Optional External Configuration Resistors for Key Operating Parameters - Optional Time-Base Interconnect for Synchronization Between Multiple Controllers - Fault Logging - WP Pin to Protect Internal EEPROM Configuration - Standalone Operation After User Factory Configuration - PMBus Version1.2, 400kHz Compliant Interface The PMBus interface provides access to important power management data during system operation including: - Internal Die Temperature - External System Temperature via Optional Diode Sense Elements - Average Output Current - Average Output Voltage - Average Input Voltage - Average Input Current - Configurable, Latched and Unlatched Individual Fault and Warning Status Individual channels are accessed through the PMBus using the PAGE command, i.e., PAGE 0 or 1. Fault reporting and shutdown behavior are fully configurable using the FAULT *n* outputs. A dedicated pin for ALERT is provided. The shutdown operation also allows all faults to be individually masked and can be operated in either unlatched (retry) or latched modes. Individual status commands enable fault reporting over the serial bus to identify the specific fault event. Fault or warning detection includes the following: - Output Undervoltage/Overvoltage - Input Undervoltage/Overvoltage - Input and Output Overcurrent - Internal Overtemperature - External Overtemperature - Communication, Memory or Logic (CML) Fault #### MAIN CONTROL LOOP The LTC3886 is a constant-frequency, current-mode step-down controller that operates at a user-defined relative phasing. During normal operation the top MOSFET is turned on when the clock for that channel sets the RS latch, and turned off when the main current comparator, $I_{CMP}$ , resets the RS latch. The peak inductor current at which $I_{CMP}$ resets the RS latch is controlled by the voltage on the $I_{TH}$ pin which is the output of the error amplifier, EA. The EA negative terminal is equal to the $V_{SENSE}$ voltage divided by 16 (8 if range = 1). The positive terminal of the EA is connected to the output of a 12-bit DAC with values ranging from 0V to 1.024V. The output voltage, through feedback of the EA, will be regulated to 16 times the DAC output (8 times if range = 1). The DAC value is calculated by the part to synthesize the users desired output voltage. The output voltage is programmed by the user either with the resistor configuration pins detailed in Table 3 or by the V<sub>OUT</sub> command (either from EEPROM, or by PMBus command). Refer to the PMBus command section of the data sheet or the PMBus specification for more details. The output voltage can be modified by the user at any time with a PMBus VOUT COMMAND. This command will typically have a latency less than 10ms. The user is encouraged to reference the PMBus Power System Management Protocol Specification to understand how to program the LTC3886. This specification can be found at: ### http://www.pmbus.org/specs.html Continuing the basic operation description, the current mode controller will turn off the top gate when the peak current is reached. If the load current increases, $V_{SENSE}$ will slightly droop with respect to the DAC reference. This causes the $I_{TH}$ voltage to increase until the average inductor current matches the new load current. After the top MOSFET has turned off, the bottom MOSFET is turned on. In continuous conduction mode, the bottom MOSFET stays on until the end of the switching cycle. #### **EEPROM** The LTC3886 contains internal EEPROM to store user configuration settings and fault log information. EEPROM endurance and retention for user space and fault log pages are specified in the Absolute Maximum Ratings and Electrical Characteristics table. The LTC3886 EEPROM also contains a manufacturing section that has internal redundancy. The integrity of the entire onboard EEPROM is checked with a CRC calculation each time its data is to be read, such as after a power-on reset or execution of a RESTORE\_USER\_ALL command. If a CRC error occurs, the CML bit is set in the STATUS\_BYTE and STATUS\_WORD commands, the EEPROM CRC Error bit in the STATUS\_MFR\_SPECIFIC command is set, and the ALERT and RUN pins pulled low (PWM channels off). At that point the device will only respond at special address 0x7C, which is activated only after an invalid CRC has been detected. The chip will also respond at the global addresses 0x5A and 0x5B, but use of these addresses when attempting to recover from a CRC issue is not recommended. All power supply rails associated with either PWM channel of a device reporting an invalid CRC should remain disabled until the issue is resolved. LTC recommends that the EEPROM not be written when die temperature is greater than 85°C. If internal die temperature exceeds 130°C, all EEPROM operations except RESTORE\_USER\_ALL and MFR\_RESET are disabled. Full EEPROM operation is not re-enabled until die temperature falls below 125°C. Refer to the Applications Information section for equations to predict retention degradation due to elevated operating temperatures. See the Applications Information section or contact the factory for details on efficient in-system EEPROM programming, including bulk EEPROM programming, which the LTC3886 also supports. #### POWER-UP AND INITIALIZATION The LTC3886 is designed to provide standalone supply sequencing and controlled turn-on and turn-off operation. It can operate from a single $V_{IN}$ input supply (4.5V to 60V) while three on-chip linear regulators generate internal 2.5V, 3.3V and 5V. If $V_{IN}$ does not exceed 6V, and the EXTV<sub>CC</sub> pin is not driven by an external supply, the $INTV_{CC}$ and $V_{IN}$ pins must be tied together. The LTC3886 EXTV<sub>CC</sub> pin can driven by an external supply to improve efficiency of the circuit and minimize power on the LTC3886. The EXTV<sub>CC</sub> pin must exceed approximately 4.8V before the INTV<sub>CC</sub> voltage LDO operates from the EXTV<sub>CC</sub> pin. To minimize application power, the $EXTV_{CC}$ pin can be supplied by a switching regulator, or an output of the LTC3886. The EXTV<sub>CC</sub> pin voltage may exceed the V<sub>IN</sub> pin voltage. The controller configuration is initialized by an internal threshold based UVLO where V<sub>IN</sub> must be approximately 4.2V and the 5V, 3.3V and 2.5V linear regulators must be within approximately 20% of the regulated values. A PMBus RESTORE USER ALL or MFR RESET command forces this same initialization. During initialization, the external configuration resistors are identified and/or contents of the EEPROM are read into the controller. The BGn, TGn, PGOODn and RUNn pins are held low. The FAULTn pins are in high impedance mode. The LTC3886 will use the contents of Tables 12 to 15 to determine the resistor defined parameters. See the Resistor Configuration section for more detail. The resistor configuration pins only control some of the preset values of the controller. The remaining values are programmed in EEPROM either at the factory or by the user. If the configuration resistors are not inserted or if the ignore RCONFIG bit is asserted (bit 6 of the MFR\_CONFIG\_ALL\_LTC3886 configuration command), the LTC3886 will use only the contents of EEPROM to determine the DC/DC characteristics. The ASEL0 and ASEL1 values read at power-up or reset are always respected unless the pins are open. See the Applications Information section for more detail. After the part has initialized, an additional comparator monitors $V_{IN}$ . The VIN\_ON threshold must be exceeded before the output power sequencing can begin. After $V_{IN}$ is initially applied, the part will typically require 70ms to initialize and begin the TON\_DELAY timer. The read back of voltages and currents may require an additional 200ms to 300ms. #### **SOFT-START** The part must enter the run state prior to soft-start. The RUN pin is released by the LTC3886 after the part initializes and V<sub>IN</sub> is greater than the VIN\_ON threshold. If multiple LTC3886s are used in an application, they all hold their respective run pins low until all devices initialize and V<sub>IN</sub> exceeds the VIN\_ON threshold for every device. The SHARE\_CLK pin assures all the devices connected to the signal use the same time base. The SHARE\_CLK pin is held low until the part has initialized after $V_{IN}$ is applied and $V_{IN}$ exceeds the VIN ON threshold. The LTC3886 can be set to turn off (or remain off) if SHARE CLK is low (set bit 2 of MFR CHAN CONFIG LTC3886 to a 1). This allows the user to assure synchronization across numerous LTC ICs even if the RUN pins can not be connected together due to board constraints. In general, if the user cares about synchronization between chips it is best to connect all the respective RUN pins together and to connect all the respective SHARE\_CLK pins together and pull up to $V_{DD33}$ with a 10k resistor. This assures all chips begin sequencing at the same time and use the same time base. After the RUNn pin releases and prior to entering a constant output voltage regulation state, the LTC3886 performs a monotonic initial ramp or "soft-start". Softstart is performed by actively regulating the load voltage while digitally ramping the target voltage from 0V to the commanded voltage set-point. Once the LTC3886 is commanded to turn on, (after power up and initialization) the controller waits for the user specified turn-on delay (TON DELAY) prior to initiating this output voltage ramp. The rise time of the voltage ramp can be programmed using the TON RISE command to minimize inrush currents associated with the start-up voltage ramp. The soft-start feature is disabled by setting the value of TON\_RISE to any value less than 0.25ms. The LTC3886 PWM always uses discontinuous mode during the TON RISE operation. In discontinuous mode, the bottom gate is turned off as soon as reverse current is detected in the inductor. This will allow the regulator to start up into a pre-biased load. When the TON\_MAX\_FAULT\_LIMIT is reached, the part transitions to continuous mode, if so programmed. If TON MAX FAULT LIMIT is set to zero, there is no time limit and the part transitions to the desired conduction mode after TON\_RISE completes and V<sub>OLIT</sub> has exceeded the VOUT UV FAULT LIMIT and IOUT OC is not present. #### TIME-BASED SEQUENCING The default mode for sequencing the output on and off is time based. The output is enabled after waiting TON\_DELAY amount of time following either the RUNn pin going high, a PMBus command to turn on, or the $V_{\rm IN}$ pin voltage rising above a preprogrammed voltage. Off sequencing is handled in a similar way. To assure proper sequencing, make sure all ICs connect the SHARE\_CLK pins together and RUN pins together. If the RUN pins can not be connected together for some reason, set bit 2 of MFR\_CHAN\_CONFIG\_LTC3886 to a 1. This bit requires the SHARE\_CLK pin to be clocking before the power supply output can start. When the RUNn pin is pulled low, the LTC3886 will hold the pin low for the MFR\_RESTART\_DELAY. The minimum MFR\_RESTART\_ LINEAR TECHNOLOGY DELAY is TOFF\_DELAY + TOFF\_FALL + 136ms. This delay assures proper sequencing of all rails. The LTC3886 calculates this delay internally and will not process a shorter delay. However, a longer commanded MFR\_RESTART\_DELAY will be used by the part. The maximum allowed value is 65.52 seconds. #### **EVENT-BASED SEQUENCING** The PGOOD*n* pin is be asserted when the output UV threshold is exceeded. It is possible to feed the PGOOD*n* pin from one LTC3886 into the RUN pin of the next LTC3886 in the sequence. This can be implemented across multiple LTC3886s. If a fault in the string of rails is detected, only the faulted rail and downstream rails will fault off. The rails in the string of devices in front of the faulted rail will remain on unless commanded off. #### **Event-Based Sequencing by Cascading PGOODs Into RUN Pins** Figure 2. Event (Voltage) Based Sequencing #### SHUTDOWN The LTC3886 supports two shutdown modes. The first mode is continuous conduction mode, with user-defined turn-off delay (TOFF\_DELAY) and ramp down rate (TOFF\_FALL). The controller will draw current from the load to force TOFF\_FALL. The second mode is discontinuous conduction mode. In discontinuous conduction mode the controller will not draw current from the load and the fall time will be set by the output capacitance and load current. The other shutdown mode occurs in response to a fault condition or loss of SHARE\_CLK (if bit 2 of MFR\_CHAN\_ CONFIG\_LTC3886 is set to a 1) or $V_{\text{IN}}$ falling below the VIN\_OFF threshold or FAULT n pulled low externally (if the MFR\_FAULT\_RESPONSE is set to inhibit). Under these conditions the power stage is disabled in order to stop the transfer of energy to the load as quickly as possible. The shutdown state can be entered from the soft-start or active regulation states either through user intervention (deasserting RUN or the PMBus OPERATION command) or in response to a detected fault or an external fault via the bidirectional FAULT n pin, or loss of SHARE\_CLK (if bit 2 of MFR\_CHAN\_CONFIG\_LTC3886 is set to a 1) or V<sub>IN</sub> falling below the VIN\_OFF threshold. In retry mode, the controller responds to a fault by shutting down and entering the inactive state for a programmable delay time (MFR\_RETRY\_DELAY). This delay minimizes the duty cycle associated with autonomous retries if the fault that caused the shutdown disappears once the output is disabled. The retry delay time is determined by the longer of the MFR RETRY DELAY command or the time required for the regulated output to decay below 12.5% of the programmed value. If multiple outputs are controlled by the same $\overline{\mathsf{FAULT}}n$ pin, the decay time of the faulted output determines the retry delay. If the natural decay time of the output is too long, it is possible to remove the voltage requirement of the MFR RETRY DELAY command by asserting bit 0 of MFR CHAN CONFIG LTC3886. Alternatively, the controller can be configured so that it remains latched-off following a fault and clearing requires user intervention such as toggling RUN or commanding the part OFF then ON. #### LIGHT-LOAD CURRENT OPERATION The LTC3886 has two PWM modes of operation, discontinuous conduction mode or forced continuous conduction mode. Mode selection is done using the MFR\_PWM\_MODE\_LTC3886 command (discontinuous conduction is always the start-up mode, forced continuous is the default running mode). If the controller is enabled for discontinuous conduction operation, the inductor current is not allowed to reverse. The reverse current comparator, I<sub>REV</sub>, turns off the bottom gate external MOSFET just before the inductor current reaches zero, preventing it from reversing and going negative. Thus, the controller can operate in discontinuous operation. In forced continuous operation, the inductor current is allowed to reverse at light loads or under large transient conditions. The peak inductor current is determined solely by the voltage on the I<sub>TH</sub> pin. In this mode, the efficiency at light loads is lower than in discontinuous conduction operation. However, continuous mode exhibits lower output ripple and less interference with audio circuitry. Forced continuous conduction mode may result in reverse inductor current, which can cause the input supply to boost. The VIN\_OV\_FAULT\_LIMIT can detect this and turn off the offending channel. However, this fault is based on an ADC read and can take up to 100ms to detect. If there is a concern about the input supply boosting, keep the part in discontinuous conduction. #### PWM LOOP COMPENSATION The internal PWM loop compensation resistors R<sub>ITHn</sub> of the LTC3886 can be adjusted using bit[4:0] of the MFR\_PWM\_COMP command. The transcondutance of the LTC3886 PWM error amplifier can be adjusted using bit[7:5] of the MFR\_PWM\_COMP command. Refer to the Programmable Loop Compensation subsection in the Applications Information section for further details. #### SWITCHING FREQUENCY AND PHASE The switching frequency of the PWM can be established with an internal oscillator or an external time base. The internal phase-locked loop (PLL) synchronizes PWM control to this timing reference with proper phase relation, whether the clock is provided internally or externally. The device can also be configured to provide the master clock to other ICs through PMBus command, EEPROM setting, or external configuration resistors as outlined in Table 5. As clock master, the LTC3886 will drive its open-drain SYNC pin at the selected rate with a pulse width of 500ns. An external pull-up resistor between SYNC and $V_{DD33}$ is required in this case. Only one device connected to SYNC should be designated to drive the pin. If multiple LTC3886s programmed as clock masters are wired to the same SYNC line with a pull-up resistor, just one of the devices is automatically elected to provide clocking, and the others disable their SYNC outputs. The LTC3886 will automatically accept an external SYNC input, disabling its own SYNC drive if necessary. Whether configured to drive SYNC or not, the LTC3886 can continue PWM operation using its own internal oscillator if an external clock signal is subsequently lost. The device can also be programmed to always require an external oscillator for PWM operation by setting bit 4 of MFR\_CONFIG\_ALL\_LTC3886. The status of the SYNC driver circuit is indicated by bit 10 of MFR\_PADS. The MFR\_PWM\_CONFIG\_LTC3886 command can be used to configure the phase of each channel. Desired phase can also be set from EEPROM or external configuration resistors as outlined in Table 5. Designated phase is the relationship between the falling edge of SYNC and the internal clock edge that sets the PWM latch to turn on the top power switch. Additional small propagation delays to the PWM control pins will also apply. Both channels must be off before the FREQUENCY\_SWITCH and MFR\_PWM\_CONFIG\_LTC3886 commands can be written to the LTC3886. The phase relationships and frequency are independent of each other, providing numerous application options. Multiple LTC3886 ICs can be synchronized to realize a PolyPhase array. In this case the phases should be separated by 360/n degrees, where n is the number of phases driving the output voltage rail. #### **OUTPUT VOLTAGE SENSING** The channel 0 differential amplifier allows remote, differential sensing of the load voltage with $V_{SENSE0n}$ pins. The channel 1 sense pin ( $V_{SENSE1}$ ) is referenced to GND. The (telemetry) ADC is fully differential and makes measurements of channels 0 and 1 output voltages at the $V_{SENSE0n}$ and $V_{SENSE1}$ /GND pins, respectively. The maximum allowed differential sense voltage for $V_{SENSE0}$ to $V_{SENSE0}$ is 14V. #### **OUTPUT CURRENT SENSING** For DCR current sense applications, a resistor in series with a capacitor is placed across the inductor. In this configuration, the resistor is tied to the FET side of the inductor while the capacitor is tied to the load side of the inductor as shown in Figure 3. If the RC values are chosen such that the RC time constant matches the inductor time constant (L/DCR, where DCR is the inductor series resistance), the resultant voltage ( $V_{DCR}$ ) appearing across the capacitor will equal the voltage across the inductor series resistance and thus represent the current flowing through the inductor. The RC calculations are based on the room temperature DCR of the inductor. The RC time constant should remain constant, as a function of temperature. This assures the transient response of the circuit is the same regardless of the temperature. The DCR of the inductor has a large temperature coefficient. approximately 3900ppm/°C. The temperature coefficient of the inductor must be written to the MFR IOUT CAL GAIN TC command. The external temperature is sensed near the inductor and is used to modify the internal current limit circuit to maintain an essentially constant current limit with temperature. In this application, the Isense<sup>+</sup> pin is connected to the FET side of the capacitor while the I<sub>SENSE</sub> pin is placed on the load side of the capacitor. The current sensed from the input is then given by the expression V<sub>DCR</sub>/DCR. V<sub>DCR</sub> is digitized by the LTC3886's telemetry ADC with an input range of ±100mV, a noise floor of $7\mu V_{RMS}$ , and a peak-peak noise of approximately 46.5 µV. The LTC3886 computes the inductor current using the DCR value stored in the IOUT\_CAL\_GAIN command and the temperature coefficient stored in command MFR\_IOUT\_CAL\_GAIN\_TC. The resulting current value is returned by the READ\_IOUT command. #### INPUT CURRENT SENSING To sense the total input current consumed by the LTC3886 and the power stage, a resistor is placed between the supply voltage and the drain of the top N-channel MOSFET. The I<sub>IN</sub><sup>+</sup> and I<sub>IN</sub><sup>-</sup> pins are connected to the sense resistor. The filtered voltage is amplified by the internal high side current sense amplifier and digitized by the LTC3886's telemetry ADC. The input current sense amplifier has three gain settings of 2x, 4x, and 8x set by the bit[3:2] of the MFR\_PWM\_MODE\_3886 command. The maximum differential input sense voltage for the three gain settings is 50mV, 20mV, and 5mV respectively. The LTC3886 computes the input current using the R value stored in the IIN\_CAL\_GAIN command. The resulting measured powerstage current is returned by the READ\_IIN command. The LTC3886 uses the RVIN resistor to measure the $V_{IN}$ pin supply current being consumed by the LTC3886. This value is returned by the MFR\_READ\_ICHIP command. The chip current is calculated by using the R value stored in the MFR\_RVIN command. Refer to the subsection titled Input Current Sense Amplifier in the Applications Information section for further detail. #### PolyPhase LOAD SHARING Multiple LTC3886's can be connected in parallel in order to provide a balanced load-share solution by connecting the necessary pins. Figure 3 illustrates the shared connections required for load sharing. The SYNC pin should only be enabled on one of the LTC3886s. The other(s) should be programmed to disable SYNC with the oscillator frequency set to the nominal value. When bit[5] of the MFR\_PWM\_CONFIG command is set, Channel 1 will use the feedback node of Channel 0 as its point of regulation. Do not assert bit[5] of MFR\_PWM\_CONFIG except in a PolyPhase application when both $V_{OUT}$ pins are connected together and both $I_{TH}$ pins are tied together. #### **EXTERNAL/INTERNAL TEMPERATURE SENSE** External temperature can best be measured using a remote, diode-connected PNP transistor such as the MMBT3906. The emitter should be connected to a TSNS pin while the base and collector terminals of the PNP transistor must be connected and returned directly to the Pin 53 of the LTC3886 (GND) using a Kelvin connection. The bypass capacitor between the emitter and collector must be located near the transistor. Two different currents are applied to the diode (nominally $2\mu A$ and $32\mu A$ ) and the temperature is calculated from a $\Delta V_{BE}$ measurement made with the internal 16-bit monitor ADC. The LTC3886 also supports direct $V_{BE}$ based external temperature measurements. In this case the diode or diode network is trimmed to a specific voltage at a specific current and temperature. In general this method does not yield as accurate of a result as the single PNP transistor, Figure 3. Load Sharing Connections for 3-Phase Operation but may function better in noisy applications. Refer to MFR\_PWM\_MODE\_LTC3886 in the PMBus Command Details section for additional information on programming the LTC3886 for these two external temperature sense configurations. The calculated temperature is returned by the PMBus READ\_TEMPERATURE\_1 command. Refer to the Applications Information section for details on proper layout of external temperature sense elements and PMBus commands that can be used to improve the accuracy of calculated temperatures. The READ\_TEMPERATURE\_2 command returns the internal junction temperature of the LTC3886 using an on-chip diode with a $\Delta V_{BE}$ measurement and calculation. #### RCONFIG (RESISTOR CONFIGURATION) PINS There are six input pins utilizing 1% resistor dividers between $V_{DD25}$ and GND to select key operating parameters. The pins are ASEL0, ASEL1, FREQ\_CFG, $V_{OUT0\_CFG}, V_{OUT1\_CFG}, PHAS\_CFG.$ If pins are floated, the value stored in the corresponding EEPROM command is used. If bit 6 of the MFR\_CONFIG\_ALL\_LTC3886 configuration command is asserted in EEPROM, the resistor inputs are ignored upon power-up except for ASEL0 and ASEL1 which are always respected. The resistor configuration pins are only measured during power-up and an execution of a RESTORE\_USER\_ALL or MFR\_RESET command. The $V_{OUTn\_CFG}$ pin settings are described in Table 3. These pins select the output voltages for the LTC3886's analog PWM controllers. If the pin is open, the VOUT\_COMMAND command is loaded from EEPROM to determine the output voltage. The default setting is to have the switcher off unless the voltage configuration pins are installed. The following parameters are set as a percentage of the output voltage if the RCONFIG pins are used to determined output voltage:: | ■ VOUT OV FAULT LIMIT | +10% | |-----------------------------------|------| | ■ VOUT_OV_WARN_LIMIT | | | ■ VOUT_MAX | | | ■ VOUT MARGIN HIGH | | | <ul><li>VOUT_MARGIN_LOW</li></ul> | 5% | | ■ VOUT_UV_WARN_LIMIT | 6.5% | | ■ VOLIT LIV FALILT LIMIT | _7% | The FREQ CFG pin settings are described in Table 4. This pin selects the switching frequency. The phase relationships between the two channels and SYNC pin is determined by the PHAS CFG pin described in Table 5. To synchronize to an external clock, the part should be put into external clock mode (SYNC output disabled but frequency set to the nominal value). If no external clock is supplied, the part will clock at the programmed frequency. If the application is multi-phase and the SYNC signal between chips is lost, the parts will not be at the same frequency increasing the ripple voltage on the output, possibly producing undesirable operation. If the external SYNC signal is being generated internally and external SYNC is not selected, bit 10 of MFR\_PADS\_LTC3886 will be asserted. If no frequency is selected and the external SYNC frequency is not present, a PLL FAULT will occur. If the user does not wish to see the ALERT from a PLL FAULT even if there is not a valid synchronization signal at power-up, the ALERT mask for PLL FAULT must be written. See the description on SMBALERT\_MASK for more details. If the SYNC pin is connected between multiple ICs only one of the ICs should have the SYNC pin enabled, all other ICs should be configured to SYNC pin disabled. The ASELO and 1 pin settings are described in Table 6. ASEL1 selects the top 3 bits of the slave address for the LTC3886. ASELO selects the bottom 4 bits of the slave address for the LTC3886. If ASEL1 is floating, the 3 most significant bits are retrieved from the EEPROM MFR\_ADDRESS command. If ASELO is floating, the 4 LSB bits stored in EEPROM MFR\_ADDRESS command are used to determine the 4 LSB bits of the slave address. For more detail, refer to Table 6. Note: Per the PMBus specification, pin programmed parameters can be overridden by commands from the digital interface with the exception of the ASEL*n* pins which are always honored. Do not set any part address to 0x5A or 0x5B because these are global reserved addresses and all parts will respond to them. #### **FAULT HANDLING** A variety of fault and warning reporting and handling mechanisms are available. Fault and warning detection capabilities include: - Input OV/FAULT Protection and UV Warning - Average Input OC Warn - Output OV/UV Fault and Warn Protection - Output OC Fault and Warn Protection - Internal and External Overtemperature Fault and Warn Protection - External Undertemperature Fault and Warn Protection - CML Fault (Communication, Memory or Logic) - External Fault Detection via the Bidirectional FAULTn Pins In addition, the LTC3886 can map any combination of fault indicators to the FAULT n pin using the propagate FAULT n response commands, MFR\_FAULT\_PROPAGATE\_LTC3886. Typical usage of the FAULT n pin is as a driver for an external crowbar device, overtemperature alert, overvoltage alert or as an interrupt to cause a microcontroller to poll the fault commands. Alternatively, the FAULT n pin can be used as an input to detect external faults downstream of the controller that require an immediate response. As described in the Soft-Start section, it is possible to control start-up through concatenated events. If $\overline{FAULT}n$ is used to drive the RUN pin of another controller, the unfiltered VOUT\_UV fault limit should be mapped to the $\overline{FAULT}n$ pin. Any fault or warning event will cause the ALERT pin to assert low unless the fault or warning is masked by the SMBALERT\_MASK. The pin will remain asserted low until the CLEAR\_FAULTS command is issued, the fault bit is written to a 1, bias power is cycled or a MFR\_RESET command is issued, the RUN pin is toggled OFF/ON, or the part is commanded OFF/ON via PMBus. The MFR\_FAULT\_PROPAGATE\_LTC3886 command determines if the FAULT n pin is pulled low when a fault is detected. Output and input fault event handling is controlled by the corresponding fault response byte as specified in Tables 5 to 9. Shutdown recovery from these types of faults can either be autonomous or latched. For autonomous recovery, the faults are not latched, so if the fault condition is not present after the retry interval has elapsed, a new softstart is attempted. If the fault persists, the controller will continue to retry. The retry interval is specified by the MFR\_RETRY\_DELAY command and prevents damage to the regulator components by repetitive power cycling, assuming the fault condition itself is not immediately destructive. The MFR\_RETRY\_DELAY must be greater than 120ms. It can not exceed 83.88 seconds. ## Status Registers and ALERT Masking Figure 4 summarizes the internal LTC3886 status registers accessible by PMBus command. These contain indication of various faults, warnings and other important operating conditions. As shown, the STATUS\_BYTE and STATUS\_WORD commands also summarize contents of other status registers. Refer to PMBus Command Details for specific information. NONE OF THE ABOVE in STATUS\_BYTE indicates that one or more of the bits in the most-significant nibble of STATUS\_WORD are also set. In general, any asserted bit in a STATUS\_x register also pulls the ALERT pin low. Once set, ALERT will remain low until one of the following occurs. - A CLEAR\_FAULTS, RESTORE\_USER\_ALL or MFR\_ RESET Command Is Issued - The Related Status Bit Is Written to a One - The Faulted Channel Is Properly Commanded Off and Back On - The LTC3886 Successfully Transmits Its Address During a PMBus ARA - Bias Power Is Cycled With some exceptions, the SMBALERT\_MASK command can be used to prevent the LTC3886 from asserting ALERT for bits in these registers on a bit-by-bit basis. These mask settings apply to STATUS\_WORD and STATUS\_BYTE in the same fashion as the status bits themselves. For example, if $\overline{ALERT}$ is masked for all bits in Channel 0 STATUS\_VOUT, then $\overline{ALERT}$ is effectively masked for the $V_{OLIT}$ bit in STATUS\_WORD for PAGE 0. The BUSY bit in STATUS\_BYTE also asserts ALERT low and cannot be masked. This bit can be set as a result of various internal interactions with PMBus communication. This fault occurs when a command is received that cannot be safely executed with one or both channels enabled. As discussed in Application Information, BUSY faults can be avoided by polling MFR\_COMMON before executing some commands. If masked faults occur immediately after power up, ALERT may still be pulled low because there has not been time to retrieve all of the programmed masking information from EEPROM. Status information contained in MFR\_COMMON and MFR\_PADS can be used to further debug or clarify the contents of STATUS\_BYTE or STATUS\_WORD as shown, but the contents of these registers do not affect the state of the ALERT pin and may not directly influence bits in STATUS\_BYTE or STATUS\_WORD. ## Mapping Faults to FAULT Pins The FAULT n pins of the LTC3886 can share faults between channels and with all LTC PMBus products including the LTC3880, LTC2974, LTC2978, LTC4676 µModule®, etc. In the event of an internal fault, one or more of the LTC3886s is configured to pull the bussed $\overline{\mathsf{FAULT}}n$ pins low. The other LTC3886s are then configured to shut down when the FAULT *n* pin bus is pulled low. For autonomous group retry, the faulted LTC3886 channel is configured to release the FAULT npin bus after a retry interval, assuming the original fault has cleared. All the channels in the group then begin a soft-start sequence. If the fault response is LATCH OFF, the $\overline{\mathsf{FAULT}}n$ pin remains asserted low until either the RUN pin is toggled OFF/ON or the part is commanded OFF/ ON. The toggling of the RUN either by the pin or OFF/ON command will clear faults associated with the LTC3886. If it is desired to have all faults cleared when either RUN pin is toggled, set bit 0 of MFR\_CONFIG\_ALL\_LTC3886 to a 1. The status of all faults and warnings is summarized in the STATUS\_WORD and STATUS\_BYTE commands. / INFAD 3886 Figure 4. LTC3886 Status Register Summary Additional fault detection and handling capabilities are: #### **Power Good Pins** The PGOODn pins of the LTC3886 are connected to the open drains of internal MOSFETs. The MOSFETs turn on and pull the PGOODn pins low when the channel output voltage is not within the channels UV and OV voltage thresholds. During TON\_DELAY and TON\_RISE sequencing, the PGn pin is held low. The PGOODn pin is also pulled low when the respective RUNn pin is low. The PGOODn pin response is deglitched by an internal 60 $\mu$ s digital filter. The PGOODn pin and PGOOD status may be different at times due to internal communication latency of up to 10 $\mu$ s. #### **CRC Protection** The integrity of the EEPROM memory is checked after a power-on reset. A CRC error will prevent the controller from leaving the reset state. If a CRC error occurs, the CML bit is set in the STATUS\_BYTE and STATUS\_WORD commands, the appropriate bit is set in the STATUS\_MFR\_SPECIFIC command, and the ALERT pin will be pulled low. EEPROM repair can be attempted by writing the desired configuration to the controller and executing a STORE\_USER\_ALL command followed by a CLEAR\_FAULTS command. The LTC3886 manufacturing section of the EEPROM is mirrored. If both copies are corrupted, the "EEPROM CRC Fault" in the STATUS\_MFR\_SPECIFIC command is set. If this bit remains set after being cleared by issuing a CLEAR\_FAULTS or writing a 1 to this bit, an irrecoverable internal fault has occurred. There are no provisions for field repair of EEPROM faults in the manufacturing section. #### SERIAL INTERFACE The LTC3886 serial interface is a PMBus compliant slave device and can operate at any frequency between 10kHz and 400kHz. The address is configurable using either the EEPROM or an external resistor divider. In addition the LTC3886 always responds to the global broadcast address of 0x5A (7-bit) or 0x5B (7-bit). The serial interface supports the following protocols defined in the PMBus specifications: 1) send command, 2) write byte, 3) write word, 4) group, 5) read byte, 6) read word, 7) read block, 8) write block, 9) PAGE\_PLUS\_READ, 10) PAGE\_PLUS\_WRITE, 11) SMBALERT\_MASK read and 12) SMBALERT\_MASK. All read operations will return a valid PEC if the PMBus master requests it. If the PEC\_REQUIRED bit is set in the MFR\_CONFIG\_ALL\_LTC3886 command, the PMBus write operations will not be acted upon until a valid PEC has been received by the LTC3886. #### **Communication Protection** PEC write errors (if PEC\_REQUIRED is active), attempts to access unsupported commands, or writing invalid data to supported commands will result in a CML fault. The CML bit is set in the STATUS\_BYTE and STATUS\_WORD commands, the appropriate bit is set in the STATUS\_CML command, and the ALERT pin is pulled low. #### **DEVICE ADDRESSING** The LTC3886 offers four different types of addressing over the PMBus interface, specifically: 1) global, 2) device, 3) rail addressing and 4) alert response address (ARA). Global addressing provides a means of the PMBus master to address all LTC3886 devices on the bus. The LTC3886 global address is fixed 0x5A (7-bit) or 0xB4 (8-bit) and cannot be disabled. Commands sent to the global address act the same as if PAGE is set to a value of 0xFF. Commands sent are written to both channels simultaneously. Global command 0x5B (7-bit) or 0xB6 (8-bit) is paged and allows channel specific command of all LTC3886 devices on the bus. Other LTC device types may respond at one or both of these global addresses; therefore do not read from global addresses. Rail addressing provides a means for the bus master to simultaneously communicate with all channels connected together to produce a single output voltage (PolyPhase). While similar to global addressing, the rail address can be dynamically assigned with the paged MFR\_RAIL\_ADDRESS command, allowing for any logical grouping of channels that might be required for reliable system control. Do not read from rail addresses since multiple LTC devices may respond. LINEAR TECHNOLOGY Device addressing provides the standard means of the PMBus master communicating with a single instance of an LTC3886. The value of the device address is set by a combination of the ASEL0 and ASEL1 configuration pins and the MFR\_ADDRESS command. Device addressing can be disabled by writing a value of 0x80 to the MFR ADDRESS. All four means of PMBus addressing require the user to employ disciplined planning to avoid addressing conflicts. Communication to LTC3886 devices at global and rail addresses should be limited to command write operations. ## RESPONSES TO VOLIT AND IOUT FAULTS $V_{OUT}$ OV and UV conditions are monitored by comparators. The OV and UV limits are set in three ways. - As a Percentage of the V<sub>OUT</sub> if Using the Resistor Configuration Pins - In EEPROM if Either Programmed at the Factory or Through the GUI - By PMBus Command The I<sub>IN</sub> and I<sub>OUT</sub> overcurrent monitors are performed by ADC readings and calculations. Thus these values are based on average currents and can have a time latency of up to 120ms. The I<sub>OUT</sub> calculation accounts for the sense resistor and the temperature coefficient of the resistor. The input current is equal to the voltage measured across the R<sub>IINSNS</sub> resistor divided by the resistors value as set with the MFR\_RVIN command. If this calculated input current exceeds the IN\_OC\_WARN\_LIMIT the ALERT pin is pulled low and the IIN\_OC\_WARN bit is asserted in the STATUS INPUT command. The digital processor within the LTC3886 provides the ability to ignore the fault, shut down and latch off or shut down and retry indefinitely (retry). The retry interval is set in MFR\_RETRY\_DELAY and can be from 120ms to 83.88 seconds in 1ms increments. The shutdown for OV/UV and OC can be done immediately or after a user selectable deglitch time. #### **Output Overvoltage Fault Response** A programmable overvoltage comparator (OV) guards against transient overshoots as well as long-term overvoltages at the output. In such cases, the top MOSFET is turned off and the bottom MOSFET is turned on until the overvoltage condition is cleared *regardless of the PMBus VOUT\_OV\_FAULT\_RESPONSE command byte value.* This hardware level fault response delay is typically 2µs from the overvoltage condition to BG asserted high. Using the VOUT\_OV\_FAULT\_RESPONSE command, the user can select any of the following behaviors: - OV Pull-Down Only (OV Cannot Be Ignored) - Shut Down (Stop Switching) Immediately—Latch Off - Shut Down Immediately—Retry Indefinitely Using the Time Interval Specified in MFR RETRY DELAY Either the Latch Off or Retry fault responses can be deglitched in increments of (0-7) • 10µs. See Table 7. ## **Output Undervoltage Response** The response to an undervoltage comparator output can be either: - Ignore - Shut Down Immediately—Latch Off - Shut Down Immediately—Retry Indefinitely Using the Time Interval Specified in MFR RETRY DELAY The UV responses can be deglitched. See Table 8. ## **Peak Output Overcurrent Fault Response** Due to the current mode control algorithm, peak output current across the inductor is always limited on a cycle by cycle basis. The value of the peak current limit is specified in sense voltage in the EC table. The current limit circuit operates by limiting the $I_{TH}$ maximum voltage. If DCR sensing is used, the $I_{TH}$ maximum voltage has a temperature dependency directly proportional to the TC of the DCR of the inductor. The LTC3886 automatically monitors the external temperature sensors and modifies the maximum allowed $I_{TH}$ to compensate for this term. The overcurrent fault processing circuitry can execute the following behaviors: - Current Limit Indefinitely - Shut Down Immediately—Latch Off - Shut Down Immediately—Retry Indefinitely Using the Time Interval Specified in MFR\_RETRY\_DELAY The overcurrent responses can be deglitched in increments of (0-7) • 16ms. See Table 9. #### RESPONSES TO TIMING FAULTS TON\_MAX\_FAULT\_LIMIT is the time allowed for $V_{OUT}$ to rise and settle at start-up. The TON\_MAX\_FAULT\_LIMIT condition is predicated upon detection of the VOUT\_UV\_FAULT\_LIMIT as the output is undergoing a soft-start sequence. The TON\_MAX\_FAULT\_LIMIT time is started after TON\_DELAY has been reached and a soft-start sequence is started. The resolution of the TON\_MAX\_FAULT\_LIMIT is not reached within the TON\_MAX\_FAULT\_LIMIT time, the response of this fault is determined by the value of the TON\_MAX\_FAULT\_RESPONSE command value. This response may be one of the following: - Ignore - Shut Down (Stop Switching) Immediately—Latch Off - Shut Down Immediately—Retry Indefinitely at the Time Interval Specified in MFR\_RETRY\_DELAY This fault response is not deglitched. A value of 0 in TON\_MAX\_FAULT\_LIMIT means the fault is ignored. The TON\_MAX\_FAULT\_LIMIT should be set longer than the TON\_RISE time. See Table 11. ## RESPONSES TO VIN OV FAULTS $V_{\text{IN}}$ overvoltage is measured with the ADC. The response is deglitched by the 100ms typical response time of the ADC. The fault responses are: - Ignore - Shut Down Immediately—Latch Off Shut Down Immediately—Retry Indefinitely Using the Time Interval Specified in MFR\_RETRY\_DELAY See Table 11. ### **RESPONSES TO OT/UT FAULTS** ## Internal Overtemperature Fault/Warn Response An internal temperature sensor protects against EEPROM damage. Above 85°C, no writes to EEPROM are recommended. Above 130°C, the internal overtemperature warn threshold is exceeded and the part will NACK any EEPROM related command except RESTORE\_USER\_ALL or MFR\_RESET and issue a CML fault for Invalid/Unsupported Command. Full EEPROM operation is re-enabled when the internal temperature has dropped below 125°C. When the die temperature exceeds 160°C the internal overtemperature fault response is enabled and the PWM is disabled until the die temperature drops below 150°C. Temperature is measured by the ADC. Internal temperature faults cannot be ignored. Internal temperature limits cannot be adjusted by the user. See Table 11. # External Overtemperature and Undertemperature Fault Response An external temperature sensor can be used to sense critical circuit elements like the inductor and power MOSFETs. The OT\_FAULT\_RESPONSE and UT\_FAULT\_RESPONSE commands are used to determine the appropriate response to an overtemperature and undertemperature condition, respectively. If no external sense element is used (not recommended) set the UT\_FAULT\_RESPONSE to ignore and set the UT\_FAULT\_LIMIT to -275°C. However, not using an external temperature sense element is not recommended. The fault responses are: - Ignore - Shut Down Immediately—Latch Off - Shut Down Immediately—Retry Indefinitely Using the Time Interval Specified in MFR\_RETRY\_DELAY See Table 11. LINEAR TECHNOLOGY 3886 # RESPONSES TO INPUT OVERCURRENT AND OUTPUT UNDERCURRENT FAULTS Input overcurrent and output undercurrent are measured with the MUX'd ADC. Both of these measurements are deglitched by the 100ms typical response time of the ADC. The fault responses are: - Ignore - Shut Down Immediately—Latch Off - Shut Down Immediately—Retry Indefinitely Using the Time Interval Specified in MFR RETRY DELAY See Table 11. #### RESPONSES TO EXTERNAL FAULTS When either FAULTn pin is pulled low, the respective FAULTn bit is deasserted in the MFR\_PADS command, the FAULTn bit is set in the STATUS\_MFR\_SPECIFC command, the NONE\_OF\_THE\_ABOVE bit is set in the STATUS\_BYTE command, and the ALERT pin is pulled low. Responses are not deglitched. Each channel can be configured to ignore or shut down then retry in response to its FAULTn pin going low by modifying the MFR\_FAULT\_RESPONSE command. To avoid the ALERT pin asserting low when FAULT is pulled low, assert bit 1 of MFR\_CHAN\_CONFIG\_LTC3886, or mask the ALERT using the SMBALERT\_MASK command. #### **FAULT LOGGING** The LTC3886 has fault logging capability. Data is logged into memory in the order shown in Table 13. The data is stored in a continuously updated buffer in RAM. When a fault event occurs, the fault log buffer is copied from the RAM buffer into EEPROM. Fault logging is allowed at temperatures above 85°C; however, retention of 10 years is not guaranteed. When the die temperature exceeds 130°C, the fault logging is delayed until the die temperature drops below 125°C. The fault log data remains in EEPROM until a MFR FAULT LOG CLEAR command is issued. Issuing this command re-enables the fault log feature. Before re-enabling fault log, be sure no faults are present and a CLEAR FAULTS command has been issued. When the LTC3886 powers-up or exits reset state, it checks the EEPROM for a valid fault log. If a valid fault log exists in EEPROM, the "Valid Fault Log" bit in the STATUS\_MFR\_SPECIFIC command will be set and an ALERT event will be generated. Also, fault logging will be blocked until the LTC3886 has received a MFR\_FAULT\_LOG\_CLEAR command before fault logging will be re-enabled. The information is stored in EEPROM in the event of any fault that disables the controller. The $\overline{\text{FAULT}}n$ pin being externally pulled low will not trigger a fault logging event. #### **BUS TIMEOUT PROTECTION** The LTC3886 implements a timeout feature to avoid persistant faults on the serial interface. The data packet timer begins at the first START event before the device address write byte. Data packet information must be completed within 30ms or the LTC3886 will three-state the bus and ignore the given data packet. If more time is required, assert bit 3 of MFR\_CONFIG\_ALL\_LTC3886 to allow typical bus timeouts of 255ms. Data packet information includes the device address byte write, command byte, repeat start event (if a read operation), device address byte read (if a read operation), all data bytes and the PEC byte if applicable. The LTC3886 allows 255ms PMBus timeouts for block read data packets. This timeout is proportional to the length of the block read. The additional block read timeout applies primarily to the MFR\_FAULT\_LOG command. The timeout period defaults to 32ms. The user is encouraged to use as high a clock rate as possible to maintain efficient data packet transfer between all devices sharing the serial bus interface. The LTC3886 supports the full PMBus frequency range from 10kHz to 400kHz. ## SIMILARITY BETWEEN PMBus, SMBus AND I<sup>2</sup>C 2-WIRE INTERFACE The PMBus 2-wire interface is an incremental extension of the SMBus. SMBus is built upon I<sup>2</sup>C with some minor differences in timing, DC parameters and protocol. The PMBus/SMBus protocols are more robust than simple I<sup>2</sup>C byte commands because PMBus/SMBus provide timeouts to prevent persistent bus errors and optional packet error checking (PEC) to ensure data integrity. In general, a master device that can be configured for I<sup>2</sup>C communication can be used for PMBus communication with little or no change to hardware or firmware. Repeat start (restart) is not supported by all I<sup>2</sup>C controllers but is required for SMBus/PMBus reads. If a general purpose I<sup>2</sup>C controller is used, check that repeat start is supported. The LTC3886 supports the maximum SMBus clock speed of 100kHz and is compatible with the higher speed PMBus specification (between 100kHz and 400kHz) if MFR\_COMMON polling or clock stretching is enabled. For robust communication and operation refer to the Note section in the PMBus command summary. Clock stretching is enabled by assserting bit 1 of MFR\_CONFIG\_ALL\_LTC3886. For a description of the minor extensions and exceptions PMBus makes to SMBus, refer to PMBus Specification Part 1 Revision 1.1: Paragraph 5: Transport. For a description of the differences between SMBus and $I^2C$ , refer to System Management Bus (SMBus) Specification Version 2.0: Appendix B—Differences Between SMBus and $I^2C$ . #### PMBus SERIAL DIGITAL INTERFACE The LTC3886 communicates with a host (master) using the standard PMBus serial bus interface. The Timing Diagram, Figure 5, shows the timing relationship of the signals on the bus. The two bus lines, SDA and SCL, must be high when the bus is not in use. External pull-up resistors or current sources are required on these lines. The LTC3886 is a slave device. The master can communicate with the LTC3886 using the following formats: - Master transmitter, slave receiver - Master receiver, slave transmitter The following PMBus protocols are supported: - Write Byte, Write Word, Send Byte - Read Byte, Read Word, Block Read, Block Write - Alert Response Address Figures 6-23 illustrate the aforementioned PMBus protocols. All transactions support PEC (parity error check) and GCP (group command protocol). The Block Read supports 255 bytes of returned data. For this reason, the PMBus timeout may be extended when reading the fault log. Figure 6 is a key to the protocol diagrams in this section. PEC is optional. A value shown below a field in the following figures is a mandatory value for that field. The data formats implemented by PMBus are: - Master transmitter transmits to slave receiver. The transfer direction in this case is not changed. - Master reads slave immediately after the first byte. At the moment of the first acknowledgment (provided by the slave receiver) the master transmitter becomes a master receiver and the slave receiver becomes a slave transmitter. - Combined format. During a change of direction within a transfer, the master repeats both a start condition and the slave address but with the R/W bit reversed. In this case, the master receiver terminates the transfer by generating a NACK on the last byte of the transfer and a STOP condition. Refer to Figure 6 for a legend. Handshaking features are included to ensure robust system communication. Please refer to the PMBus Communication and Command Processing subsection of the Applications Information section for further details. LINEAR TECHNOLOGY Figure 5. Timing Diagram **Table 1. Abbreviations of Supported Data Formats** | | PMBu | IS | | | | |-----|------------------|-------------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------| | | TERMINOLOGY | SPECIFICATION REFERENCE | LTC<br>Terminology | DEFINITION | EXAMPLE | | L11 | Linear | Part II ¶7.1 | Linear_5s_11s | Floating point 16-bit data: value = $Y \cdot 2^N$ , where $N = b[15:11]$ and $Y = b[10:0]$ , both two's compliment binary integers. | b[15:0] = 0x9807 = 10011_000_0000_0111<br>value = 7 • 2 <sup>-13</sup> = 854E-6 | | L16 | Linear VOUT_MODE | Part II ¶8.2 | Linear_16u | Floating point 16-bit data: value = $Y \cdot 2^{-12}$ , where $Y = b[15:0]$ , an unsigned integer. | b[15:0] = 0x4C00 = 0100_1100_0000_0000<br>value = 19456 • $2^{-12}$ = 4.75 | | CF | DIRECT | Part II ¶7.2 | Varies | 16-bit data with a custom format defined in the detailed PMBus command description. | Often an unsigned or two's compliment integer. | | Reg | register bits | Part II ¶10.3 | Reg | Per-bit meaning defined in detailed PMBus command description. | PMBus STATUS_BYTE command. | | ASC | text characters | Part II ¶22.2.1 | ASCII | ISO/IEC 8859-1 [A05] | LTC (0x4C5443) | S START CONDITION Sr REPEATED START CONDITION Rd READ (BIT VALUE OF 1) Wr WRITE (BIT VALUE OF 0) A ACKNOWLEDGE (THIS BIT POSITION MAY BE 0 FOR AN ACK OR 1 FOR A NACK) P STOP CONDITION PEC PACKET ERROR CODE MASTER TO SLAVE SLAVE TO MASTER Figure 6. PMBus Packet Protocol Diagram Element Key 3886 F06 CONTINUATION OF PROTOCOL Figure 7. Quick Command Protocol Figure 8. Send Byte Protocol Figure 9. Send Byte Protocol with PEC Figure 10. Write Byte Protocol Figure 11. Write Byte Protocol with PEC Figure 12. Write Word Protocol Figure 13. Write Word Protocol with PEC Figure 14. Read Byte Protocol Figure 15. Read Byte Protocol with PEC Figure 16. Read Word Protocol Figure 17. Read Word Protocol with PEC Figure 18. Block Read Protocol Figure 19. Block Read Protocol with PEC Figure 20. Block Write - Block Read Process Call Figure 21. Block Write - Block Read Process Call with PEC Figure 22. Alert Response Address Protocol Figure 23. Alert Response Address Protocol with PEC ## PMBus COMMAND SUMMARY #### **PMBus COMMANDS** The following tables list supported PMBus commands and manufacturer specific commands. A complete description of these commands can be found in the "PMBus Power System Mgt Protocol Specification – Part II – Revision 1.2". Users are encouraged to reference this specification. Exceptions or manufacturer specific implementations are listed below in Table 2. Floating point values listed in the "DEFAULT VALUE" column are either Linear 16-bit Signed (PMBus Section 8.3.1) or Linear\_5s\_11s (PMBus Section 7.1) format, whichever is appropriate for the command. All commands from 0xD0 through 0xFF not listed in this table are implicitly reserved by the manufacturer. Users should avoid blind writes within this range of commands to avoid undesired operation of the part. All commands from 0x00 through 0xCF not listed in this table are implicitly not supported by the manufacturer. Attempting to access non-supported or reserved commands may result in a CML command fault event. All output voltage settings and measurements are based on the VOUT\_MODE setting of 0x14. This translates to an exponent of $2^{-12}$ . If PMBus commands are received faster than they are being processed, the part may become too busy to handle new commands. In these circumstances the part follows the protocols defined in the PMBus Specification v1.1, Part II, Section 10.8.7, to communicate that it is busy. The part includes handshaking features to eliminate busy errors and simplify error handling software while ensuring robust communication and system behavior. Please refer to the subsection titled PMBus Communication and Command Processing in the Applications Information section for further details. Table 2. Summary (Note: The Data Format abbreviations are detailed at the end of this table.) | COMMAND NAME | CMD<br>CODE | DESCRIPTION | TYPE | PAGED | DATA<br>FORMAT | UNITS | EEPROM | DEFAULT<br>VALUE | PAGE | |------------------|------------------------------------------------------------------------|-----------------------------------------------------------------------------|-----------|-------|----------------|-------|--------|--------------------------|------------| | PAGE | 0x00 | Provides integration with multi-page PMBus devices. | R/W Byte | N | Reg | | | 0x00 | <u>67</u> | | OPERATION | 0x01 | Operating mode control. On/off, margin high and margin low. | R/W Byte | Υ | Reg | | Y | 0x40 | <u>71</u> | | ON_OFF_CONFIG | ON_OFF_CONFIG 0x02 RUN pin and PMBus bus on/off command configuration. | | R/W Byte | Y | Reg | | Y | 0x1E | <u>71</u> | | CLEAR_FAULTS | 0x03 | Clear any fault bits that have been set. | Send Byte | N | | | | NA | <u>97</u> | | PAGE_PLUS_WRITE | 0x05 | Write a command directly to a specified page. | W Block | N | | | | | <u>67</u> | | PAGE_PLUS_READ | 0x06 | Read a command directly from a specified page. | Block R/W | N | | | | | <u>68</u> | | WRITE_PROTECT | 0x10 | Level of protection provided by the device against accidental changes. | R/W Byte | N | Reg | | Y | 0x00 | <u>68</u> | | STORE_USER_ALL | 0x15 | Store user operating memory to EEPROM. | Send Byte | N | | | | NA | <u>107</u> | | RESTORE_USER_ALL | 0x16 | Restore user operating memory from EEPROM. | Send Byte | N | | | | NA | <u>107</u> | | CAPABILITY | 0x19 | Summary of PMBus optional communication protocols supported by this device. | R Byte | N | Reg | | | 0xB0 | <u>96</u> | | SMBALERT_MASK | 0x1B | Mask ALERT activity | Block R/W | Υ | Reg | | Υ | see CMD | <u>97</u> | | VOUT_MODE | 0x20 | Output voltage format and exponent (2 <sup>-12</sup> ). | R Byte | Y | Reg | | | 2 <sup>-12</sup><br>0x14 | <u>78</u> | | VOUT_COMMAND | 0x21 | Nominal output voltage set point. | R/W Word | Y | L16 | V | Y | 1.0<br>0x1000 | <u>79</u> | | VOUT_MAX | 0x24 | Upper limit on the commanded output voltage including VOUT_MARGIN_HI. | R/W Word | Y | L16 | V | Y | 14.0<br>0xE000 | <u>78</u> | | VOUT_MARGIN_HIGH | 0x25 | Margin high output voltage set point. Must be greater than VOUT_COMMAND. | R/W Word | Y | L16 | V | Y | 1.05<br>0x10CD | <u>79</u> | # PMBus COMMAND SUMMARY | COMMAND NAME | CMD<br>CODE | DESCRIPTION | TYPE | PAGED | DATA<br>Format | UNITS | EEPROM | DEFAULT<br>VALUE | PAGE | |----------------------------|--------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------|----------------|-------|--------|------------------|-----------| | VOUT_MARGIN_LOW | MARGIN_LOW 0x26 Margin low output voltage set point. Must be less than VOUT_COMMAND. | | R/W Word | Y | L16 | V | Y | 0.95<br>0x0F33 | <u>79</u> | | VOUT_TRANSITION_<br>RATE | 0X27 | Rate the output changes when VOUT commanded to a new value. | R/W Word | Y | L11 | V/ms | Y | 0.25<br>0xAA00 | <u>85</u> | | FREQUENCY_SWITCH | 0x33 | Switching frequency of the controller. | R/W Word | N | L11 | kHz | Y | 350<br>0xFABC | <u>76</u> | | VIN_ON | 0x35 | Input voltage at which the unit should start power conversion. | R/W Word | N | L11 | V | Y | 6.5<br>0xCB40 | <u>77</u> | | VIN_OFF | 0x36 | Input voltage at which the unit should stop power conversion. | R/W Word | N | L11 | V | Y | 6.0<br>0xCB00 | <u>77</u> | | IOUT_CAL_GAIN | 0x38 | The ratio of the voltage at the current sense pins to the sensed current. For devices using a fixed current sense resistor, it is the resistance value in $m\Omega$ . | R/W Word | Y | L11 | mΩ | Y | 1.8<br>0xBB9A | <u>80</u> | | VOUT_OV_FAULT_LIMIT | 0x40 | Output overvoltage fault limit. | R/W Word | Υ | L16 | V | Y | 1.1<br>0x119A | <u>78</u> | | VOUT_OV_FAULT_<br>RESPONSE | 0x41 | Action to be taken by the device when an output overvoltage fault is detected. | R/W Byte | Y | Reg | | Y | 0xB8 | <u>87</u> | | VOUT_OV_WARN_LIMIT | 0x42 | Output overvoltage warning limit. | R/W Word | Y | L16 | V | Y | 1.075<br>0x1133 | <u>78</u> | | VOUT_UV_WARN_LIMIT | 0x43 | Output undervoltage warning limit. | R/W Word | Y | L16 | V | Y | 0.925<br>0x0ECD | <u>79</u> | | VOUT_UV_FAULT_LIMIT | 0x44 | Output undervoltage fault limit. | R/W Word | Y | L16 | V | Y | 0.9<br>0x0E66 | <u>79</u> | | VOUT_UV_FAULT_<br>RESPONSE | 0x45 | Action to be taken by the device when an output undervoltage fault is detected. | R/W Byte | Y | Reg | | Y | 0xB8 | _88_ | | IOUT_OC_FAULT_LIMIT | 0x46 | Output overcurrent fault limit. | R/W Word | Y | L11 | А | Y | 29.75<br>0xDBB8 | <u>81</u> | | IOUT_OC_FAULT_<br>RESPONSE | 0x47 | Action to be taken by the device when an output overcurrent fault is detected. | R/W Byte | Y | Reg | | Y | 0x00 | <u>90</u> | | IOUT_OC_WARN_LIMIT | 0x4A | Output overcurrent warning limit. | R/W Word | Y | L11 | А | Y | 20.0<br>0xDA80 | <u>82</u> | | OT_FAULT_LIMIT | 0x4F | External overtemperature fault limit. | R/W Word | Y | L11 | С | Y | 100.0<br>0xEB20 | <u>83</u> | | OT_FAULT_RESPONSE | 0x50 | Action to be taken by the device when an external overtemperature fault is detected, | R/W Byte | Y | Reg | | Y | 0xB8 | <u>92</u> | | OT_WARN_LIMIT | 0x51 | External overtemperature warning limit. | R/W Word | Y | L11 | С | Y | 85.0<br>0xEAA8 | <u>83</u> | | UT_FAULT_LIMIT | 0x53 | External undertemperature fault limit. | R/W Word | Y | L11 | С | Y | -40.0<br>0xE580 | <u>84</u> | | UT_FAULT_RESPONSE | 0x54 | Action to be taken by the device when an external undertemperature fault is detected. | R/W Byte | Y | Reg | | Y | 0xB8 | <u>92</u> | | VIN_OV_FAULT_LIMIT | 0x55 | Input supply overvoltage fault limit. | R/W Word | N | L11 | ٧ | Y | 48.0<br>0xE300 | <u>76</u> | | VIN_OV_FAULT_<br>RESPONSE | 0x56 | Action to be taken by the device when an input overvoltage fault is detected. | R/W Byte | Y | Reg | | Υ | 0x80 | <u>87</u> | | VIN_UV_WARN_LIMIT | 0x58 | Input supply undervoltage warning limit. | R/W Word | N | L11 | V | Y | 6.3<br>0xCB26 | <u>77</u> | | IIN_OC_WARN_LIMIT | 0x5D | Input supply overcurrent warning limit. | R/W Word | N | L11 | А | Y | 10.0<br>0xD280 | <u>82</u> | **Y LINEAR** ## PMBus COMMAND SUMMARY | COMMAND NAME | CMD<br>CODE | DESCRIPTION | ТҮРЕ | PAGED | DATA<br>Format | UNITS | EEPROM | DEFAULT<br>VALUE | PAGE | |----------------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------|----------|-------|----------------|-------|--------|------------------|------------| | TON_DELAY | 0x60 | Time from RUN and/or Operation on to output rail turn-on. | R/W Word | Y | L11 | ms | Y | 0.0<br>0x8000 | <u>84</u> | | TON_RISE | 0x61 | Time from when the output starts to rise until the output voltage reaches the VOUT commanded value. | R/W Word | Y | L11 | ms | Y | 8.0<br>0xD200 | <u>84</u> | | TON_MAX_FAULT_LIMIT | 0x62 | Maximum time from the start of TON_RISE for VOUT to cross the VOUT_UV_FAULT_LIMIT. | R/W Word | Y | L11 | ms | Y | 10.00<br>0xD280 | <u>85</u> | | TON_MAX_FAULT_<br>RESPONSE | 0x63 | Action to be taken by the device when a TON_MAX_FAULT event is detected. | R/W Byte | Y | Reg | | Y | 0xB8 | 90 | | TOFF_DELAY | 0x64 | Time from RUN and/or Operation off to the start of TOFF_FALL ramp. | R/W Word | Υ | L11 | ms | Y | 0.0<br>0x8000 | <u>85</u> | | TOFF_FALL | 0x65 | Time from when the output starts to fall until the output reaches zero volts. | R/W Word | Υ | L11 | ms | Y | 8.00<br>0xD200 | <u>85</u> | | TOFF_MAX_WARN_<br>LIMIT | 0x66 | Maximum allowed time, after TOFF_FALL completed, for the unit to decay below 12.5%. | R/W Word | Υ | L11 | ms | Y | 150.0<br>0xF258 | <u>86</u> | | STATUS_BYTE | 0x78 | One byte summary of the unit's fault condition. | R/W Byte | Υ | Reg | | | NA | <u>98</u> | | STATUS_WORD | 0x79 | Two byte summary of the unit's fault condition. | R/W Word | Υ | Reg | | | NA | <u>98</u> | | STATUS_VOUT | 0x7A | Output voltage fault and warning status. | R/W Byte | Υ | Reg | | | NA | <u>99</u> | | STATUS_IOUT | 0x7B | Output current fault and warning status. | R/W Byte | Υ | Reg | | | NA | <u>100</u> | | STATUS_INPUT | 0x7C | Input supply fault and warning status. | R/W Byte | N | Reg | | | NA | <u>100</u> | | STATUS_TEMPERATURE | 0x7D | External temperature fault and warning status for READ_TEMERATURE_1. | R/W Byte | Y | Reg | | | NA | <u>101</u> | | STATUS_CML | 0x7E | Communication and memory fault and warning status. | R/W Byte | N | Reg | | | NA | <u>101</u> | | STATUS_MFR_SPECIFIC | 0x80 | Manufacturer specific fault and state information. | R/W Byte | Υ | Reg | | | NA | <u>102</u> | | READ_VIN | 0x88 | Measured input supply voltage. | R Word | N | L11 | V | | NA | <u>104</u> | | READ_IIN | 0x89 | Measured input supply current. | R Word | N | L11 | Α | | NA | <u>104</u> | | READ_VOUT | 0x8B | Measured output voltage. | R Word | Υ | L16 | V | | NA | <u>104</u> | | READ_IOUT | 0x8C | Measured output current. | R Word | Υ | L11 | Α | | NA | <u>104</u> | | READ_TEMPERATURE_1 | 0x8D | External temperature sensor temperature. This is the value used for all temperature related processing, including IOUT_CAL_GAIN. | R Word | Y | L11 | С | | NA | <u>104</u> | | READ_TEMPERATURE_2 | 0x8E | Internal die junction temperature. Does not affect any other commands. | R Word | N | L11 | С | | NA | 104 | | READ_FREQUENCY | 0x95 | Measured PWM switching frequency. | R Word | Υ | L11 | Hz | | NA | <u>104</u> | | READ_POUT | 0x96 | Calculated output power. | R Word | Υ | L11 | W | | NA | <u>105</u> | | READ_PIN | 0x97 | Calculated input power | R Word | N | L11 | W | | NA | <u>105</u> | | PMBUS_REVISION | 0x98 | PMBus revision supported by this device.<br>Current revision is 1.2. | R Byte | N | Reg | | | 0x22 | <u>96</u> | | MFR_ID | 0x99 | The manufacturer ID of the LTC3886 in ASCII. | R String | N | ASC | | | LTC | <u>96</u> | | MFR_MODEL | 0x9A | Manufacturer part number in ASCII. | R String | N | ASC | | | LTC3886 | <u>96</u> | | MFR_VOUT_MAX | 0xA5 | Maximum allowed output voltage including VOUT_OV_FAULT_LIMIT. | R Word | Y | L16 | V | | 14.0<br>0xE000 | <u>80</u> | ## PMBus COMMAND SUMMARY | COMMAND NAME | CMD<br>CODE | DESCRIPTION | TYPE | PAGED | DATA<br>FORMAT | UNITS | EEPROM | DEFAULT<br>VALUE | PAGE | |---------------------------------|-------------|-------------------------------------------------------------------------------------------------|-----------|-------|----------------|-------|--------|------------------|------------| | USER_DATA_00 | 0xB0 | OEM RESERVED. Typically used for part serialization. | R/W Word | N | Reg | | Y | NA | <u>96</u> | | USER_DATA_01 | 0xB1 | Manufacturer reserved for LTpowerPlay. | R/W Word | Υ | Reg | | Υ | NA | <u>96</u> | | USER_DATA_02 | 0xB2 | OEM RESERVED. Typically used for part serialization | R/W Word | N | Reg | | Y | NA | <u>96</u> | | USER_DATA_03 | 0xB3 | An EEPROM word available for the user. | R/W Word | Υ | Reg | | Υ | 0x0000 | <u>96</u> | | USER_DATA_04 | 0xB4 | An EEPROM word available for the user. | R/W Word | N | Reg | | Υ | 0x0000 | <u>96</u> | | MFR_EE_UNLOCK | 0xBD | Contact factory. | | | | | | | <u>111</u> | | MFR_EE_ERASE | 0xBE | Contact factory. | | | | | | | 111 | | MFR_EE_DATA | 0xBF | Contact factory. | | | | | | | <u>111</u> | | MFR_CHAN_CONFIG_<br>LTC3886 | 0xD0 | Configuration bits that are channel specific. | R/W Byte | Y | Reg | | Y | 0x1D | <u>70</u> | | MFR_CONFIG_ALL_<br>LTC3886 | 0xD1 | General configuration bits. | R/W Byte | N | Reg | | Y | 0x21 | <u>70</u> | | MFR_FAULT_<br>PROPAGATE_LTC3886 | 0xD2 | Configuration that determines which faults are propagated to the FAULT pin. | R/W Word | Y | Reg | | Y | 0x6993 | <u>93</u> | | MFR_PWM_COMP | 0xD3 | PWM loop compensation configuration | R/W Byte | Υ | Reg | | Υ | 0x70 | <u>73</u> | | MFR_PWM_MODE_<br>LTC3886 | 0xD4 | Configuration for the PWM engine. | R/W Byte | Υ | Reg | | Y | 0xC1 | <u>72</u> | | MFR_FAULT_RESPONSE | 0xD5 | Action to be taken by the device when the FAULT pin is externally asserted low. | R/W Byte | Y | Reg | | Y | 0xC0 | <u>95</u> | | MFR_OT_FAULT_<br>RESPONSE | 0xD6 | Action to be taken by the device when an internal overtemperature fault is detected. | R Byte | N | Reg | | | 0xC0 | <u>91</u> | | MFR_IOUT_PEAK | 0xD7 | Report the maximum measured value of READ_IOUT since last MFR_CLEAR_PEAKS. | R Word | Y | L11 | А | | NA | <u>105</u> | | MFR_ADC_CONTROL | 0xD8 | ADC telemetry parameter selected for repeated fast ADC read back | R/W Byte | N | Reg | | | 0x00 | <u>108</u> | | MFR_RETRY_DELAY | 0xDB | Retry interval during FAULT retry mode. | R/W Word | Y | L11 | ms | Y | 350.0<br>0xFABC | <u>86</u> | | MFR_RESTART_DELAY | 0xDC | Minimum time the RUN pin is held low by the LTC3886. | R/W Word | Y | L11 | ms | Υ | 500.0<br>0xFBE8 | <u>86</u> | | MFR_VOUT_PEAK | 0xDD | Maximum measured value of READ_VOUT since last MFR_CLEAR_PEAKS. | R Word | Y | L16 | V | | NA | <u>105</u> | | MFR_VIN_PEAK | 0xDE | Maximum measured value of READ_VIN since last MFR_CLEAR_PEAKS. | R Word | N | L11 | V | | NA | <u>105</u> | | MFR_TEMPERATURE_1_<br>PEAK | 0xDF | Maximum measured value of external Temperature (READ_TEMPERATURE_1) since last MFR_CLEAR_PEAKS. | R Word | Υ | L11 | С | | NA | 105 | | MFR_READ_IIN_PEAK | 0xE1 | Maximum measured value of READ_IIN command since last MFR_CLEAR_PEAKS | R Word | N | L11 | А | | NA | <u>105</u> | | MFR_CLEAR_PEAKS | 0xE3 | Clears all peak values. | Send Byte | N | | | | NA | <u>98</u> | | MFR_READ_ICHIP | 0xE4 | Measured supply current of the LTC3886 | R Word | N | L11 | Α | | NA | <u>106</u> | | MFR_PADS | 0xE5 | Digital status of the I/O pads. | R Word | N | Reg | | | NA | <u>102</u> | | MFR_ADDRESS | 0xE6 | Sets the 7-bit I <sup>2</sup> C address byte. | R/W Byte | N | Reg | | Y | 0x4F | <u>69</u> | | MFR_SPECIAL_ID | 0xE7 | Manufacturer code representing the LTC3886 and revision | R Word | N | Reg | | | 0x460X | <u>96</u> | LINEAR 3886 ## PMBus COMMAND SUMMARY | COMMAND NAME | CMD<br>CODE | DESCRIPTION | TYPE | PAGED | DATA<br>Format | UNITS | EEPROM | DEFAULT<br>VALUE | PAGE | |----------------------------|-------------|------------------------------------------------------------------------------|-----------|-------|----------------|------------|--------|------------------|------------| | MFR_IIN_CAL_GAIN | 0xE8 | The resistance value of the input current sense element in $m\Omega.$ | R/W Word | N | L11 | mΩ | Y | 5.0<br>0xCA80 | <u>82</u> | | MFR_FAULT_LOG_<br>STORE | 0xEA | Command a transfer of the fault log from RAM to EEPROM. | Send Byte | N | | | | NA | <u>108</u> | | MFR_FAULT_LOG_<br>CLEAR | 0xEC | Initialize the EEPROM block reserved for fault logging. | Send Byte | N | | | | NA | <u>111</u> | | MFR_FAULT_LOG | 0xEE | Fault log data bytes. | R Block | N | Reg | | Υ | NA | <u>108</u> | | MFR_COMMON | 0xEF | Manufacturer status bits that are common across multiple LTC chips. | R Byte | N | Reg | | | NA | <u>103</u> | | MFR_COMPARE_USER_<br>ALL | 0xF0 | Compares current command contents with EEPROM. | Send Byte | N | | | | NA | <u>107</u> | | MFR_TEMPERATURE_2_<br>PEAK | 0xF4 | Peak internal die temperature since last MFR_CLEAR_PEAKS. | R Word | N | L11 | С | | NA | <u>106</u> | | MFR_PWM_CONFIG_<br>LTC3886 | 0xF5 | Set numerous parameters for the DC/DC controller including phasing. | R/W Byte | N | Reg | | Y | 0x10 | <u>75</u> | | MFR_IOUT_CAL_GAIN_<br>TC | 0xF6 | Temperature coefficient of the current sensing element. | R/W Word | Y | CF | ppm/<br>°C | Y | 3900<br>0x0F3C | <u>80</u> | | MFR_RVIN | 0xF7 | The resistance value of the $V_{\text{IN}}$ pin filter element in $m\Omega.$ | R/W Word | N | L11 | mΩ | Y | 2000<br>0x0BE8 | 77 | | MFR_TEMP_1_GAIN | 0xF8 | Sets the slope of the external temperature sensor. | R/W Word | Υ | CF | | Y | 1.0<br>0x4000 | <u>83</u> | | MFR_TEMP_1_OFFSET | 0xF9 | Sets the offset of the external temperature sensor with respect to -273.1°C | R/W Word | Υ | L11 | С | Y | 0.0<br>0x8000 | <u>83</u> | | MFR_RAIL_ADDRESS | 0xFA | Common address for PolyPhase outputs to adjust common parameters. | R/W Byte | Υ | Reg | | Y | 0x80 | <u>69</u> | | MFR_RESET | 0xFD | Commanded reset without requiring a power down. | Send Byte | N | | | | NA | <u>72</u> | **Note 1:** Commands indicated with Y in the EEPROM column indicate that these commands are stored and restored using the STORE\_USER\_ALL and RESTORE\_USER\_ALL commands, respectively. **Note 2:** Commands with a default value of NA indicate "not applicable". Commands with a default value of FS indicate "factory set on a per part basis". **Note 3:** The LTC3886 contains additional commands not listed in this table. Reading these commands is harmless to the operation of the IC; however, the contents and meaning of these commands can change without notice. **Note 4:** Some of the unpublished commands are read-only and will generate a CML bit 6 fault if written. **Note 5:** Writing to commands not published in this table is not permitted. **Note 6:** The user should not assume compatibility of commands between different parts based upon command names. Always refer to the manufacturer's data sheet for each part for a complete definition of a command's function. LTC strives to keep command functionality compatible between all LTC devices. Differences may occur to address specific product requirements. ## **PMBUS COMMAND SUMMARY** ## \*DATA FORMAT | Linear_5s_11s PMBus data field b[15:0] Value = Y • 2N where N = b[15:11] is a 5-bit two's complement integer and Y = b[10:0] is an 11-bit two's complement integer Example: For b[15:0] = 0x9807 = 'b10011_000_0000_0111 Value = 7 • 2-13 = 854 • 10-6 From "PMBus Spec Part II: Paragraph 7.1" Linear_16u | DAIR | A I OIIIMAI | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------| | For b[15:0] = 0x9807 = 'b10011_000_0000_0111 Value = 7 • 2 <sup>-13</sup> = 854 • 10 <sup>-6</sup> From "PMBus Spec Part II: Paragraph 7.1" L16 Linear_16u PMBus data field b[15:0] Value = Y • 2 <sup>N</sup> where Y = b[15:0] is an unsigned integer and N = Vout_mode_parameter is a 5-bit two's complement exponent that is hardwired to -12 decimal Example: For b[15:0] = 0x9800 = 'b1001_1000_0000_0000 Value = 38912 • 2 <sup>-12</sup> = 9.50 From "PMBus Spec Part II: Paragraph 8.2" Reg Register PMBus data field b[15:0] or b[7:0]. Bit field meaning is defined in detailed PMBus Command Description. I16 Integer Word PMBus data field b[15:0] Value = Y where Y = b[15:0] is a 16-bit unsigned integer Example: For b[15:0] = 0x9807 = 'b1001_1000_0000_0111 Value = 38919 (decimal) CF Custom Format Value is defined in detailed PMBus Command Description. This is often an unsigned or two's complement integer scaled by an MFR specific constant. | L11 | Linear_5s_11s | Value = $Y \cdot 2^N$<br>where $N = b[15:11]$ is a 5-bit two's complement integer and $Y = b[10:0]$ is an 11-bit two's complement integer | | L16 Linear_16u PMBus data field b[15:0] Value = Y • 2N where Y = b[15:0] is an unsigned integer and N = Vout_mode_parameter is a 5-bit two's complement exponent that is hardwired to -12 decimal Example: For b[15:0] = 0x9800 = 'b1001_1000_0000_0000 Value = 38912 • 2-12 = 9.50 From "PMBus Spec Part II: Paragraph 8.2" Reg Register PMBus data field b[15:0] or b[7:0]. Bit field meaning is defined in detailed PMBus Command Description. Integer Word PMBus data field b[15:0] Value = Y where Y = b[15:0] is a 16-bit unsigned integer Example: For b[15:0] = 0x9807 = 'b1001_1000_0000_0111 Value = 38919 (decimal) CF Custom Format Value is defined in detailed PMBus Command Description. This is often an unsigned or two's complement integer scaled by an MFR specific constant. | | | For b[15:0] = 0x9807 = 'b10011_000_0000_0111 | | Value = Y • 2N where Y = b[15:0] is an unsigned integer and N = Vout_mode_parameter is a 5-bit two's complement exponent that is hardwired to −12 decimal Example: For b[15:0] = 0x9800 = 'b1001_1000_0000_0000 Value = 38912 • 2⁻¹² = 9.50 From "PMBus Spec Part II: Paragraph 8.2" Reg Register PMBus data field b[15:0] or b[7:0]. Bit field meaning is defined in detailed PMBus Command Description. Integer Word PMBus data field b[15:0] Value = Y where Y = b[15:0] is a 16-bit unsigned integer Example: For b[15:0] = 0x9807 = 'b1001_1000_0000_0111 Value = 38919 (decimal) CF Custom Format Value is defined in detailed PMBus Command Description. This is often an unsigned or two's complement integer scaled by an MFR specific constant. | | | From "PMBus Spec Part II: Paragraph 7.1" | | For b[15:0] = 0x9800 = 'b1001_1000_0000_0000 Value = 38912 • 2 <sup>-12</sup> = 9.50 From "PMBus Spec Part II: Paragraph 8.2" Reg Register PMBus data field b[15:0] or b[7:0]. Bit field meaning is defined in detailed PMBus Command Description. PMBus data field b[15:0] Value = Y where Y = b[15:0] is a 16-bit unsigned integer Example: For b[15:0] = 0x9807 = 'b1001_1000_0000_0111 Value = 38919 (decimal) CF Custom Format Value is defined in detailed PMBus Command Description. This is often an unsigned or two's complement integer scaled by an MFR specific constant. | L16 | Linear_16u | Value = $Y \cdot 2^N$<br>where Y = b[15:0] is an unsigned integer and N = Vout_mode_parameter is a 5-bit two's | | Reg Register PMBus data field b[15:0] or b[7:0]. Bit field meaning is defined in detailed PMBus Command Description. | | | For b[15:0] = 0x9800 = 'b1001 1000 0000 0000 | | Bit field meaning is defined in detailed PMBus Command Description. PMBus data field b[15:0] Value = Y where Y = b[15:0] is a 16-bit unsigned integer Example: For b[15:0] = 0x9807 = 'b1001_1000_0000_0111 Value = 38919 (decimal) CF Custom Format Value is defined in detailed PMBus Command Description. This is often an unsigned or two's complement integer scaled by an MFR specific constant. | | | From "PMBus Spec Part II: Paragraph 8.2" | | Integer Word | Reg | Register | PMBus data field b[15:0] or b[7:0]. | | Value = Y where Y = b[15:0] is a 16-bit unsigned integer Example: For b[15:0] = 0x9807 = 'b1001_1000_0000_0111 Value = 38919 (decimal) CF Custom Format Value is defined in detailed PMBus Command Description. This is often an unsigned or two's complement integer scaled by an MFR specific constant. | | | Bit field meaning is defined in detailed PMBus Command Description. | | For b[15:0] = 0x9807 = 'b1001_1000_0000_0111 Value = 38919 (decimal) CF Custom Format Value is defined in detailed PMBus Command Description. This is often an unsigned or two's complement integer scaled by an MFR specific constant. | l16 | Integer Word | Value = Y | | This is often an unsigned or two's complement integer scaled by an MFR specific constant. | | | For b[15:0] = 0x9807 = 'b1001_1000_0000_0111 | | ASC ASCII Format A variable length string of text characters conforming to ISO/IEC 8859-1 standard. | CF | Custom Format | This is often an unsigned or two's complement integer scaled by an MFR specific | | | ASC | ASCII Format | A variable length string of text characters conforming to ISO/IEC 8859-1 standard. | The Typical Application on the last page of this data sheet is a common LTC3886 application circuit. The LTC3886 can be configured to use either DCR (inductor resistance) sensing or low value resistor sensing. The choice between the two current sensing schemes is largely a design tradeoff between cost, power consumption and accuracy. DCR sensing is popular because it saves expensive current sensing resistors and is more power efficient, especially in high current applications. The LTC3886 can nominally account for the temperature dependency of the DCR sensing element. The accuracy of the current reading and current limit are typically limited by the accuracy of the DCR of the inductor (which is programmed as the IOUT\_CAL\_GAIN register of the LTC3886). However, current sensing resistors provide the most accurate current sense and limiting. Other external component selections are driven by the load requirement, and begins with the selection of R<sub>SENSE</sub> (if R<sub>SENSE</sub> is used) and inductor value. Next, the power MOSFETs are selected. Then the input and output capacitors are selected. Finally the current limit is selected. All of these components and ranges are required to be determined prior to selecting the RITH and EA GM values in the MFR\_PWM\_COMP register and calculating the external compensation components. The current limit range is required because the two ranges (25mV to 50mV vs 37.5mV to 75mV) have different EA gains set with bit 7 of the MFR PWM MODE LTC3886 command. The voltage RANGE bit also affects the loop gain and impacts the compensation network. The voltage RANGE is set with bit 1 of MFR PWM MODE LTC3886. All other programmable parameters do not affect the loop gain, allowing parameters to be modified without impacting the transient response to load changes. #### **CURRENT LIMIT PROGRAMMING** The LTC3886 has two ranges of current limit programming and a total of eight levels within each range. Refer to the IOUT\_OC\_FAULT\_LIMIT section of the PMBus commands. Within each range the error amp gain is fixed, resulting in constant loop gain. The LTC3886 will account for the temperature coefficient of the inductor DCR and automatically adjust the current limit when indutor temperature changes. The temperature coefficient of the DCR is stored in the MFR\_IOUT\_CAL\_GAIN\_TC command. For the best current limit accuracy, use the 75mV setting. The 25mV setting will allow for the use of very low DCR inductors or sense resistors, but at the expense of current limit accuracy. Peak current limiting is on a cycle-by-cycle basis. The average inductor current is monitored by the ADC converter and can provide a warning if too much average output current is detected. An overcurrent fault is detected when the I<sub>TH</sub> voltage exceeds the limit set by IOUT\_OC\_FAULT\_LIMIT. The digital processor within the LTC3886 provides the ability to either ignore the fault, shut down and latch off or shut down and retry indefinitely (retry). Refer to the overcurrent portion of the Operation section for more detail. ### I<sub>SENSE</sub><sup>+</sup> and I<sub>SENSE</sub><sup>-</sup> PINS The $I_{SENSE}^+$ and $I_{SENSE}^-$ pins are the inputs to the current comparator and the A/D. The common mode input voltage range of the current comparators is 0V to 14V. Both the SENSE pins are high impedance inputs with small input currents typically less than $1\mu A$ . The high impedance inputs to the current comparators enable accurate DCR sensing. Do not float these pins during normal operation. Filter components connected to the I<sub>SENSE</sub> traces should be placed close to the IC. The positive and negative traces should be routed differentially and Kelvin connected to the current sense element, see Figure 24. A non-Kelvin connection or improper placement can add parasitic inductance and capacitance to the current sense element, degrading the signal at the sense terminals and making the programmed current limit perform poorly. In a PolyPhase system, poor placement of the sensing element will result in sub-optimal current sharing between power stages. If DCR sensing is used (Figure 25a), sense resistor R1 should be placed close to the inductor to prevent noise from coupling into sensitive small-signal nodes. The capacitor C1 should be placed close to the IC pins. Any impedance Figure 24. Optimal Sense Line Placement difference between the $I_{SENSE}^+$ and $I_{SENSE}^-$ signal paths can result in loss of accuracy in the current reading of the ADC. The current reading accuracy can be improved by matching the impedance of the two signal paths. To accomplish this add a series resistor between $V_{OUT}$ and $I_{SENSE}^-$ equal to R1. A capacitor of $1\mu F$ or greater should be placed in parallel with this resistor. If the peak voltage is <75mV at room temperature, R2 is not required. \*PLACE C1 NEAR SENSE+, SENSE-PINS Figure 25a. Inductor DCR Current Sense Circuit Figure 25b. Resistor Current Sense Circuit #### LOW VALUE RESISTOR CURRENT SENSING A typical sensing circuit using a discrete resistor is shown in Figure 25b. $R_{\text{SENSE}}$ is chosen based on the required output current. The current comparator has a maximum threshold $V_{SENSE(MAX)}$ determined by the $I_{LIMIT}$ setting. The input common mode range of the current comparator is 0V to 14V (if $V_{IN}$ is greater than 15V). The current comparator threshold sets the peak of the inductor current, yielding a maximum average output current $I_{MAX}$ equal to the peak value less half the peak-to-peak ripple current $\Delta I_{L}$ . To calculate the sense resistor value, use the equation: $$R_{SENSE} = \frac{V_{SENSE(MAX)}}{I_{MAX} + \frac{\Delta I_L}{2}}$$ Due to possible PCB noise in the current sensing loop, the AC current sensing ripple of $\Delta V_{SENSE} = \Delta I_L \cdot R_{SENSE}$ also needs to be checked in the design to get a good signal-to-noise ratio. In general, for a reasonably good PCB layout, a 15mV minimum $\Delta V_{SENSE}$ voltage is recommended as a conservative number to start with, either for $R_{SENSE}$ or DCR sensing applications. For previous generation current mode controllers, the maximum sense voltage was high enough (e.g., 75mV for the LTC1628/LTC3728 family) that the voltage drop across the parasitic inductance of the sense resistor represented a relatively small error. In the newer and higher current density solutions, the value of the sense resistor can be less than $1m\Omega$ and the peak sense voltage can be less than 20mV. Also, inductor ripple currents greater than 50% with operation up to 750kHz are becoming more common. Under these conditions, the voltage drop across the sense resistor's parasitic inductance is no longer negligible. A typical sensing circuit using a discrete resistor is shown in Figure 25b. In previous generations of controllers, a small RC filter placed near the IC was commonly used to reduce the effects of the capacitive and inductive noise coupled in the sense traces on the PCB. A typical filter consists of two series $100\Omega$ resistors connected to a parallel 1000pFcapacitor, resulting in a time constant of 200ns. This same RC filter with minor modifications, can be used to extract the resistive component of the current sense signal in the presence of parasitic inductance. For example, Figure 26 illustrates the voltage waveform across a $2m\Omega$ resistor with a PCB footprint of 2010. The waveform is the superposition of a purely resistive component and a purely inductive component. It was measured using two scope probes and waveform math to obtain a differential measurement. Based on additional measurements of the inductor ripple current and the on-time, $t_{\text{ON}}$ , and off-time, $t_{\text{OFF}}$ , of the top switch, the value of the parasitic inductance was determined to be 0.5nH using the equation: $$ESL = \frac{V_{ESL(STEP)}}{\Delta I_{L}} \bullet \frac{t_{ON} \bullet t_{OFF}}{t_{ON} + t_{OFF}}$$ (1) If the RC time constant is chosen to be close to the parasitic inductance divided by the sense resistor (L/R), the resultant waveform looks resistive, as shown in Figure 27. For applications using low maximum sense voltages, check the sense resistor manufacturer's data sheet for information about parasitic inductance. In the absence of data, measure the voltage drop directly across the Figure 26. Voltage Measured Directly Across R<sub>SENSE</sub> Figure 27. Voltage Measured After the R<sub>SENSE</sub> Filter sense resistor to extract the magnitude of the ESL step and use Equation 1 to determine the ESL. However, do not overfilter the signal. Keep the RC time constant less than or equal to the inductor time constant to maintain a sufficient ripple voltage on $V_{RSENSE}$ for optimal operation of the current loop controller. #### INDUCTOR DCR CURRENT SENSING For applications requiring the highest possible efficiency at high load currents, the LTC3886 is capable of sensing the voltage drop across the inductor DCR, as shown in Figure 25a. The DCR of the inductor represents the small amount of DC winding resistance of the copper, which can be less than $1 \text{m}\Omega$ for today's low value, high current inductors. In a high current application requiring such an inductor, conduction loss through a sense resistor would reduce the efficiency by a few percent compared to DCR sensing. If R1 = R3 and the external (R1 + R3)||R2 • C1 time constant is chosen to be exactly equal to the 2 • L/DCR time constant, assuming R1 = R3, the voltage drop across the external capacitor,C1, is equal to the drop across the inductor DCR multiplied by R2/(R1 + R2 + R3). R2 scales the voltage across the sense terminals for applications where the DCR is greater than the target sense resistor value. The DCR value is entered as the IOUT\_CAL\_GAIN in m $\Omega$ unless R2 is required. If R2 is used: $$IOUT\_CAL\_GAIN = DCR \bullet \frac{R2}{R1 + R2 + R3}$$ R2 can be removed if there is no need to attenuate the current sense signal in order to remain within the desired current sense range. To properly select the external filter components, the DCR of the inductor must be known. It can be measured using an accurate RLC meter, but the DCR tolerance is not always the same and varies with temperature. Consult the inductor manufacturers' data sheets for detailed information. The LTC3886 will correct for temperature variation if the correct temperature coefficient value is entered into the MFR\_IOUT\_CAL\_GAIN\_TC command. Typically the resistance has a 3900ppm/°C coefficient. Assuming R1 = R3, C2 can be optimized for a flat frequency response using the following equation: C2= $$\frac{2R1 \cdot R2 \cdot C1 - \frac{L}{DCR}(2R1 + R2)}{R1^2}$$ Using the inductor ripple current value from the Inductor Value Calculation section, the target sense resistor value is: $$R_{SENSE(EQUIV)} = \frac{V_{SENSE(MAX)}}{I_{MAX} + \frac{\Delta I_L}{2}}$$ To ensure that the application will deliver full load current over the full operating temperature range, be sure to pick the optimum $I_{LIMIT}$ value accounting for tolerance in the DCR versus the MFR\_IOUT\_CAL\_GAIN parameter entered. Next, determine the DCR of the inductor. Use the manufacturer's maximum value, which is usually specified at 20°C. Increase this value to account for tolerances in the temperature sensing element of 3°C to 5°C and any additional temperature differences associated with the proximity of the temperature sensor element to the inductor. C1 is usually selected to be in the range of $0.047\mu F$ to $4.7\mu F$ . This forces (R1 + R3)||R2 to be approximately 2k. Adding optional elements R3 and C2 shown in Figure 18a will minimize offset errors associated with the $I_{SENSE}$ leakage currents. Set R3 equal to the value of R1. Set C2 to a value of $1\mu F$ or greater to ensure adequate noise filtering. The equivalent resistance (R1 + R3)||R2 is scaled to the room temperature inductance and maximum DCR: $$(R1+R3)||R2 = \frac{L}{2 \cdot (DCR \text{ at } 20^{\circ}C) \cdot C1}$$ The maximum power loss in R1 is related to the duty cycle, and will occur in continuous mode at the maximum input voltage: $$P_{LOSS}R1 = \frac{\left(V_{IN(MAX)} - V_{OUT}\right) \cdot V_{OUT}}{R1}$$ Ensure that R1 has a power rating higher than this value. If high efficiency is necessary at light loads, consider this power loss when deciding whether to use DCR sensing or sense resistors. Light load power loss can be modestly higher with a DCR network than with a sense resistor due to the extra switching losses incurred through R1. However, DCR sensing eliminates a sense resistor, reducing conduction losses and provides higher efficiency at heavy loads. Peak efficiency is about the same with either method. Selecting discontinuous mode will improve the converter efficiency at light loads regardless of the current sensing method. To maintain a good signal-to-noise ratio for the current sense signal, use a minimum $\Delta V_{ISENSE}$ of 10mV to 15mV. For a DCR sensing application, the actual ripple voltage will be determined by the equation: $$\Delta V_{\text{ISENSE}} = \frac{V_{\text{IN}} - V_{\text{OUT}}}{R1 \cdot C1} \cdot \frac{V_{\text{OUT}}}{V_{\text{IN}} \cdot f_{\text{OSC}}}$$ # SLOPE COMPENSATION AND INDUCTOR PEAK CURRENT Slope compensation provides stability in constant frequency current mode architectures by preventing subharmonic oscillations at high duty cycles. This is accomplished internally by adding a compensation ramp to the inductor current signal at duty cycles in excess of 35%. The LTC3886 uses a patented current limit technique that cancels the effect of the compensating ramp. This allows the maximum inductor peak current to remain unaffected throughout all duty cycles. #### INDUCTOR VALUE CALCULATION Given the desired input and output voltages, the inductor value and operating frequency, f<sub>OSC</sub>, directly determine the inductor peak-to-peak ripple current: $$I_{RIPPLE} = \frac{V_{OUT} (V_{IN} - V_{OUT})}{V_{IN} \cdot f_{OSC} \cdot L}$$ Lower ripple current reduces core losses in the inductor, ESR losses in the output capacitors, and output voltage ripple. Thus, highest efficiency operation is obtained at the lowest frequency with a small ripple current. Achieving this, however, requires a large inductor. 3886 A reasonable starting point is to choose a ripple current that is about 40% of I<sub>OUT(MAX)</sub>. Note that the largest ripple current occurs at the highest input voltage. To guarantee that the ripple current does not exceed a specified maximum, the inductor should be chosen according to: $$L \ge \frac{V_{OUT} (V_{IN} - V_{OUT})}{V_{IN} \cdot f_{OSC} \cdot I_{RIPPLE}}$$ #### INDUCTOR CORE SELECTION Once the inductor value is determined, the type of inductor must be selected. Core loss is independent of core size for a fixed inductor value, but it is very dependent on inductance. As the inductance increases, core losses go down. Unfortunately, increased inductance requires more turns of wire and therefore copper losses increase. Ferrite designs have very low core loss and are preferred at high switching frequencies, so design goals can concentrate on copper loss and preventing saturation. Ferrite core materials saturate hard, which means that the inductance collapse abruptly when the peak design current is exceeded. This results in an abrupt increase in inductor ripple current and consequent output voltage ripple. Do not allow the core to saturate! # POWER MOSFET AND OPTIONAL SCHOTTKY DIODE SELECTION Two external power MOSFETs must be selected for each output channel in the LTC3886: one N-channel MOSFET for the top (main) switch, and one N-channel MOSFET for the bottom (synchronous) switch. The peak-to-peak gate drive levels are set by the INTV<sub>CC</sub> voltage. This voltage is typically 5V. Consequently, logic-level threshold MOSFETs must be used in most applications. The only exception is if low input voltage is expected (V<sub>IN</sub> < 5V); then, sub-logic level threshold MOSFETs (V<sub>GS(TH)</sub> < 3V) should be used. Pay close attention to the BV<sub>DSS</sub> specification for the MOSFETs as well; most of the logic-level MOSFETs are limited to 30V or less. Selection criteria for the power MOSFETs include the on-resistance, R<sub>DS(ON)</sub>, Miller capacitance, C<sub>MILLER</sub>, input voltage and maximum output current. Miller capacitance, $C_{MILLER}$ , can be approximated from the gate charge curve usually provided on the MOSFET manufacturers' data sheet. $C_{MILLER}$ is equal to the increase in gate charge along the horizontal axis while the curve is approximately flat divided by the specified change in $V_{DS}$ . This result is then multiplied by the ratio of the application applied $V_{DS}$ to the gate charge curve specified $V_{DS}$ . When the IC is operating in continuous mode the duty cycles for the top and bottom MOSFETs are given by: Main Switch Duty Cycle = $$\frac{V_{OUT}}{V_{IN}}$$ Synchronous Switch Duty Cycle = $\frac{V_{IN} - V_{OUT}}{V_{IN}}$ The MOSFET power dissipations at maximum output current are given by: $$P_{MAIN} = \frac{V_{OUT}}{V_{IN}} (I_{MAX})^2 (1+\delta) R_{DS(ON)} +$$ $$(V_{IN})^2 \left(\frac{I_{MAX}}{2}\right) (R_{DR}) (C_{MILLER}) \bullet$$ $$\left[\frac{1}{V_{INTVCC} - V_{TH(MIN)}} + \frac{1}{V_{TH(MIN)}}\right] \bullet f_{OSC}$$ $$P_{SYNC} = \frac{V_{IN} - V_{OUT}}{V_{IN}} (I_{MAX})^2 (1+\delta) R_{DS(ON)}$$ where $\delta$ is the temperature dependency of $R_{DS(ON)}$ and $R_{DR}$ (approximately $2\Omega)$ is the effective driver resistance at the MOSFET's Miller threshold voltage. $V_{TH(MIN)}$ is the typical MOSFET minimum threshold voltage. Both MOSFETs have I $^2$ R losses while the topside N-channel equation includes an additional term for transition losses, which are highest at high input voltages. For $V_{IN} < 20V$ the high current efficiency generally improves with larger MOSFETs, while for $V_{IN} > 20V$ the transition losses rapidly increase to the point that the use of a higher $R_{DS(ON)}$ device with lower $C_{MILLER}$ actually provides higher efficiency. The synchronous MOSFET losses are greatest at high input voltage when the top switch duty factor is low or during a short-circuit when the synchronous switch is on close to 100% of the period. The term $(1 + \delta)$ is generally given for a MOSFET in the form of a normalized $R_{DS(0N)}$ vs Temperature curve, but $\delta = 0.005/^{\circ}C$ can be used as an approximation for low voltage MOSFETs. The optional Schottky diodes connected from ground to SWn conduct during the dead time between the conduction of the two power MOSFETs. These prevent the body diodes of the bottom MOSFETs from turning on, storing charge during the dead time and requiring a reverse recovery period that could cost as much as 3% in efficiency at high $V_{IN}$ . A 1A to 3A Schottky is generally a good compromise for both regions of operation due to the relatively small average current. Larger diodes result in additional transition losses due to their larger junction capacitance. ## **CIN AND COUT SELECTION** In continuous mode, the source current of the top MOSFET is a square wave of duty cycle $(V_{OUT})/(V_{IN})$ . To prevent large voltage transients, a low ESR capacitor sized for the maximum RMS current of one channel must be used. The maximum RMS capacitor current is given by: $$C_{IN}$$ Required $I_{RMS} \approx \frac{I_{MAX}}{V_{IN}} [(V_{OUT})(V_{IN} - V_{OUT})]^{1/2}$ This formula has a maximum at $V_{IN}=2 \cdot V_{OUT}$ , where $I_{RMS}=I_{OUT}/2$ . This simple worst-case condition is commonly used for design because even significant deviations do not offer much relief. Note that capacitor manufacturers' ripple current ratings are often based on only 2000 hours of life. This makes it advisable to further derate the capacitor, or to choose a capacitor rated at a higher temperature than required. Several capacitors may be paralleled to meet size or height requirements in the design. Due to the high operating frequency of the LTC3886, ceramic capacitors can also be used for $C_{IN}$ . Always consult the manufacturer if there is any question. The benefit of using a LTC3886 in 2-phase operation can be calculated by using the equation above for the higher power channel and then calculating the loss that would have resulted if both controller channels switched on at the same time. The total RMS power lost is lower when both channels are operating due to the reduced overlap of current pulses required through the input capacitor's ESR. This is why the input capacitor's requirement calculated above for the worst-case scenario is adequate for the dual controller design. Also, if applicable the power losses due to the input protection fuse resistance, V<sub>IN</sub> source impedance, and PC board trace resistance losses are also reduced due to the reduced peak currents in a 2-phase system. The overall benefit of a multiphase design will only be fully realized when the source impedance of the V<sub>IN</sub> power supply/battery is included in the efficiency testing. The drain terminals of the top MOSFETs should be placed within 1cm of each other and share a common $C_{IN}(s)$ . Separating the sources and C<sub>IN</sub> may produce undesirable voltage and current resonances on V<sub>IN</sub>. A small (0.1 $\mu$ F to 1 $\mu$ F) bypass capacitor between the chip $V_{IN}$ pin and ground, placed close to the LTC3886, is also suggested. A 2.2 $\Omega$ to 10 $\Omega$ R<sub>VIN</sub> resistor placed between C<sub>IN</sub> (C1) and the V<sub>IN</sub> pin provides further isolation if multiple LTC3886s are used. The selection of $C_{OUT}$ is driven by the effective series resistance (ESR). Typically, once the ESR requirement is satisfied, the capacitance is adequate for filtering. The output ripple ( $\Delta V_{OUT}$ ) is approximated by: $$\Delta V_{OUT} \approx I_{RIPPLE} \left( ESR + \frac{1}{8fC_{OUT}} \right)$$ where f is the operating frequency, $C_{OUT}$ is the output capacitance and $I_{RIPPLE}$ is the ripple current in the inductor. The output ripple is highest at maximum input voltage since $I_{RIPPLE}$ increases with input voltage. # VARIABLE DELAY TIME, SOFT-START AND OUTPUT VOLTAGE RAMPING The LTC3886 must enter the run state prior to soft-start. The RUNn pin is released after the part initializes and $V_{IN}$ is greater than the VIN\_ON threshold. If multiple LTC3886s are used in an application, they should be configured to share the same RUNn pins. They all hold their respective RUNn pins low until all devices initialize and $V_{IN}$ exceeds the VIN\_ON threshold for all devices. The SHARE\_CLK 3886 pin assures all the devices connected to the signal use the same time base for time delay operations. After the RUNn pin releases, the controller waits for the user-specified turn-on delay (TON\_DELAY) prior to initiating an output voltage ramp. Multiple LTC3886s and other LTC parts can be configured to start with equal or unique delay times. To work within a desired synchronization scheme all devices must use the same timing clock (SHARE\_CLK) and all devices must share the RUNn pin. This allows the relative delay of all parts to be synchronized. The actual variation in the delays will be dependent on the highest clock rate of the devices connected to the SHARE\_CLK pin (all Linear Technology ICs are configured to allow the fastest SHARE\_CLK signal to control the timing of all devices). The SHARE\_CLK signal can be $\pm 10\%$ in frequency, thus the actual time delays will have proportional variance. Soft-start is performed by actively regulating the load voltage while digitally ramping the target voltage from 0.0V to the commanded voltage set point. The rise time of the voltage ramp can be programmed using the TON\_RISE command to minimize inrush currents associated with the start-up voltage ramp. The soft-start feature is disabled by setting TON\_RISE to any value less than 0.250ms. The LTC3886 will perform the necessary math to assure the voltage ramp is controlled to the desired slope. However, the voltage slope can not be any faster than the fundamental limits of the power stage. The shorter TON\_RISE time is set, the larger the descrete steps in the TON\_RISE ramp will appear. The number of steps in the ramp is equal to TON\_RISE/0.1ms. The LTC3886 PWM will always use discontinuous mode during the TON\_RISE operation. In discontinuous mode, the bottom gate is turned off as soon as reverse current is detected in the inductor. This will allow the regulator to start up into a pre-biased load. The LTC3886 does not include a traditional tracking feature. However, two outputs can be given the same TON\_RISE and TON\_DELAY times to effectively ramp up at the same time. If the RUN pin is released at the same time and both LTC3886s use the same time base, the outputs will track very closely. If the circuit is in a PolyPhase configuration, all timing parameters for that rail must be the same. The previously described method of start-up sequencing is time based. For concatenated events it is possible to control the RUNn pins based on the $\overline{\mathsf{FAULT}}n$ pin of a different controller, or the PGOODn pin(s) of the LTC3886. The $\overline{\mathsf{FAULT}}n$ pins can be configured to release when the output voltage of the converter is greater than the VOUT UV FAULT LIMIT. It is recommended to use the deglitched V<sub>OUT</sub> UV fault limit because there is little appreciable time delay between the converter crossing the UV threshold and the $\overline{\mathsf{FAULT}}n$ pin releasing. The deglitched output can be enabled by setting the Mfr\_FAULT\_propagate\_vout\_uvuf bit in the MFR FAULT PROPAGATE LTC3886 command. Refer to the MFR section of the PMBus commands in this document. The UV comparator output signal may have some glitching as the V<sub>OLIT</sub> signal transitions through the comparator threshold. The LTC3886 includes a 250µs digital deglitch filter to greatly reduce the probability of multiple transitions. To minimize the risk of $\overline{FAULT}n$ pins glitching, make the TON RISE times less than 100ms. If unwanted transitions still occur on FAULT n, place a capacitor to ground on the $\overline{\mathsf{FAULT}}n$ pin to filter the waveform. The RC time-constant of the filter should be set sufficiently fast to assure no appreciable delay is incurred. A delay of 300us to 500us will provide some additional filtering without significantly delaying the trigger event. #### **DIGITAL SERVO MODE** For maximum accuracy in the regulated output voltage. enable the digital servo loop by asserting bit 6 of the MFR PWM MODE LTC3886 command. In digital servo mode the LTC3886 will adjust the regulated output voltage based on the ADC voltage reading. Every 100ms the digital servo loop will step the LSB of the DAC (nominally 4mV or 2mV depending on the voltage range bit) until the output is at the correct ADC reading. At power-up this mode engages after TON\_MAX\_FAULT\_LIMIT unless the limit is set to 0 (infinite). If the TON MAX FAULT LIMIT is set to 0 (infinite), the servo begins after TON RISE is complete and V<sub>OUT</sub> has exceeded the VOUT\_UV\_FAULT\_LIMIT. This same point in time is when the output changes from discontinuous to the programmed mode as indicated in MFR\_PWM\_MODE\_LTC3886 bit 0. Refer to Figure 28 for details on the V<sub>OUT</sub> waveform under time-based sequencing. 38861 Figure 28. Timing Controlled V<sub>OUT</sub> Rise If the TON\_MAX\_FAULT\_LIMIT is set to a value greater than 0 and the TON\_MAX\_FAULT\_RESPONSE is set to ignore (0x00), the servo begins: - 1. After the TON RISE sequence is complete - 2. After the TON MAX FAULT LIMIT time is reached. - 3. After the VOUT\_UV\_FAULT\_LIMIT has been exceed or the IOUT\_OC\_FAULT\_LIMIT is not longer active. If the TON\_MAX\_FAULT\_LIMIT is set to a value greater than 0 and the TON\_MAX\_FAULT\_RESPONSE is not set to ignore 0X00, the servo begins: - 1. After the TON\_RISE sequence is complete; - After the TON\_MAX\_FAULT\_LIMIT time has expired and both VOUT\_UV\_FAULT and IOUT\_OC\_FAULT are not present. The maximum rise time is limited to 1.3 seconds. In a PolyPhase application only one phase should have digital servo mode enabled. This will ensure the phases servo to the same output regulation point. ## **SOFT OFF (SEQUENCED OFF)** In addition to a controlled start-up, the LTC3886 also supports controlled turn-off. The TOFF\_DELAY and TOFF\_FALL functions are shown in Figure 29. TOFF\_FALL is processed when the RUN pin goes low or if the part is commanded off. If the part faults off or FAULTn is pulled low externally and the part is programmed to respond to FAULTn, the output will three-state by turning off both the Figure 29. TOFF\_DELAY and TOFF\_FALL main and synchronous MOSFETs turned off. The output will decay as a function of the load rather than exhibiting a controlled ramp. The output voltage will ramp as shown in Figure 29 so long as the part is in forced continuous mode and the TOFF\_FALL time is slow enough that the power stage can achieve the desired slope. The TOFF\_FALL time can only be met if the power stage and controller can sink sufficient current to assure the output is at zero volts by the end of the fall time interval. If the TOFF FALL time is set shorter than the time required to discharge the load capacitance, the output will not reach the desired zero volt state. At the end of TOFF FALL, the controller will cease to sink current and V<sub>OUT</sub> will decay at the natural rate determined by the load impedance. If the controller is in discontinuous mode, the controller will not pull negative current and the output will be pulled low by the load, not the power stage. The maximum fall time is limited to 1.3 seconds. The shorter TOFF FALL time is set, the larger the discrete steps of the TOFF FALL ramp will appear. The number of steps in the ramp is typically TOFF\_FALL/0.1ms. ### INTV<sub>CC</sub> REGULATOR The LTC3886 features a PMOS linear regulator that supplies power to INTV $_{CC}$ from the V $_{IN}$ or EXTV $_{CC}$ supply. INTV $_{CC}$ powers the gate drivers, V $_{DD33}$ and much of the LTC3886 internal circuitry. The linear regulator produces 5V at the INTV $_{CC}$ pin when V $_{IN}$ or EXTV $_{CC}$ is greater than approximately 5.5V. The regulator can supply a peak current of 100mA and must be bypassed to ground with a minimum of $1\mu F$ ceramic capacitor or low ESR electrolytic capacitor. No matter what type of bulk capacitor is used, an additional $0.1\mu F$ ceramic capacitor placed directly adjacent to the INTV<sub>CC</sub> and GND pins is highly recommended. Good bypassing is needed to supply the high transient currents required by the MOSFET gate drivers. High input voltage application in which large MOSFETs are being driven at high frequencies may cause the maximum die junction temperature rating for the LTC3886 to be exceeded. To reduce die temperature, the INTV<sub>CC</sub> current, of which a large percentage is due to the gate charge current, may be supplied from either the V<sub>IN</sub> or EXTV<sub>CC</sub> pin. If the LTC3886 internal regulator is powered from the V<sub>IN</sub> pin, the power through the IC is equal to V<sub>IN</sub> • I<sub>INTVCC</sub>. The gate charge current is dependent on operating frequency as discussed in the Efficiency Considerations section. The junction temperature can be estimated by using the equations in Note 2 of the Electrical Characteristics. For example, at 70°C ambient, the LTC3886 INTV<sub>CC</sub> current is limited to less than 44mA from a 40V supply: $$T_J = 70^{\circ}C + 44mA \cdot 40V \cdot 31^{\circ}C/W = 125^{\circ}C$$ To prevent the maximum junction temperature from being exceeded, the LTC3886 internal LDO can be can powered from the EXTV $_{\rm CC}$ pin. If the EXTV $_{\rm CC}$ pin is not used to power INTV $_{\rm CC}$ , the EXTV $_{\rm CC}$ pin must be tied to GND, do not float this pin. The V $_{\rm IN}$ current resulting from the gate driver and control circuitry will be reduced to a minimum by supplying the INTV $_{\rm CC}$ current from the EXTV $_{\rm CC}$ pin with an external supply or an output derived source. Tying the EXTV $_{CC}$ pin to a 5V supply reduces the junction temperature in the previous example from 125°C to: $$T_J = 70^{\circ}\text{C} + 44\text{mA} \cdot 5\text{V} \cdot 31^{\circ}\text{C/W} + 2\text{mA} \cdot 40\text{V} \cdot 31^{\circ}\text{C/W}$$ = 80°C Do not tie $INTV_{CC}$ on the LTC3886 to an external supply because $INTV_{CC}$ will attempt to pull the external supply high and hit current limit, significantly increasing the die temperature. For applications where $V_{IN}$ is 5V, tie the $V_{IN}$ and $INTV_{CC}$ pins together and tie the combined pins to the 5V input with a $1\Omega$ or $2.2\Omega$ resistor as shown in Figure 30. To minimize the voltage drop caused by the gate charge current a low ESR capacitor must be connected to the $V_{IN}/INTV_{CC}$ pins. This configuration will override the $INTV_{CC}$ linear regulator and will prevent $INTV_{CC}$ from dropping too low. Make sure the $INTV_{CC}$ voltage exceeds the $R_{DS(ON)}$ test voltage for the MOSFETs which is typically 4.5V for logic level devices. The UVLO on $INTV_{CC}$ is set to approximately 4V. Figure 30. Setup for a 5V Input ### TOPSIDE MOSFET DRIVER SUPPLY (CB, DB) External bootstrap capacitors, $C_B$ , connected to the BOOST n pin supplies the gate drive voltages for the topside MOSFETs. Capacitor $C_B$ in the Block Diagram is charged though external diode $D_B$ from INTV $_{CC}$ when the SW n pin is low. When one of the topside MOSFETs is to be turned on, the driver places the $C_B$ voltage across the gate source of the desired MOSFET. This enhances the MOSFET and turns on the topside switch. The switch node voltage, SW n, rises to $V_{IN}$ and the BOOST n pin follows. With the topside MOSFET on, the boost voltage is above the input supply: $V_{BOOST} = V_{IN} + V_{INTVCC}$ . The value of the boost capacitor $C_B$ needs to be 100 times that of the total input capacitance of the topside MOSFET(s). The reverse breakdown of the external Schottky diode must be greater than $V_{IN(MAX)}$ . PWM jitter has been observed on the TG and BG pins in some designs operating at higher $V_{IN}/V_{OUT}$ ratios. This jitter does not substantially affect the circuit output voltage accuracy. Referring to Figure 31, PWM jitter can be removed by inserting a series resistor with a value of $1\Omega$ to $5\Omega$ between the cathode of the diode and the BOOSTnpin. Figure 31. Boost Circuit to Minimize PWM Jitter #### UNDERVOLTAGE LOCKOUT The LTC3886 is initialized by an internal threshold-based UVLO where V<sub>IN</sub> must be approximately 4V and INTV<sub>CC</sub>, $V_{DD33}$ , $V_{DD25}$ must be within approximately 20% of the regulated values. In addition, $V_{DD33}$ must be within approximately 7% of the targeted value before the RUN pin is released. After the part has initialized, an additional comparator monitors V<sub>IN</sub>. The VIN\_ON threshold must be exceeded before the power sequencing can begin. When $V_{IN}$ drops below the VIN\_OFF threshold, the SHARE\_CLK pin will be pulled low and V<sub>IN</sub> must increase above the VIN ON threshold before the controller will restart. The normal start-up sequence will be allowed after the VIN\_ON threshold is crossed. If $\overline{FAULT}n$ is held low when $V_{IN}$ is applied, ALERT will be asserted low even if the part is programmed to not assert $\overline{ALERT}$ when $\overline{FAULT}n$ is held low. If I<sup>2</sup>C communication occurs before the LTC3886 is out of reset and only a portion of the command is seen by the part, this can be interpreted as a CML fault. If a CML fault is detected. ALERT is asserted low. It is possible to program the contents of the EEPROM in the application if the $V_{DD33}$ supply is externally driven. This will activate the digital portion of the LTC3886 without engaging the high voltage sections. PMBus communications are valid in this supply configuration. If $V_{IN}$ has not been applied to the LTC3886, bit 3 (EEPROM Not Initialized) in MFR\_COMMON will be asserted low. If this condition is detected, the part will only respond to addresses 5A and 5B. To initialize the part issue the following set of commands: global address 0x5B command 0xBD data 0x2B followed by global address 5B command 0xBD and data 0xC4. The part will now respond to the correct address. Configure the part as desired then issue a STORE\_USER\_ALL. When $V_{IN}$ is applied a MFR\_RESET command must be issued to allow the PWM to be enabled and valid ADC conversions to be read. #### **FAULT INDICATIONS** The LTC3886 FAULT *n* pins are configurable to indicate a variety of faults including OV, UV, OC, OT, timing faults, peak overcurrent faults. In addition the FAULT *n* pins can be pulled low by external sources indicating a fault in some other portion of the system. The fault response is configurable and allows the following options: - Ignore - Shut Down Immediately—Latch Off - Shut Down Immediately—Retry Indefinitely at the Time Interval Specified in MFR\_RETRY\_DELAY Refer to the PMBus section of the data sheet and the PMBus specification for more details regarding fault responses. The OV response is always automatic. If an OV condition is detected, TGn goes low and BGn is asserted. #### **OPEN-DRAIN PINS** The LTC3886 has the following open-drain pins: - 3.3V Pins - 1. FAULTn - 2. SYNC - 3. SHARE CLK - 4. PG00Dn 5V Pins (5V pins operate correctly when pulled to 3.3V.) - 1. RUN*n* - 2. ALERT - 3. SCL - 4. SDA LINEAR TECHNOLOGY All the above pins have on-chip pull-down transistors that can sink 3mA at 0.4V. The input low threshold on the pins is 1.4V. Unless there are transient speed issues associated with the RC time constant of the resistor pull-up and parasitic capacitance to ground, a 10k resistor or larger is generally recommended. For high speed signals such as the SDA, SCL and SYNC, a lower value resistor may be required. The RC time constant should be set to 1/3 to 1/5 the required rise time to avoid timing issues. For a 100pF load and a 400kHz PMBus communication rate, the rise time must be less than 300ns. The resistor pull-up on the SDA and SCL pins with the time constant set to 1/3 the rise time: $$R_{PULLUP} = \frac{t_{RISE}}{3 \cdot 100pF} = 1k$$ Minimize parasitic capacitance on the SDA and SCL pins to avoid communication problems. To estimate the loading capacitance, monitor the signal in question and measure how long it takes for the desired signal to reach approximately 63% of the output value. This is one time constant. The SYNC pin has an on-chip pull-down transistor with the output held low for nominally 500ns. If the internal oscillator is set for 500kHz and the load is 100pF and a 3x time constant is required, the resistor calculation is as follows: $$R_{PULLUP} = \frac{2\mu s - 500ns}{3 \cdot 100pF} = 5k$$ If timing errors are occurring or if the SYNC frequency is not as fast as desired, monitor the waveform and determine if the RC time constant is too long for the application. If possible reduce the parasitic capacitance. If not reduce the pull up resistor sufficiently to assure proper timing. The SHARE\_CLK pull-up resistor has a similar equation with a period of 10us and a pull-down time of 1µs. The RC time constant should be approximately 3µs or faster. # PHASE-LOCKED LOOP AND FREQUENCY SYNCHRONIZATION The LTC3886 has a phase-locked loop (PLL) comprised of an internal voltage-controlled oscillator (VCO) and a phase detector. The PLL is locked to the **falling** edge of the SYNC pin. The phase relationship between the PWM controller and the falling edge of SYNC is controlled by the lower 3 bits of the MFR\_PWM\_CONFIG\_LTC3886 command. For PolyPhase applications, it is recommended all the phases be spaced evenly. Thus for a 2-phase system the signals should be 180° out of phase and a 4-phase system should be spaced 90°. The phase detector is an edge-sensitive digital type that provides a known phase shift between the external and internal oscillators. This type of phase detector does not exhibit false lock to harmonics of the external clock. The output of the phase detector is a pair of complementary current sources that charge or discharge the internal filter network. The PLL lock range is guaranteed between 100kHz and 750kHz. Nominal parts will have a range beyond this; however, operation to a wider frequency range is not guaranteed. The PLL has a lock detection circuit. If the PLL should lose lock during operation, bit 4 of the STATUS\_MFR\_SPECIFIC command is asserted and the ALERT pin is pulled low. The fault can be cleared by writing a 1 to the bit. If the user does not want the ALERT pin to assert if a PLL\_FAULT occurs, the SMBALERT\_MASK command can be used to prevent the alert. If there is no external signal applied to the SYNC pin in the application, the nominal programmed frequency will control the PWM circuitry. If FREQUENCY\_SWITCH is programmed to external oscillator, and no external SYNC signal is present, the LTC3886 PWM engine will run at the lowest free running frequency of the PLL oscillator. This may result in excess inductor current and undesirable operation. If multiple parts share the SYNC signal and the external SYNC signal is not present, the parts will not be synchronized and excess voltage ripple on the output may be present. Multiple LTC3886s are required to share one SYNC signal in PolyPhase configurations, for other configurations connecting the SYNC pins to form a single SYNC signal is optional. If the SYNC pin is shared between LTC3886s, only one LTC3886 should be programmed with a frequency output. All the other LTC3886s should be programmed to disable their SYNC output. However their frequency should be programmed to the nominal desired value. If the LTC3886 is programmed with a frequency output, and an external signal is present. Bit 10 of MFR\_PADS\_LTC3886 will be asserted low if this condition exists. If the PWM signal appears to be running at too high a frequency, monitor the SYNC pin. Extra transitions on the falling edge will result in the PLL trying to lock on to noise versus the intended signal. Review routing of digital control signals and minimize crosstalk to the SYNC signal to avoid this problem. #### MINIMUM ON-TIME CONSIDERATIONS Minimum on-time, $t_{ON(MIN)}$ , is the smallest time duration that the LTC3886 is capable of turning on the top MOSFET. It is determined by internal timing delays and the gate charge required to turn off the top MOSFET. Low duty cycle applications may approach this minimum on-time limit and care should be taken to ensure that: $$t_{ON(MIN)} < \frac{V_{OUT}}{V_{IN} \cdot f_{OSC}}$$ If the duty cycle falls below what can be accommodated by the minimum on-time, the controller will begin to skip cycles. The output voltage will continue to be regulated, but the ripple voltage and current will increase. The minimum on-time for the LTC3886 is approximately 90ns. Good PCB layout, minimum 30% inductor current ripple and at least 10mV to 15mV ripple on the current sense signal are required to avoid increasing the minimum on-time. The minimum on-time can be affected by PCB switching noise in the voltage and current loop. As the peak current sense voltage decreases, the minimum on-time gradually increases to 130ns. This is of particular concern in forced continuous applications with low ripple current at light loads. If the duty cycle drops below the minimum on-time limit in this situation, a significant amount of cycle skipping can occur with correspondingly larger current and voltage ripple. #### **EXTERNAL TEMPERATURE SENSE** The LTC3886 is capable of measuring the temperature of the power stage temperature of each channel. Multiple methods using silicon junction remote sensors are supported. The voltage produced by the remote sense circuit is digitized by the internal ADC, and the computed temperature value is returned by the paged READ\_TEMPERATURE\_1 telemetry command. The most accurate external temperature measurement can be made using a diode-connected PNP transistor such as the MMBT3906 as shown in Figure 25. Bit 5 of MFR PWM MODE LTC3886 should be set to 0 ( $\Delta V_{RF}$ method) when using this sensor configuration. The transistor should be placed in contact with or immediately adjacent to the power stage inductor. Its emitter should be connected to the TSNSn pin while the base and collector terminals of the PNP transistor must be connected and returned directly to Pin 53 of the LTC3886 using a Kelvin connection. For best noise immunity, the connections should be routed differentially and a 10nF capacitor should be placed in parallel with the diode-connected PNP. Parasitic PCB trace inductance between the capacitor and transistor should be minimized. Avoid placing PCB vias between the transistor and capacitor. The LTC3886 also supports direct junction voltage measurements when bit 5 of MFR\_PWM\_MODE\_LTC3886 is set to one. The factory defaults support a resistor-trimmed dual diode network as shown in Figure 33. This second measurement method is not generally as accurate as the first, but it supports legacy power blocks or may prove necessary if high noise environments prevent use of the $\Delta V_{BE}$ approach with its lower signal levels. For either method, the slope of the external temperature sensor can be modified with the coefficient stored in MFR\_TEMP\_1\_GAIN. With the $\Delta V_{BE}$ approach, typical PNPs require temperature slope adjustments slightly TECHNOLOGY TECHNOLOGY Figure 32. External $\Delta V_{BE}$ Temperature Sense Figure 33. 2D+R Temperature Sense less than 1. The MMBT3906 has a recommended value of approximately MFR\_TEMP\_1\_GAIN = 0.991 based on the ideality factor of 1.01. Simply invert the ideality factor to calculate the MFR\_TEMP\_1\_GAIN. Different manufacturers and different lots may have different ideality factors. Consult with the manufacturer to set this value. Characterization over temperature of a prototype or prototypes is recommended before selecting a final MFR\_TEMP\_1\_GAIN value when using the direct p-n junction measurement method. The offset of the external temperature sense can be adjusted using MFR\_TEMP\_1\_OFFSET. If an external temperature sense element is not used, the TSNS npin must be shorted to GND. The UT\_FAULT\_LIMIT must be set to -275°C, the UT\_FAULT\_RESPONSE must be set to ignore, and the IOUT\_CAL\_GAIN\_TC to a value of 0. To ensure proper use of these temperature adjustment parameters, refer to the specific formulas given for the two methods in the MFR\_PWM\_MODE\_LTC3886 command section. ### **Derating EEPROM Retention at Temperature** EEPROM read operations between -40°C and 125°C will not affect data storage. But retention will be degraded if the EEPROM is written above 85°C or stored or operated above 125°C. If an occasional fault log is generated above 85°C, the slight reduction in data retention in the EEPROM fault log area will not affect the use of the function or other EEPROM storage. See the Operation section for other high temperature EEPROM functional details. Degradation in data can be approximated by calculating the dimensionless acceleration factor using the following equation. $$AF = e^{\left[\left(\frac{Ea}{k}\right) \cdot \left(\frac{1}{T_{USE} + 273} - \frac{1}{T_{STRESS} + 273}\right)\right]}$$ where: AF = acceleration factor Ea = activation energy = 1.4eV $k = 8.617 \cdot 10^{-5} \text{ eV/}^{\circ}\text{K}$ T<sub>USE</sub> = is the specified junction temperature T<sub>STRESS</sub> = actual junction temperature in °C As an example, if the device is stored at 130°C for 10 hours, $T_{STRESS} = 130$ °C, and $$AF = e^{\left[ \left( \frac{1.4}{8.617 \cdot 10^{-5}} \right) \cdot \left( \frac{1}{398} - \frac{1}{403} \right) \right]} = 1.66$$ indicating the effect is the same as operating the device at $125^{\circ}$ C for $10 \cdot 1.66 = 16.6$ hours, resulting in a retention derating of 6.6 hours. #### **INPUT CURRENT SENSE AMPLIFIER** The LTC3886 input current sense amplifier can sense the supply current into the $V_{IN}$ pin using an external resistor as well as the power stage current using an external sense resistor. Unless care is taken to mitigate the frequency noise caused by the discontinuous input current, significant input current measurement error may occur. The noise will be the greatest in high current applications and at large step-down ratios. Careful layout and filtering at the $V_{IN}$ pin is recommended to minimize measurement error. The $V_{IN}$ pin should be filtered with a resistor and a ceramic capacitor. The filter should be located as close to the $V_{IN}$ pin as possible. The supply side of the $V_{IN}$ pin filter should be Kelvin connected to the supply side of the $R_{IINSNS}$ resistor. A $2\Omega$ resistor should be sufficient for most applications. The resistor will cause an IR voltage drop from the supply to the $V_{\text{IN}}$ pin due to the current flowing into the $V_{\text{IN}}$ pin. To compensate for this voltage drop, the MFR\_RVIN command value should be set to the nominal resistor value. The LTC3886 will multiply the MFR\_READ\_ICHIP measurement value by the user defined MFR\_RVIN value and add this voltage to the measured voltage at the $V_{\text{IN}}$ pin. READ\_VIN = V<sub>VIN\_PIN</sub> + (MFR\_READ\_ICHIP • MFR\_RVIN) Therefore, the READ\_VIN command will return the value of the voltage at the supply side of the $V_{IN}$ pin filter. If no $V_{IN}$ filter element is used, set MFR\_RVIN = 0. The capacitor from the drain of the topside MOSFET to ground should be a low ESR ceramic capacitor. It should be placed as close as possible to the drain of the topside MOSFET to supply high frequency transient input current. This will help prevent noise from the top gate MOSFET from feeding into the input current sense amplifier inputs and supply. If the input current sense amplifier is not used, short the $V_{IN}$ , $I_{IN}^+$ and $I_{IN}^-$ and pins together. # EXTERNAL RESISTOR CONFIGURATION PINS (RCONFIG) The LTC3886 is factory programmed to use external resistor configuration. This allows output voltage, PWM frequency, PWM phasing, and the PMBus address to be set by the user without programming the part through the PMBus interface or purchasing custom programmed parts. To use resistor programming, the RCONFIG pin(s) require a resistor divider between $V_{DD25}$ and GND. The RCONFIG pins are only interrogated at initial power up and during a reset, so modifying their values on the fly while the part is Figure 34. Low Noise Input Current Sense Circuit powered will have no effect. RCONFIG pins on the same IC can be shared with a single resistor divider if they require identical programming. Resistors with a tolerance of 1% or better must be used to assure proper operation. In the following tables, $R_{TOP}$ is connected between $V_{DD25}$ and the RCONFIG pin while $R_{BOT}$ is connected between the pin and GND. Noisy clock signals should not be routed near these pins. #### **Voltage Selection** When an output voltage is set using the VOUT\_CFG*n* pins the following parameters are set as a percentage of the output voltage: | • | VOUT_OV_FAULT_LIMIT | +10% | |---|---------------------|-------| | • | VOUT_OV_WARN_LIMIT | +7.5% | | • | VOUT_MAX | +7.5% | | • | VOUT_MARGIN_HIGH | +5% | | • | VOUT_MARGIN_LOW | 5% | | • | VOUT_UV_WARN_LIMIT | 6.5% | | • | VOUT UV FAULT LIMIT | 7% | Refer to Table 3 to set the output voltage using the VOUT\_CFG n pins. Table 3. VOUT CFGn | $R_{TOP}$ ( $k\Omega$ ) | $R_{BOTTOM}$ (k $\Omega$ ) | V <sub>OUT</sub> (V) | |-------------------------|----------------------------|-----------------------------------------------| | 0 or Open | Open | EEPROM | | 10 | 23.2 | 12.0 | | 10 | 15.8 | 8.0 | | 16.2 | 20.5 | 7.0 | | 16.2 | 17.4 | 6.0 | | 20 | 17.8 | 5.0 | | 20 | 15 | 3.3 | | 20 | 12.7 | 2.5 | | 20 | 11 | 1.8 | | 24.9 | 11.3 | 1.5 | | 24.9 | 9.09 | 1.2 | | 24.9 | 7.32 | 1.1 | | 24.9 | 5.76 | 1.0 | | 24.9 | 4.32 | 0.9 | | 30.1 | 3.57 | 0.75 | | 30.1 | 1.96 | 0.65 | | Open | 0 | Output OFF*<br>(V <sub>OUT</sub> from EEPROM) | 38861 #### **Frequency Selection** The PWM switching frequency is set according to Table 4. The SYNC pins must be shared in poly-phase configurations where multiple LTC3886s or multiple LTC3886s and LTC3870s are used to produce the output. If the configuration is not PolyPhase the SYNC pins do not have to be shared. If the SYNC pins are shared between LTC3886s only one SYNC pin should be enabled, all other SYNC pins should be disabled. A pull-up resistor to $V_{DD33}$ is required on the SYNC pin. For example in a 4-phase configuration clocked at 250kHz, all of the LTC3886s must be set to the desired frequency and phase and one LTC3886 should be set to the desired frequency with the SYNC pin disabled. All phasing is with respect to the falling edge of SYNC. For LTC3886 chip 1, set the frequency to 250kHz with 90° and 270° phase shift with the SYNC pin enabled: Frequency: $R_{TOP} = 24.9k\Omega$ and $R_{BOT} = 11.3k\Omega$ Phase: $R_{TOP} = 30.1k\Omega$ and $R_{BOT} = 1.96k\Omega$ For LTC3886 chip 2, set the frequency to 250kHz with 0° and 180° phase shift and the SYNC pin disabled: Frequency: $R_{TOP} = 24.9k\Omega$ and $R_{BOT} = 11.3k\Omega$ Phase: $R_{TOP}$ = 24.9k $\Omega$ and $R_{BOT}$ = 11.3k $\Omega$ All configurations in frequency and phase can be achieved using the FREQ\_CFG and PHAS\_CFG pins. In the above application, if the SYNC pin connection is lost from chip 1, chip 2 will internally detect the frequency as missing and continue switching at 250kHz. However, because the SYNC pin is disconnected between the chips, the output voltage ripple will likely be higher than desired. Bit 10 of MFR\_PADS will assert low on chip 2 indicating chip 2 is providing its own internal oscillator when it is expecting an external SYNC input. Table 4. FREQ\_CFG Resistor Programming | $R_TOP\left(k\Omega\right)$ | R <sub>BOT</sub> (kΩ) | SWITCHING<br>Frequency (kHz) | |-----------------------------|-----------------------|------------------------------| | 0 or Open | Open | EEPROM | | 10 | 23.2 | EEPROM | | 10 | 15.8 | 750 | | R <sub>TOP</sub> (kΩ) | R <sub>BOT</sub> (kΩ) | SWITCHING<br>Frequency (kHz) | |-----------------------|-----------------------|------------------------------| | 16.2 | 20.5 | 650 | | 16.2 | 17.4 | 575 | | 20 | 17.8 | 500 | | 20 | 15 | 425 | | 20 | 12.7 | 350 | | 20 | 11 | 300 | | 24.9 | 11.3 | 250 | | 24.9 | 9.09 | 225 | | 24.9 | 7.32 | 200 | | 24.9 | 5.76 | 175 | | 24.9 | 4.32 | 150 | | 30.1 | 3.57 | 125 | | 30.1 | 1.96 | 100 | | Open | 0 | External SYNC Only | #### **Phase Selection** The phase of the channels with respect to the falling edge of SYNC is set using the values in Table 5. Table 5. PHAS\_CFG Resistor Programming | abio or rimo_or a ricolotor riogramming | | | | | | | |-----------------------------------------|-----------------------|----------------------------------------|---------------------------------|----------------|--|--| | R <sub>TOP</sub> (kΩ) | R <sub>BOT</sub> (kΩ) | $\theta_{\text{SYNC}}$ TO $\theta_{0}$ | θ <b>sync TO</b> θ <sub>1</sub> | SYNC<br>Output | | | | 0 or Open | Open | EEPROM | EEPROM | EEPROM | | | | 10 | 23.2 | EEPROM | EEPROM | EEPROM | | | | 10 | 15.8 | EEPROM | EEPROM | EEPROM | | | | 16.2 | 20.5 | 120° | 300° | | | | | 16.2 | 17.4 | 60° | 240° | | | | | 20 | 12.7 | 120° | 240° | | | | | 20 | 15 | 0° | 120° | DISABLED | | | | 20 | 12.7 | 0° | 240° | | | | | 20 | 11 | 90° | 270° | | | | | 24.9 | 11.3 | 0° | 180° | | | | | 24.9 | 9.09 | 120° | 300° | | | | | 24.9 | 7.32 | 60° | 240° | | | | | 24.9 | 5.76 | 120° | 240° | | | | | 24.9 | 4.32 | 0° | 120° | ENABLED | | | | 30.1 | 3.57 | 0° | 240° | | | | | 30.1 | 1.96 | 90° | 270° | | | | | Open | 0 | 0° | 180° | | | | #### Address Selection Using RCONFIG The LTC3886 address is selected based on the programming of the two configuration pins ASEL0 and ASEL1 according to Table 6. ASEL0 programs the bottom four bits of the device address for the LTC3886, and ASEL1 programs the three most-significant bits. Either portion of the address can also be retrieved from the MFR\_ADDRESS value in EEPROM. If both pins are left open, the full 7-bit MFR\_ADDRESS value stored in EEPROM is used to determine the device address. The LTC3886 always responds to 7-bit global addresses 0x5A and 0x5B. MFR\_ADDRESS should not be set to either of these values because these are global addresses and all parts will respond to them. Table 6. ASELn Resistor Programming | | | ASEL1 | | ASELO | | |-------------------------|--------------------|-----------------------------|-----|-------------|-----| | | | LTC3886 DEV<br>ADDRESS BITS | | LTC3886 DEV | | | $R_{TOP}$ ( $k\Omega$ ) | $R_{BOT}(k\Omega)$ | BINARY | HEX | BINARY | HEX | | 0 or Open | Open | EEPROM | | EEPROM | | | 10 | 23.2 | | | 1 | F | | 10 | 15.8 | | | 10 | Е | | 16.2 | 20.5 | | | 101 | D | | 16.2 | 17.4 | | | 100 | С | | 20 | 17.8 | | | 101 | В | | 20 | 15 | | | 1010 | Α | | 20 | 12.7 | | | 1001 | 9 | | 20 | 11 | | | 1000 | 8 | | 24.9 | 11.3 | 111 | 7 | 0111 | 7 | | 24.9 | 9.09 | 110 | 6 | 0110 | 6 | | 24.9 | 7.32 | 101 | 5 | 0101 | 5 | | 24.9 | 5.76 | 100 | 4 | 0100 | 4 | | 24.9 | 4.32 | 011 3 | | 0011 | 3 | | 30.1 | 3.57 | 010 | 2 | 0010 | 2 | | 30.1 | 1.96 | 001 | 1 | 0001 | 1 | | Open | 0 | 000 | 0 | 0000 | 0 | #### **EFFICIENCY CONSIDERATIONS** The percent efficiency of a switching regulator is equal to the output power divided by the input power times 100%. It is often useful to analyze individual losses to determine what is limiting the efficiency and which change would produce the most improvement. Percent efficiency can be expressed as: %Efficiency = 100% - (L1 + L2 + L3 + ...) where L1, L2, etc. are the individual losses as a percentage of input power. Although all dissipative elements in the circuit produce losses, four main sources usually account for most of the losses in LTC3886 circuits: 1) IC $V_{IN}$ current, 2) INTV<sub>CC</sub> regulator current, 3) $I^2R$ losses, 4) Topside MOSFET transition losses. - 1. The $V_{IN}$ current is the DC supply current given in the Electrical Characteristics table, which excludes MOSFET driver and control currents. Supplying the INTV<sub>CC</sub> current from the EXTV<sub>CC</sub> pin with an external supply will reduce the $V_{IN}$ current required to a minimum. - 2. INTV<sub>CC</sub> current is the sum of the MOSFET driver and control currents. The MOSFET driver current results from switching the gate capacitance of the power MOSFETs. Each time a MOSFET gate is switched from low to high to low again, a packet of charge dQ moves from INTV<sub>CC</sub> to ground. The resulting dQ/dt is a current out of INTV<sub>CC</sub> that is typically much larger than the control circuit current. In continuous mode, $I_{GATECHG} = f(Q_T + Q_B)$ , where $Q_T$ and $Q_B$ are the gate charges of the topside and bottom side MOSFETs. - 3. I<sup>2</sup>R losses are predicted from the DC resistances of the fuse (if used), MOSFET, inductor and current sense resistor. In continuous mode, the average output current flows through L and R<sub>SENSE</sub>, but is "chopped" between the topside MOSFET and the synchronous MOSFET. If the two MOSFETs have approximately the same $R_{DS(ON)}$ , then the resistance of one MOSFET can simply be summed with the resistances of L and R<sub>SENSE</sub> to obtain I<sup>2</sup>R losses. For example, if each $R_{DS(ON)} = 10 m\Omega$ , $R_{\rm I} = 10 \text{m}\Omega$ , $R_{\rm SENSE} = 5 \text{m}\Omega$ , then the total resistance is $25m\Omega$ . This results in losses ranging from 2% to 8% as the output current increases from 3A to 15A for a 5V output, or a 3% to 12% loss for a 3.3V output. Efficiency varies as the inverse square of V<sub>OLIT</sub> for the same external components and output power level. The combined effects of increasingly lower output voltages TECHNOLOGY TECHNOLOGY and higher currents required by high performance digital systems is not doubling but quadrupling the importance of loss terms in the switching regulator system! 4. Transition losses apply only to the topside MOSFET(s), and become significant only when operating at high input voltages (typically 15V or greater). Transition losses can be estimated from: Transition Loss = $$(1.7) V_{IN}^2 I_{O(MAX)} C_{RSS} f$$ Other "hidden" losses such as copper trace and internal battery resistances can account for an additional 5% to 10% efficiency degradation in portable systems. It is very important to include these "system" level losses during the design phase. The internal battery and fuse resistance losses can be minimized by making sure that $C_{IN}$ has adequate charge storage and very low ESR at the switching frequency. A 25W supply will typically require a minimum of $20\mu F$ to $40\mu F$ of capacitance having a maximum of $20m\Omega$ to $50m\Omega$ of ESR. The LTC3886 2-phase architecture typically halves this input capacitance requirement over competing solutions. Other losses including Schottky conduction losses during dead time and inductor core losses generally account for less than 2% total additional loss. #### PROGRAMMABLE LOOP COMPENSATION The LTC3886 offers programmable loop compensation to optimize the transient response without any hardware change. As shown in Figure 35, the error amplifier gain $g_m$ varies from 1.0mmho to 5.73mmho, and the compensation resistor $R_{TH}$ varies from $0k\Omega$ to $62k\Omega$ inside the controller. Two compensation capacitors, $C_{TH}$ and $C_{THP}$ , are required in the design and the typical ratio between $C_{TH}$ and $C_{THP}$ is 10. Figure 35. Programmable Loop Compensation By adjusting the $g_m$ and $R_{TH}$ only, the LTC3886 can provide a flexible type II compensation network to optimize the loop over a wide range of output capacitors. Adjusting the $g_m$ will change the gain of the compensation over the whole frequency range without moving the pole and zero location, as shown in Figure 36. Figure 36. Error Amp gm Adjust Adjusting the $R_{TH}$ will change the pole and zero location, as shown in Figure 37. It is recommended that the user determines the appropriate value for the $g_m$ and $R_{TH}$ using the LTPowerCADtool. Figure 37. R<sub>ITH</sub> Adjust #### **CHECKING TRANSIENT RESPONSE** The regulator loop response can be checked by looking at the load current transient response. Switching regulators take several cycles to respond to a step in DC (resistive) load current. When a load step occurs, $V_{OUT}$ shifts by an amount equal to $\Delta I_{LOAD}$ (ESR), where ESR is the effective series resistance of $C_{OUT}$ . $\Delta I_{LOAD}$ also begins to charge or discharge $C_{OUT}$ generating the feedback error signal that forces the regulator to adapt to the current change and return V<sub>OUT</sub> to its steady-state value. During this recovery time V<sub>OLIT</sub> can be monitored for excessive overshoot or ringing, which would indicate a stability problem. The availability of the I<sub>TH</sub> pin not only allows optimization of control loop behavior but also provides a DC-coupled and AC-filtered closed-loop response test point. The DC step, rise time and settling at this test point truly reflects the closed-loop response. Assuming a predominantly second order system, phase margin and/or damping factor can be estimated using the percentage of overshoot seen at this pin. The bandwidth can also be estimated by examining the rise time at the pin. The I<sub>THR</sub> external capacitor shown in the Typical Application circuit will provide an adequate starting point for most applications. The programmable parameters that affect loop gain are the voltage range, bit[1] of the MFR PWM CONFIG\_LTC3886 command, the current range, bit 7 of the MFR PWM MODE LTC3886 command, the gm of the PWM channel amplifier, bits [7:5] of MFR\_PWM\_COMP, and the internal R<sub>ITH</sub> compensation resistor, bits[4:0] of MFR\_PWM\_COMP. Be sure to establish these settings prior to compensation calculation. The $I_{TH}$ series internal $R_{ITH}$ - external $C_C$ filter sets the dominant pole-zero loop compensation. The internal R<sub>ITH</sub> value can be modified (from $0\Omega$ to $62k\Omega$ ) using bits[4:0] of the MFR\_PWM\_COMP command. Adjust the value of R<sub>ITH</sub> to optimize transient response once the final PC layout is done and the particular C<sub>C</sub> filter capacitor and output capacitor type and value have been determined. The output capacitors need to be selected because the various types and values determine the loop gain and phase. An output current pulse of 20% to 80% of full-load current having a rise time of 1µs to 10µs will produce output voltage and I<sub>TH</sub> pin waveforms that will give a sense of the overall loop stability without breaking the feedback loop. Placing a power MOSFET with a resistor to ground directly across the output capacitor and driving the gate with an appropriate signal generator is a practical way to produce a load step. The MOSFET + R<sub>SERIES</sub> will produce output currents approximately equal to Vollt/Rseries. Rseries values from $0.1\Omega$ to $2\Omega$ are valid depending on the current limit settings and the programmed output voltage. The initial output voltage step resulting from the step change in output current may not be within the bandwidth of the feedback loop, so this signal cannot be used to determine phase margin. This is why it is better to look at the $I_{TH}$ pin signal which is in the feedback loop and is the filtered and compensated control loop response. The gain of the loop will be increased by increasing R<sub>ITH</sub> and the bandwidth of the loop will be increased by decreasing $C_{C}$ . If $R_{ITH}$ is increased by the same factor that $C_C$ is decreased, the zero frequency will be kept the same, thereby keeping the phase shift the same in the most critical frequency range of the feedback loop. The gain of the loop will be proportional to the transconductance of the error amplifier which is set using bits[7:5] of the MFR\_PWM\_COMP command. The output voltage settling behavior is related to the stability of the closed-loop system and will demonstrate the actual overall supply performance. A second, more severe transient is caused by switching in loads with large (>1µF) supply bypass capacitors. The discharged bypass capacitors are effectively put in parallel with $C_{OUT}$ , causing a rapid drop in $V_{OUT}$ . No regulator can alter its delivery of current quickly enough to prevent this sudden step change in output voltage if the load switch resistance is low and it is driven quickly. If the ratio of $C_{LOAD}$ to $C_{OUT}$ is greater than 1:50, the switch rise time should be controlled so that the load rise time is limited to approximately 25 • $C_{LOAD}$ . Thus a $10\mu F$ capacitor would require a 250µs rise time, limiting the charging current to about 200mA. #### **PolyPhase CONFIGURATION** When configuring a PolyPhase rail with multiple LTC3886s, the user must share the SYNC, ITH, SHARE\_CLK, FAULT n, PGOOD n and ALERT pins of both parts. Be sure to use pull-up resistors on FAULT n, PGOOD n, SYNC, SHARE\_CLK and ALERT. One of the LTC3886's SYNC pin must be set to the desired switching frequency, and all other FREQUENCY\_SWITCH commands must be set to External Clock. If an external oscillator is provided, set the FREQUENCY\_SWITCH command to External Clock for all LTC3886s. The relative phasing of all the channels should be spaced equally. The MFR\_RAIL\_ADDRESS of all the devices should be set to the same value. When connecting a PolyPhase rail with LTC3886s, connect Figure 38. Recommended Printed Circuit Layout Diagram, Single Phase Shown Figure 39. Branch Current Waveforms the $V_{\text{IN}}$ pins of the LTC3886s directly back to the supply voltage through the $V_{\text{IN}}$ pin filter networks. #### PC BOARD LAYOUT CHECKLIST When laying out the printed circuit board, the following checklist should be used to ensure proper operation of the IC. These items are also illustrated graphically in the layout diagram of Figure 38. Figure 39 illustrates the current waveforms present in the various branches of the synchronous regulator operating in the continuous mode. Check the following in your layout: - 1. Is the top N-channel MOSFET, M1, located within 1cm of $C_{\rm IN}$ ? - 2. Are signal ground and power ground kept separate? The ground return of $C_{INTVCC}$ must return to the combined $C_{OLIT}$ (–) terminals. - 3. The I<sub>TH</sub> trace should be as short as possible. - 4. The loop formed by the top N-channel MOSFET, Schottky diode and the $C_{\text{IN}}$ capacitor should have short leads and PC trace lengths. - The output capacitor (–) terminals should be connected as close as possible to the (–) terminals of the input capacitor by placing the capacitors next to each other and away from the Schottky loop described in item 4. - 6. Are the I<sub>SENSE</sub><sup>+</sup> and I<sub>SENSE</sub><sup>-</sup> leads routed together with minimum PC trace spacing? The filter capacitor between I<sub>SENSE</sub><sup>+</sup> and I<sub>SENSE</sub><sup>-</sup> should be as close as possible to the IC. Ensure accurate current sensing with Kelvin connections at the sense resistor or inductor, whichever is used for current sensing. - 7. Is the INTV<sub>CC</sub> decoupling capacitor connected close to the IC, between the INTV<sub>CC</sub> and the power ground pins? This capacitor carries the MOSFET driver current peaks. An additional $1\mu F$ ceramic capacitor placed immediately next to the INTV<sub>CC</sub> and GND pins can help improve noise performance substantially. - 8. Keep the switching nodes (SWn), top gate nodes (TGn), and boost nodes (BOOSTn) away from sensitive small-signal nodes, especially from the voltage and current sensing feedback pins. All of these nodes have very large and fast moving signals and therefore - should be kept on the "output side" of the LTC3886 and occupy minimum PC trace area. If DCR sensing is used, place the top resistor (Figure 25a, R1) close to the switching node. - 9. Use a modified "star ground" technique: a low impedance, large copper area central grounding point on the same side of the PC board as the input and output capacitors with tie-ins for the bottom of the INTV<sub>CC</sub> and EXTV<sub>CC</sub> decoupling capacitors, the bottom of the voltage feedback resistive divider and the GND pin of the IC. - 10. Are the I<sub>IN</sub><sup>+</sup> and I<sub>IN</sub><sup>-</sup> pins Kelvin connected to the R<sub>SENSEIN</sub> sense resistor? This will prevent the PCB trace resistance from causing errors in the input current measurement. These traces should be as short as possible and routed away from any noisy nodes such as the switching or boost nodes. - 11. Is the V<sub>IN</sub> filter Kelvin connected to the input side of the R<sub>SENSEIN</sub> resistor? This can help improve the noise performance of the input current sense amplifier by reducing the voltage transients between the amplifier inputs and amplifier supply caused by the discontinuous power stage current. #### PC BOARD LAYOUT DEBUGGING It is helpful to use a DC-50MHz current probe to monitor the current in the inductor while testing the circuit. Monitor the output switching node (SWnpin) to synchronize the oscilloscope to the internal oscillator and probe the actual output voltage as well. Check for proper performance over the operating voltage and current range expected in the application. The frequency of operation should be maintained over the input voltage range down to dropout and until the output load drops below the low current operation threshold. The duty cycle percentage should be maintained from cycle to cycle in a well-designed, low noise PCB implementation. Variation in the duty cycle at a subharmonic rate can suggest noise pickup at the current or voltage sensing inputs or inadequate loop compensation. Overcompensation of the loop can be used to tame a poor PC layout if regulator bandwidth optimization is not required. Reduce $V_{\text{IN}}$ from its nominal level to verify operation of the regulator in dropout. Check the operation of the undervoltage lockout circuit by further lowering $V_{\text{IN}}$ while monitoring the outputs to verify operation. Investigate whether any problems exist only at higher output currents or only at higher input voltages. If problems coincide with high input voltages and low output currents, look for capacitive coupling between the BOOST n, SW n, TG n, and possibly BG n connections and the sensitive voltage and current pins. The capacitor placed across the cur- rent sensing pins needs to be placed immediately adjacent to the pins of the IC. This capacitor helps to minimize the effects of differential noise injection due to high frequency capacitive coupling. If problems are encountered with high current output loading at lower input voltages, look for inductive coupling between $C_{IN}$ , Schottky and the top MOSFET components to the sensitive current and voltage sensing traces. In addition, investigate common ground path voltage pickup between these components and the GND pin of the IC. Figure 40. High Efficiency Dual 250kHz 12V/3.3V Step-Down Converter #### **DESIGN EXAMPLE** As a design example for a medium current regulator, assume $V_{IN}=48V$ nominal, $V_{IN}=55V$ maximum, $V_{OUT0}=3.3V$ , $V_{OUT1}=12V$ , $I_{MAX0,1}=10A$ and f=250kHz (see Figure 40). The regulated outputs are established by the VOUT\_COMMAND stored in EEPROM or placing the following resistor divider between $V_{DD25}$ the $V_{OUT, 0, CFG}$ pin and GND: - 1. $V_{OUTO\ CFG}$ , $R_{TOP} = 20k$ , $R_{BOTTOM} = 12.7k$ - 2. $V_{OUT1}$ CFG, $R_{TOP} = 10k$ , $R_{BOTTOM} = 23.2k$ The frequency and phase are set by EEPROM or by setting the resistor dividers between $V_{DD25}$ and GND. - 1. FREQ\_CFG, $R_{TOP} = 24.9k$ , $R_{BOTTOM} = 11.3k$ - 2. PHAS\_CFG, $R_{TOP} = Open$ , $R_{BOTTOM} = 0$ The address is set to XF where X is the MSB stored in EEPROM. The following parameters are set as a percentage of the output voltage if the resistor configuration pins are used to determined output voltage: | VOUT_OV_FAULT_LIMIT | +10% | |-----------------------|-------| | ■ VOUT_OV_WARN_LIMIT | +7.5% | | ■ VOUT_MAX | +7.5% | | ■ VOUT_MARGIN_HIGH | +5% | | ■ VOUT_MARGIN_LOW | 5% | | ■ VOUT_UV_WARN_LIMIT | 6.5% | | ■ VOUT UV FAULT LIMIT | 7% | All other user defined parameters must be programmed into the EEPROM. The GUI can be utilized to quickly set up the part with the desired operating parameters. The inductance values are based on a 35% maximum ripple current assumption (3.5A). The highest value of ripple current occurs at the maximum input voltage: $$L = \frac{V_{OUT}}{f \cdot \Delta I_{L(MAX)}} \left[ 1 - \frac{V_{OUT}}{V_{IN(MAX)}} \right]$$ Channel 0 will require $3.5\mu H$ and channel 1 will require $10.7\mu H$ . The nearest standard values are $3.7\mu H$ and $10\mu H$ respectively. At the nominal input the ripple will be: $$\Delta I_{L(NOM)} = \frac{V_{OUT}}{f \cdot L} \left[ 1 - \frac{V_{OUT}}{V_{IN(NOM)}} \right]$$ Channel 0 will have 3.32A (33%) ripple, and channel 1 will have 3.6A (36%) ripple. The peak inductor current will be the maximum DC value plus one-half the ripple current or 11.6A for channel 0 and 11.8A for channel 1. The minimum on time occurs on channel 0 at the maximum $V_{IN}$ , and should not be less than 90ns: $$t_{ON(MIN)} = \frac{V_{OUT}}{V_{IN(MAX)} \cdot f} = \frac{3.3V}{55V(250kHz)} = 240ns$$ The Würth 7443551370 3.7 $\mu$ H (7m $\Omega$ DCR<sub>TYP</sub> at 25°C) channel 0 and the Wurth 744355611000 10 $\mu$ H (7m $\Omega$ DCR<sub>TYP</sub> at 25°C) channel 1 are the chosen inductors. $$(R1+R3)||R2 = \frac{2 \cdot L}{(DCR \text{ at } 25^{\circ}C) \cdot C1} = \frac{2 \cdot 3.7 \mu H}{4.9 \text{m}\Omega \cdot 0.22 \mu F}$$ = 6.86k Set R1 = R3 = $3.48\Omega$ , R2 = 6.81k $\Omega$ . IOUT\_CAL\_GAIN=DCR• $$\frac{R2}{R1+R2+R3}$$ =2.45m $\Omega$ The maximum power loss in R1 is related to the duty cycle, and will occur in continuous mode at the maximum input voltage: $$P_{LOSS} \bullet R1 = \frac{\left(V_{IN(MAX)} - V_{OUT}\right) \bullet V_{OUT}}{R1}$$ $$= \frac{(55 - 3.3) \bullet 3.3}{3.05k} = 55.9 \text{mW}$$ The respective values for channel 1 are C1 = $0.47\mu F$ , R1 = R3 = $6.08k\Omega$ , R3 = $12.16k\Omega$ , IOUT\_CAL\_GAIN = $3.5m\Omega$ and $P_{LOSS}R1$ = 84.9mW. LINEAR TECHNOLOGY The current limit will be set 20% higher than the peak value to assure variation in components and noise in the system do not limit the average current. $V_{ILIMIT} = I_{PEAK} \cdot R_{DCR(MAX)} = 1.2 \cdot 11.3A \cdot 3.5 \text{m}\Omega = 47.46 \text{mV}$ The closest $V_{\rm ILIMIT}$ setting is 42.9mV or 48.2mV. The values are entered with the IOUT\_OC\_FAULT\_LIMIT command. Based on expected variation and measurement in the lab across the sense capacitor the user can determine the optimal setting. For channel 1 the $V_{\rm ILIMIT}$ value is 49.56mV. The closest value is 53.6mV. The power dissipation on the topside MOSFET can be easily estimated. Choose an INFINEON BSC039N06NS topside MOSFET. $R_{DS(0N)}=3.9m\Omega$ , $C_{MILLER}=75pF$ . At maximum input voltage with T estimated = 50°C and a bottom side INFINEON BSC014N06NS MOSFET, $R_{DS(0N)}=1.45m\Omega$ : $$P_{\text{MAIN}} = \frac{3.3 \text{V}}{55 \text{V}} \bullet (11.6)^2 \bullet \left[ 1 + (0.005)(50^{\circ}\text{C} - 25^{\circ}\text{C}) \right]$$ $$\bullet 0.0039 \Omega + (55 \text{V})^2 (5.8 \text{A}) \bullet \left( \frac{1}{5 - 2.8} + \frac{1}{2.8} \right)$$ $$(59 \text{pF})(250 \text{kHz}) = 0.245 \text{W}$$ The loss in the bottom side MOSFET is: $$P_{SYNC} = \frac{(55V - 3.3V)}{55V} \bullet (11.6A)^{2} \bullet$$ $$\left[1 + (0.005)(50^{\circ}C - 25^{\circ}C)\right] \bullet 0.00145\Omega$$ $$= 0.206W$$ Both MOSFETS have $I^2R$ losses while the $P_{MAIN}$ equation includes an additional term for transition losses, which are highest at high input voltages. The minimum required $C_{\text{IN}}$ RMS current rating is: $$I_{RMS} = \frac{11.8}{55} [(3.3) \cdot (55 - 3.3)]^{1/2} = 2.8A$$ at temperature. $C_{OUT}$ is chosen with an ESR of $0.01\Omega$ for low output ripple. The output ripple in continuous mode will be highest at the maximum input voltage. The output voltage ripple due to ESR is $$V_{ORIPPIF} = R(\Delta I_1) = 0.01\Omega \cdot 3.6A = 36mV.$$ #### **ADDITIONAL DESIGN CHECKS** Tie FAULT0 and FAULT1 together and pull up to $V_{DD33}$ with a 10k resistor. Tie RUN0 and RUN1 together and pull up to $V_{DD33}$ with a 10k resistor. If there are other LTC PSM parts, connect the RUN pins between chips and connect the FAULT pins between chips. Be sure all PMBus pins have resistor pull-up to $V_{DD33}$ and connect these inputs across all LTC PSM parts in the application. Tie SHARE\_CLK high with a 10k resistor to $V_{DD33}$ and share between all LTC PSM parts in the application. Be sure a unique address for each chip can be decoded with the ASELO and ASEL1 pins. Refer to Table 6. For maximum flexibility, allow board space for $R_{TOP}$ and $R_{BOTTOM}$ for any parameter that is set with resistors such as ASEL0 and ASEL1. # CONNECTING THE USB TO I<sup>2</sup>C/SMBus/PMBus ADAPTER TO THE LTC3886 IN SYSTEM The LTC USB to I<sup>2</sup>C/SMBus/PMBus adapter (DC1613A or equivalent) can be interfaced to the LTC3886 on the user's board for programming, telemetry and system debug. The adapter, when used in conjunction with LTpowerPlay, provides a powerful way to debug an entire power system. Faults are quickly diagnosed using telemetry, fault status commands and the fault log. The final configuration can be quickly developed and stored to the LTC3886 EEPROM. Figure 41 illustrates the application schematic for powering, programming and communication with one or more LTC3886s via the LTC I $^2$ C/SMBus/PMBus adapter regardless of whether or not system power is present. If system power is not present, the adapter will power the LTC3886 through the V<sub>DD33</sub> supply pin. To initialize the part when V<sub>IN</sub> is not applied and the V<sub>DD33</sub> pin is powered use global address 0x5B command 0xBD data 0x2B followed by address 0x5B command 0xBD data 0xC4. The LTC3886 will now communicate normally, and the project file can be updated. To write the updated project file to the EEPROM issue a STORE\_USER\_ALL command. Figure 41. LTC Controller Connection When VIN is applied, a MFR\_RESET must be issued to allow the PWM to be enabled and valid ADCs to be read. Because of the adapter's limited current sourcing capability, only the LTC3886s, their associated pull-up resistors and the $\rm I^2C$ pull-up resistors should be powered from the ORed 3.3V supply. In addition any device sharing the $\rm I^2C$ bus connections with the LTC3886 should not have body diodes between the SDA/SCL pins and their respective $\rm V_{DD}$ node because this will interfere with bus communication in the absence of system power. If $\rm V_{IN}$ is applied the DC1613A will not supply power to the LTC3886s on the board. It is recommended the RUNn pins be held low or no voltage configuration resistors inserted to avoid providing power to the load until the part is fully configured. The LTC3886 is fully isolated from the host PC's ground by the DC1613A. The 3.3V from the adapter and the LTC3886 $V_{DD33}$ pin must be driven to each LTC3886 with a separate PFET. If $V_{IN}$ is not applied, the $V_{DD33}$ pins can be in parallel because the on-chip LDO is off. The DC1613A's 3.3V current limit is 100mA but typical $V_{DD33}$ currents are under 15mA. The $V_{DD33}$ does back drive the $INTV_{CC}/EXTV_{CC}$ pins. Normally this is not an issue if $V_{IN}$ is open. #### LTpowerPlay: AN INTERACTIVE GUI FOR DIGITAL POWER LTpowerPlay is a powerful Windows-based development environment that supports Linear Technology digital power ICs including the LTC3886. The software supports a variety of different tasks. LTpowerPlay can be used to evaluate Linear Technology ICs by connecting to a demo board or the user application. LTpowerPlay can also be used in an offline mode (with no hardware present) in order to build multiple IC configuration files that can be saved and re-loaded at a later time. LTpowerPlay provides unprecedented diagnostic and debug features. It becomes a valuable diagnostic tool during board bringup to program or tweak the power system or to diagnose power issues when bringing up rails. LTpowerPlay utilizes Linear Technology's USB-to-I<sup>2</sup>C/SMBus/PMBus adapter to communication with one of the many potential targets including the DC2155A demo board, or a customer target system. The software also provides an automatic update feature to keep the revision current with the latest set of device drivers and documentation. A great deal of context sensitive help is available with LTpowerPlay along with several tutorial demos. Complete information is available at: http://www.linear.com/ltpowerplay LINEAR Figure 42. LTpowerPlay Screen Shot Figure 43. Write Command Data Processing # PMBus COMMUNICATION AND COMMAND PROCESSING The LTC3886 has a one deep buffer to hold the last data written for each supported command prior to processing as shown in Figure 43; Write Command Data Processing. When the part receives a new command from the bus, it copies the data into the Write Command Data Buffer, indicates to the internal processor that this command data needs to be fetched, and converts the command to its internal format so that it can be executed. Two distinct parallel blocks manage command buffering and command processing (fetch, convert, and execute) to ensure the last data written to any command is never lost. Command data buffering handles incoming PMBus writes by storing the command data to the Write Command Data Buffer and marking these commands for future processing. The internal processor runs in parallel and handles the sometimes slower task of fetching, converting and executing commands marked for processing. Some computationally intensive commands (e.g., timing parameters, temperatures, voltages and currents) have internal processor execution times that may be long relative Figure 44. Example of a Command Write of VOUT\_COMMAND to PMBus timing. If the part is busy processing a command, and new command(s) arrive, execution may be delayed or processed in a different order than received. The part indicates when internal calculations are in process via bit 5 of MFR\_COMMON ('calculations not pending'). When the part is busy calculating, bit 5 is cleared. When this bit is set, the part is ready for another command. An example polling loop is provided in Figure 44 which ensures that commands are processed in order while simplifying error handling routines. When the part receives a new command while it is busy, it will communicate this condition using standard PMBus protocol. Depending on part configuration it may either NACK the command or return all ones (0xFF) for reads. It may also generate a BUSY fault and ALERT notification, or stretch the SCL clock low. For more information refer to PMBus Specification v1.1, Part II, Section 10.8.7 and SMBus v2.0 section 4.3.3. Clock stretching can be enabled by asserting bit 1 of MFR\_CONFIG\_ALL\_LTC3886. Clock stretching will only occur if enabled and the bus communication speed exceeds 100kHz. PMBus busy protocols are well accepted standards, but can make writing system level software somewhat complex. The part provides three 'hand shaking' status bits which reduce complexity while enabling robust system level communication. The three hand shaking status bits are in the MFR\_COMMON register. When the part is busy executing an internal operation, it will clear bit 6 of MFR\_COMMON ('chip not busy'). When the part is busy specifically because it is in a transitional VOUT state (margining hi/lo, power off/on, moving to a new output voltage set point, etc.) it will clear bit 4 of MFR\_COMMON ('output not in transition'). When internal calculations are in process, the part will clear bit 5 of MFR\_COMMON ('calculations not pending'). These three status bits can be polled with a PMBus read byte of the MFR\_COMMON register until all three bits are set. A command immediately following the status bits being set will be accepted without NACKing or generating a BUSY fault/ALERT notification. The part can NACK commands for other reasons, however, as required by the PMBus spec (for instance, an invalid command or data). An example of a robust command write algorithm for the VOUT\_COMMAND register is provided in Figure 44. It is recommended that all command writes (write byte, write word, etc.) be preceded with a polling loop to avoid the extra complexity of dealing with busy behavior and unwanted ALERT notification. A simple way to achieve this is to create a SAFE\_WRITE\_BYTE() and SAFE\_WRITE\_WORD() subroutine. The above polling mechanism allows your software to remain clean and simple while robustly communicating with the part. For a detailed discussion of these topics and other special cases please refer to the application note section located at: #### www.linear.com/designtools/app\_notes When communicating using bus speeds at or below 100kHz, the polling mechanism shown here provides a simple solution that ensures robust communication without clock stretching. At bus speeds in excess of 100kHz, it is strongly recommended that the part be configured to enable clock stretching. This requires a PMBus master that supports clock stretching. System software that detects and properly recovers from the standard PMBus NACK/BUSY faults as described in the PMBus Specification v1.1, Part II, Section 10.8.7 is required to communicate The LTC3886 is not recommended in applications with bus speeds in excess of 400kHz LINEAR TECHNOLOGY #### ADDRESSING AND WRITE PROTECT | COMMAND NAME | CMD<br>CODE | DESCRIPTION | TYPE | PAGED | DATA<br>Format | UNITS | EEPROM | DEFAULT<br>VALUE | |------------------|-------------|------------------------------------------------------------------------|--------------|-------|----------------|-------|--------|------------------| | PAGE | 0x00 | Provides integration with multi-page PMBus devices. | R/W Byte | N | Reg | | | 0x00 | | PAGE_PLUS_WRITE | 0x05 | Write a supported command directly to a PWM channel. | W Block | N | | | | | | PAGE_PLUS_READ | 0x06 | Read a supported command directly from a PWM channel. | Block<br>R/W | N | | | | | | WRITE_PROTECT | 0x10 | Level of protection provided by the device against accidental changes. | R/W Byte | N | Reg | | Y | 0x00 | | MFR_ADDRESS | 0xE6 | Sets the 7-bit I <sup>2</sup> C address byte. | R/W Byte | N | Reg | | Υ | 0x4F | | MFR_RAIL_ADDRESS | 0xFA | Common address for PolyPhase outputs to adjust common parameters. | R/W Byte | Y | Reg | | Y | 0x80 | #### **PAGE** The PAGE command provides the ability to configure, control and monitor both PWM channels through only one physical address, either the MFR\_ADDRESS or GLOBAL device address. Each PAGE contains the operating commands for one PWM channel. Pages 0x00 and 0x01 correspond to Channel 0 and Channel 1, respectively, in this device. Setting PAGE to 0xFF applies any following paged commands to both outputs. Reading from the device with PAGE set to 0xFF is not recommended. This command has one data byte. #### PAGE PLUS WRITE The PAGE\_PLUS\_WRITE command provides a way to set the page within a device, send a command, and then send the data for the command, all in one communication packet. Commands allowed by the present write protection level may be sent with PAGE\_PLUS\_WRITE. The value stored in the PAGE command is not affected by PAGE\_PLUS\_WRITE. If PAGE\_PLUS\_WRITE is used to send a non-paged command, the Page Number byte is ignored. This command uses Write Block protocol. An example of the PAGE\_PLUS\_WRITE command with PEC sending a command that has two data bytes is shown in Figure 45. Figure 45. Example of PAGE\_PLUS\_WRITE #### PAGE\_PLUS\_READ The PAGE\_PLUS\_READ command provides the ability to set the page within a device, send a command, and then read the data returned by the command, all in one communication packet. The value stored in the PAGE command is not affected by PAGE\_PLUS\_READ. If PAGE\_PLUS\_READ is used to access data from a non-paged command, the Page Number byte is ignored. This command uses Block Write-Block Read Process Call protocol. An example of the PAGE\_PLUS\_READ command with PEC is shown in Figure 46. Figure 46. Example of PAGE PLUS READ Note: PAGE\_PLUS commands cannot be nested. A PAGE\_PLUS command cannot be used to read or write another PAGE\_PLUS command. If this is attempted, the LTC3886 will NACK the entire PAGE\_PLUS packet and issue a CML fault for Invalid/Unsupported Data. #### WRITE PROTECT The WRITE\_PROTECT command is used to control writing to the LTC3886 device. This command does not indicate the status of the WP pin which is defined in the MFR\_COMMON command. The WP pin takes precedence over the value of this command. | BYTE | MEANING | | | | | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 0x80 | Disable all writes except to the WRITE_PROTECT, PAGE, MFR_<br>EE_UNLOCK, and STORE_USER_ALL command. | | | | | | 0x40 | Disable all writes except to the WRITE_PROTECT, PAGE, MFR_EE_UNLOCK, MFR_CLEAR_PEAKS, STORE_USER_ALL, OPERATION and CLEAR_FAULTS command. Individual fault bits can be cleared by writing a 1 to the respective bits in the STATUS commands. | | | | | | 0x20 | Disable all writes except to the WRITE_PROTECT, OPERATION, MFR_EE_UNLOCK, MFR_CLEAR_PEAKS, CLEAR_FAULTS, PAGE, ON_OFF_CONFIG, VOUT_COMMAND and STORE_USER_ALL. Individual fault bits can be cleared by writing a 1 to the respective bits in the STATUS commands. | | | | | | 0x10 | Reserved, must be 0 | | | | | | 0x08 | Reserved, must be 0 | | | | | | 0x04 | Reserved, must be 0 | | | | | | 0x02 | Reserved, must be 0 | | | | | | 0x01 | Reserved, must be 0 | | | | | LINEAR 3886 When WRITE\_PROTECT is set to 0x00, writes to all commands are enabled. If WP pin is high, PAGE, OPERATION, MFR\_CLEAR\_PEAKS, MFR\_EE\_UNLOCK, WRITE\_PROTECT and CLEAR\_FAULTS commands are supported. Individual fault bits can be cleared by writing a 1 to the respective bits in the STATUS commands. #### **MFR ADDRESS** The MFR\_ADDRESS command byte sets the 7 bits of the PMBus slave address for this device. Setting this command to a value of 0x80 disables device addressing. The GLOBAL device address, 0x5A and 0x5B, cannot be deactivated. If RCONFIG is set to ignore, the ASEL0 and ASEL1 pins are still used to determine the LSB and MSB, respectively, of the channel address. If the ASEL0 and ASEL1 pins are both open, the LTC3886 will use the address value stored in EEPROM. If the ASEL0 pin is open, the LTC3886 will use the lower 4 bits of the MFR\_ADDRESS value stored in EEPROM to construct the effective address of the part. If the ASEL1 pin is open, the LTC3886 will use the upper 3 bits of the MFR\_ADDRESS value stored in EEPROM to construct the effective address of the part. This command has one data byte. #### MFR RAIL ADDRESS The MFR\_RAIL\_ADDRESS command enables direct device address access to the PAGE activated channel. The value of this command should be common to all devices attached to a single power supply rail. The user should only perform command writes to this address. If a read is performed from this address and the rail devices do not respond with EXACTLY the same value, the LTC3886 will detect bus contention and may set a CML communications fault. Setting this command to a value of 0x80 disables rail device addressing for the channel. This command has one data byte. #### **GENERAL CONFIGURATION COMMANDS** | COMMAND NAME | CMD CODE | DESCRIPTION | ТҮРЕ | PAGED | DATA<br>Format | UNITS | EEPROM | DEFAULT<br>VALUE | |-------------------------|----------|-----------------------------------------------|----------|-------|----------------|-------|--------|------------------| | MFR_CHAN_CONFIG_LTC3886 | 0xD0 | Configuration bits that are channel specific. | R/W Byte | Υ | Reg | | Υ | 0x1D | | MFR_CONFIG_ALL_LTC3886 | 0xD1 | General configuration bits. | R/W Byte | N | Reg | | Υ | 0x21 | ## MFR\_CHAN\_CONFIG\_LTC3886 General purpose configuration command common to multiple LTC products. | BIT | MEANING | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | Reserved | | 6 | Reserved | | 5 | Reserved | | 4 | Disable RUN Low. When asserted the RUN pin is not pulsed low if commanded OFF. | | 3 | Short Cycle. When asserted the output will immediate off if commanded ON while waiting for TOFF_DELAY or TOFF_FALL. TOFF_MIN of 120ms is honored then the part will command ON. | | 2 | SHARE_CLOCK control. If SHARE_CLOCK is held low, the output is disabled. | | 1 | ALERT is not pulled low if FAULT is pulled low externally. | | 0 | Disables the V <sub>OUT</sub> decay value requirement for MFR_RETRY_TIME processing. When this bit is set to a 0, the output must decay to less than 12.5% of the programmed value for any action that turns off the rail including a fault, an OFF/ON command, or a toggle of RUN from high to low to high. | This command has one data byte. ## MFR\_CONFIG\_ALL\_LTC3886 General purpose configuration command common to multiple LTC products. | BIT | MEANING | |-----|-------------------------------------------------------------------------------------------------------------------------------| | 7 | Enable Fault Logging | | 6 | Ignore Resistor Configuration Pins | | 5 | Disable CML Fault for Quick Command Message. | | 4 | Disable SYNC output | | 3 | Enable 255ms PMBus timeout | | 2 | A valid PEC required for PMBus writes to be accepted. If this bit is not set, the part will accept commands with invalid PEC. | | 1 | Enable the use of PMBus clock stretching | | 0 | Execute CLEAR_FAULTS on rising edge of either RUN pin. | This command has one data byte. ## **ON/OFF/MARGIN** | COMMAND NAME | CMD<br>CODE | DESCRIPTION | ТҮРЕ | PAGED | DATA<br>Format | UNITS | EEPROM | DEFAULT<br>Value | |---------------|-------------|-------------------------------------------------------------|-----------|-------|----------------|-------|--------|------------------| | ON_OFF_CONFIG | 0x02 | RUN pin and PMBus bus on/off command configuration. | R/W Byte | Υ | Reg | | Υ | 0x1E | | OPERATION | 0x01 | Operating mode control. On/off, margin high and margin low. | R/W Byte | Y | Reg | | Y | 0x40 | | MFR_RESET | 0xFD | Commanded reset without requiring a power-down. | Send Byte | N | | | | NA | LINEAR #### ON\_OFF\_CONFIG The ON\_OFF\_CONFIG command specifies the combination of RUN*n* pin input state and PMBus commands needed to turn the PWM channel on and off. #### Supported Values: | VALUE | MEANING | |-------|--------------------------------------------------------------------------------------------------------------------------------------| | 0x1F | OPERATION value and RUNn pin must both command the device to start/run. Device executes immediate off when commanded off. | | 0x1E | OPERATION value and RUN <i>n</i> pin must both command the device to start/run. Device uses TOFF_ command values when commanded off. | | 0x17 | RUN <i>n</i> pin control with immediate off when commanded off. OPERATION on/off control ignored. | | 0x16 | RUN <i>n</i> pin control using TOFF_ command values when commanded off. OPERATION on/off control ignored. | Programming an unsupported ON\_OFF\_CONFIG value will generate a CML fault and the command will be ignored. This command has one data byte. #### **OPERATION** The OPERATION command is used to turn the unit on and off in conjunction with the input from the RUN*n* pins. It is also used to cause the unit to set the output voltage to the upper or lower MARGIN VOLTAGEs. The unit stays in the commanded operating mode until a subsequent OPERATION command or change in the state of the RUN*n* pin instructs the device to change to another mode. If the part is stored in the MARGIN\_LOW/HIGH state, the next RESET or POWER\_ON cycle will ramp to that state. If the OPERATION command is modified, for example ON is changed to MARGIN\_LOW, the output will move at a fixed slope set by the VOUT\_TRANSITION\_RATE. The default operation command is sequence off. If V<sub>IN</sub> is applied to a part with factory default programming and the VOUT\_CONFIG resistor configuration pins are not installed, the outputs will be commanded off. The part defaults to the Sequence Off state. This command has one data byte. #### **Supported Values:** | VALUE | MEANING | | |-------|----------------------------------------------------------------------------------|--| | 0xA8 | Margin high. | | | 0x98 | Margin low. | | | 0x80 | On (V <sub>OUT</sub> back to nominal even if bit 3 of ON_OFF_CONFIG is not set). | | | 0x40* | Soft off (with sequencing). | | | 0x00* | Immediate off (no sequencing). | | <sup>\*</sup>Device does not respond to these commands if bit 3 of ON\_OFF\_CONFIG is not set. Programming an unsupported OPERATION value will generate a CML fault and the command will be ignored. This command has one data byte. #### MFR RESET This command provides a means to reset the LTC3886 from the serial bus. This forces the LTC3886 to turn off both PWM channels, load the operating memory from internal EEPROM, clear all faults and then perform a soft-start of both PWM channels, if enabled. This write-only command has no data bytes. #### PWM CONFIGURATION | COMMAND NAME | CMD CODE | DESCRIPTION | TYPE | PAGED | DATA<br>FORMAT | UNITS | EEPROM | DEFAULT<br>VALUE | |----------------------------|----------|---------------------------------------------------------------------|-------------|-------|----------------|-------|--------|------------------| | MFR_PWM_COMP | 0xD3 | PWM loop compensation configuration | R/W Byte | Υ | Reg | | Υ | 0x70 | | MFR_PWM_MODE_<br>LTC3886 | 0xD4 | Configuration for the PWM engine. | R/W Byte | Y | Reg | | Y | 0xC1 | | MFR_PWM_CONFIG_<br>LTC3886 | 0xF5 | Set numerous parameters for the DC/DC controller including phasing. | R/W Byte | N | Reg | | Y | 0x10 | | FREQUENCY_SWITCH | 0x33 | Switching frequency of the controller. | R/W<br>Word | N | L11 | kHz | Υ | 350<br>0xFABC | #### MFR PWM MODE LTC3886 The MFR\_PWM\_MODE\_LTC3886 command sets important PWM controls for each channel. Bits [0] and [6] may be changed when the addressed channel(s) is on,however the channel(s) must be turned off if any other bits are changed when the command is issued. The LTC3886 will issue a CML fault and ignore the command and its data if the channel is on and any bits other than [0] and [6] are changed. The MFR\_PWM\_MODE\_LTC3886 command allows the user to program the PWM controller to use discontinuous (pulse-skipping mode), or forced continuous conduction mode. | BIT | MEANING | | | | | | |--------|--------------------------------------|--|--|--|--|--| | 7 | Use High Range of I <sub>LIMIT</sub> | | | | | | | 0b | Low Current Range | | | | | | | 1b | High Current Range | | | | | | | 6 | Enable Servo Mode | | | | | | | 5 | External temperature sense: | | | | | | | | 0: ΔV <sub>BE</sub> measurement. | | | | | | | | 1: Direct voltage measurement. | | | | | | | [4:2] | Reserved | | | | | | | 1 | V <sub>OUT</sub> Range | | | | | | | 0b | The maximum output voltage is 13.2V | | | | | | | 1b | The maximum output voltage is 7V | | | | | | | Bit[0] | Mode | | | | | | | 0b | Discontinuous | | | | | | | 1b | Forced Continuous | | | | | | Bit [7] of this command determines if the part is in high range or low range of the IOUT\_OC\_FAULT\_LIMIT command. Changing this bit value changes the PWM loop gain and compensation. This bit value cannot be changed when the LINEAR channel output is active. Writing this bit when the channel is active will generate a CML fault. Bit [6] The LTC3886 will not servo while the part is OFF, ramping on or ramping off. When set to a one, the output servo is enabled. The output set point DAC will be slowly adjusted to minimize the difference between the READ\_VOUT\_ADC and the VOUT\_COMMAND (or the appropriate margined value). When Bit[5] is cleared, the LTC3886 computes temperature in °C from $\Delta V_{BE}$ measured by the ADC at the TSNS n pin as $$T = (G \cdot \Delta V_{BE} \cdot q/(K \cdot ln(16))) - 273.15 + 0$$ When Bit[5] is set, the LTC3886 computes temperature in °C from TSNSn voltage measured by the ADC as $$T = (G \cdot (1.35 - V_{TSNS}n + 0)/4.3e-3) + 25$$ For both equations, G = MFR TEMP 1 GAIN • $$2^{-14}$$ , and Bit[1] of this command determines if the part is in high range or low voltage range. Changing this bit value changes the PWM loop gain and compensation. This bit value cannot be changed when the channel output is active. Writing this bit when the channel is active will generate a CML fault. Bit[0] determines if the PWM mode of operation is discontinuous (pulse-skipping mode), or forced continuous conduction mode. This command has one data byte. Whenever the channel is ramping on, the PWM mode will be discontinuous, regardless of the value of this command. # MFR\_PWM\_COMP The MFR\_PWM\_COMP command sets the gm of the PWM channel error amplifiers and the value of the internal R<sub>ITHn</sub> compensation resistors. This command affects the loop gain of the PWM output which may require modifications to the external compensation network. | BIT | MEANING | |-----------|-----------------------| | BIT [7:5] | EA <sub>gm</sub> (mS) | | 000b | 1.00 | | 001b | 1.68 | | 010b | 2.35 | | 011b | 3.02 | | 100b | 3.69 | | 101b | 4.36 | | 110b | 5.04 | | 111b | 5.73 | | BIT [4:0] | R <sub>ITH</sub> (kΩ) | | 00000b | 0 | | 00001b | 0.25 | | 00010b | 0.5 | | 00011b | 0.75 | | 00100b | 1 | | 00101b | 1.25 | | BIT | MEANING | |--------|---------| | 00110b | 1.5 | | 00111b | 1.75 | | 01000b | 2 | | 01001b | 2.5 | | 01010b | 3 | | 01011b | 3.5 | | 01100b | 4 | | 01101b | 4.5 | | 01110b | 5 | | 01111b | 5.5 | | 10000b | 6 | | 10001b | 7 | | 10010b | 8 | | 10011b | 9 | | 10100b | 11 | | 10101b | 13 | | 10110b | 15 | | 10111b | 17 | | 11000b | 20 | | 11001b | 24 | | 11010b | 28 | | 11011b | 32 | | 11100b | 38 | | 11101b | 46 | | 11110b | 54 | | 11111b | 62 | This command has one data byte. # MFR\_PWM\_CONFIG\_LTC3886 The MFR\_PWM\_CONFIG\_LTC3886 command sets the switching frequency phase offset with respect to the falling edge of the SYNC signal. The part must be in the OFF state to process this command. Either the RUN pins must be low or the part must be commanded off. If either channel is in the RUN state and this command is written, the command will be NACK'd and a BUSY fault will be asserted. | BIT | MEANING | |-------|--------------------------------------------------| | 7 | Use VFBO | | 0b | Feedback nodes of both channels are independent. | | 1b | Channel 1 uses the Channel 0 feedback node. | | [6:5] | Input current sense gain. | | 00b | 2x gain. 0mV to 50mV range. | | 01b | 4x gain. 0mV to 25mV range. | | 10b | 8x gain. 0mV to 5mV range. | | 11b | | | BIT | MEANING | | | | | | | |-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--|--|--|--|--| | 4 | Share Clock Enable : If this bit is 1, the SHARE_CLK pin will not be released until $V_{\text{IN}} > \text{VIN\_ON}$ . The SHARE_CLK pin will be pulled low when $V_{\text{IN}} < \text{VIN\_OFF}$ . If this bit is 0, the SHARE_CLK pin will not be pulled low when VIN < VIN_OFF except for the initial application of VIN. | | | | | | | | BIT [2:0] | CHANNEL O (DEGREES) | CHANNEL 1 (DEGREES) | | | | | | | 000b | 0 | 180 | | | | | | | 001b | 90 | 270 | | | | | | | 010b | 0 | 240 | | | | | | | 011b | 0 | 120 | | | | | | | 100b | 120 | 240 | | | | | | | 101b | 60 | 240 | | | | | | | 110b | 120 | 300 | | | | | | Do not assert Bit[7] except for use in a PolyPhase configuration. The $V_{SENSE,n}^+n$ , $I_{TH}n$ , PGOODn and RUNn must be shared between channels when this bit is asserted. ### FREQUENCY SWITCH The FREQUENCY\_SWITCH command sets the switching frequency, in kHz, of a PMBus device. # **Supported Frequencies:** | VALUE [15:0] | RESULTING FREQUENCY (TYP) | |--------------|---------------------------| | 0x0000 | External Oscillator | | 0xEB20 | 100kHz | | 0xFBE8 | 125kHz | | 0xF258 | 150kHz | | 0xF2BC | 175kHz | | 0xF320 | 200kHz | | 0xF384 | 225kHz | | 0xF3E8 | 250kHz | | 0xFA58 | 300kHz | | 0xFABC | 350kHz | | 0xFB52 | 425kHz | | 0xFBE8 | 500kHz | | 0x023F | 575kHz | | 0x028A | 650kHz | | 0x02EE | 750kHz | The part must be in the OFF state to process this command. The RUN pin must be low or both channels must be commanded off. If the part is in the RUN state and this command is written, the command will be NACK'd and a BUSY fault will be asserted. When the part is commanded off and the frequency is changed, a PLL\_UNLOCK status may be detected as the PLL locks onto the new frequency. This command has two data bytes and is formatted in Linear\_5s\_11s format. ## **VOLTAGE** # **Input Voltage and Limits** | COMMAND NAME | CMD CODE | DESCRIPTION | TYPE | PAGED | DATA<br>FORMAT | UNITS | EEPROM | DEFAULT<br>VALUE | |--------------------|----------|-----------------------------------------------------------------------------|-------------|-------|----------------|-------|--------|------------------| | VIN_OV_FAULT_LIMIT | 0x55 | Input supply overvoltage fault limit. | R/W<br>Word | N | L11 | V | Y | 48.0<br>0xE300 | | VIN_UV_WARN_LIMIT | 0x58 | Input supply undervoltage warning limit. | R/W<br>Word | N | L11 | V | Y | 6.3<br>0xCB26 | | VIN_ON | 0x35 | Input voltage at which the unit should start power conversion. | R/W<br>Word | N | L11 | V | Y | 6.5<br>0xCB40 | | VIN_OFF | 0x36 | Input voltage at which the unit should stop power conversion. | R/W<br>Word | N | L11 | V | Υ | 6.0<br>0xCB00 | | MFR_RVIN | 0xF7 | The resistance value of the V <sub>IN</sub> pin filter element in milliohms | R/W<br>Word | N | L11 | mΩ | Y | 3000<br>0x12EE | # VIN\_OV\_FAULT\_LIMIT The VIN\_OV\_FAULT\_LIMIT command sets the value of the input voltage measured by the ADC, in volts, that causes an input overvoltage fault. This command has two data bytes in Linear\_5s\_11s format. ## VIN\_UV\_WARN\_LIMIT The VIN\_UV\_WARN\_LIMIT command sets the value of input voltage measured by the ADC that causes an input undervoltage warning. This warning is disabled until the input exceeds the input startup threshold value set by the VIN ON command and the unit has been enabled. If the VIN UV WARN LIMIT is then exceeded, the device: - · Sets the INPUT Bit Is the STATUS WORD - Sets the V<sub>IN</sub> Undervoltage Warning Bit in the STATUS\_INPUT Command - Notifies the Host by Asserting ALERT, Unless Masked ### VIN ON The VIN\_ON command sets the input voltage, in volts, at which the unit should start power conversion. This command has two data bytes and is formatted in Linear\_5s\_11s format. # VIN\_OFF The VIN\_OFF command sets the input voltage, in volts, at which the unit should stop power conversion. This command has two data bytes and is formatted in Linear\_5s\_11s format. ### MFR RVIN The MFR\_RVIN command is used to set the resistance value of the $V_{IN}$ pin filter element in milliohms. (See also READ\_VIN). Set MFR\_RVIN equal to 0 if no filter element is used. This command has two data bytes and is formatted in Linear 5s 11s format. # **Output Voltage and Limits** | COMMAND NAME | CMD CODE | DESCRIPTION | TYPE | PAGED | DATA<br>Format | UNITS | EEPROM | DEFAULT<br>VALUE | |----------------------|----------|------------------------------------------------------------------------------------------|-------------|-------|----------------|-------|--------|--------------------------| | VOUT_MODE | 0x20 | Output voltage format and exponent $(2^{-12})$ . | R Byte | Y | Reg | | | 2 <sup>-12</sup><br>0x14 | | VOUT_MAX | 0x24 | Upper limit on the output voltage the unit can command regardless of any other commands. | R/W<br>Word | Y | L16 | V | Y | 14.0<br>0xE000 | | VOUT_OV_FAULT_ LIMIT | 0x40 | Output overvoltage fault limit. | R/W<br>Word | Y | L16 | V | Υ | 1.1<br>0x119A | | VOUT_OV_WARN_ LIMIT | 0x42 | Output overvoltage warning limit. | R/W<br>Word | Y | L16 | V | Υ | 1.075<br>0x1133 | | VOUT_MARGIN_HIGH | 0x25 | Margin high output voltage set point. Must be greater than VOUT_COMMAND. | R/W<br>Word | Y | L16 | V | Y | 1.05<br>0x10CD | | VOUT_COMMAND | 0x21 | Nominal output voltage set point. | R/W<br>Word | Υ | L16 | V | Υ | 1.0<br>0x1000 | | VOUT_MARGIN_LOW | 0x26 | Margin low output voltage set point. Must be less than VOUT_COMMAND. | R/W<br>Word | Y | L16 | V | Y | 0.95<br>0x0F33 | | VOUT_UV_WARN_ LIMIT | 0x43 | Output undervoltage warning limit. | R/W<br>Word | Υ | L16 | V | Y | 0.925<br>0x0ECD | | VOUT_UV_FAULT_ LIMIT | 0x44 | Output undervoltage fault limit. | R/W<br>Word | Υ | L16 | V | Υ | 0.9<br>0x0E66 | | MFR_VOUT_MAX | 0xA5 | Maximum allowed output voltage. | R Word | Υ | L16 | V | | 14.0<br>0xE000 | ### VOUT\_MODE The data byte for VOUT\_MODE command, used for commanding and reading output voltage, consists of a 3-bit mode (only linear format is supported) and a 5-bit parameter representing the exponent used in output voltage Read/Write commands. This read-only command has one data byte. # **VOUT\_MAX** The VOUT\_MAX command sets an upper limit on any voltage, including VOUT\_MARGIN\_HIGH, the unit can command regardless of any other commands or combinations. The maximum allowed value of this command is 14 volts. The maximum output voltage the LTC3886 can produce is 14 volts including VOUT\_MARGIN\_HIGH. However, the VOUT\_OV\_FAULT\_LIMIT can only be commanded as high as 14 volts. This command has two data bytes and is formatted in Linear 16u format. # VOUT\_OV\_FAULT\_LIMIT The VOUT\_OV\_FAULT\_LIMIT command sets the value of the output voltage measured by the OV supervisor comparator at the sense pins, in volts, which causes an output overvoltage fault. If the VOUT\_OV\_FAULT\_LIMIT is modified and the part is in the RUN state, allow 10ms after the command is modified to assure the new value is being honored. The part indicates if it is busy making a calculation. Monitor bits 5 and 6 of MFR\_COMMON. Either bit is low if the part is busy. If this wait time is not met, and the VOUT\_COMMAND is modified above the old overvoltage limit, an OV condition might temporarily be detected resulting in undesirable behavior and possible damage to the switcher. If VOUT\_OV\_FAULT\_RESPONSE is set to OV\_PULLDOWN or 0x00, the FAULT pin will not assert if VOUT\_OV\_FAULT is propagated. The LTC3886 will pull the TG low and assert the BG bit as soon as the overvoltage condition is detected. This command has two data bytes and is formatted in Linear\_16u format. # **VOUT OV WARN LIMIT** The VOUT\_OV\_WARN\_LIMIT command sets the value of the output voltage measured by the ADC at the sense pins, in volts, which causes an output voltage high warning. The MFR\_VOUT\_PEAK value will be used to determine if this limit has been exceeded. In response to the VOUT\_OV\_WARN\_LIMIT being exceeded, the device: - Sets the NONE\_OF\_THE\_ABOVE bit in the STATUS\_BYTE - Sets the VOUT bit in the STATUS\_WORD - Sets the VOUT Overvoltage Warning bit in the STATUS VOUT command - Notifies the host by asserting ALERT pin, unless masked This condition is detected by the ADC so the response time may be up to 120ms. This command has two data bytes and is formatted in Linear 16u format. ### VOUT\_MARGIN\_HIGH The VOUT\_MARGIN\_HIGH command loads the unit with the voltage to which the output is to be changed, in volts, when the OPERATION command is set to "Margin High". The value must be greater than VOUT\_COMMAND. The maximum guranteed value on VOUT\_MARGIN\_HIGH is 13.8 volts. This command will not be acted on during TON\_RISE and TOFF\_FALL output sequencing. The VOUT\_TRANSITION\_RATE will be used if this command is modified while the output is active and in a steady-state condition. This command has two data bytes and is formatted in Linear\_16u format. ### **VOUT COMMAND** The VOUT\_COMMAND consists of two bytes and is used to set the output voltage, in volts. The maximum guaranteed value on VOUT is 13.2 volts. This command will not be acted on during TON\_RISE and TOFF\_FALL output sequencing. The VOUT\_TRANSITION\_RATE will be used if this command is modified while the output is active and in a steady-state condition. This command has two data bytes and is formatted in Linear\_16u format. #### **VOUT MARGIN LOW** The VOUT\_MARGIN\_LOW command loads the unit with the voltage to which the output is to be changed, in volts, when the OPERATION command is set to "Margin Low". The value must be less than VOUT\_COMMAND. This command will not be acted on during TON\_RISE and TOFF\_FALL output sequencing. The VOUT\_TRANSITION\_RATE will be used if this command is modified while the output is active and in a steady-state condition. This command has two data bytes and is formatted in Linear\_16u format. # VOUT\_UV\_WARN\_LIMIT The VOUT\_UV\_ WARN\_LIMIT command reads the value of the output voltage measured by the ADC at the sense pins, in volts, which causes an output voltage low warning. In response to the VOUT\_UV\_WARN\_LIMIT being exceeded, the device: - Sets the NONE\_OF\_THE\_ABOVE bit in the STATUS\_BYTE - Sets the VOUT bit in the STATUS WORD - Sets the VOUT Undervoltage Warning bit in the STATUS\_VOUT command - $\bullet$ Notifies the host by asserting $\overline{\text{ALERT}}$ pin, unless masked This command has two data bytes and is formatted in Linear\_16u format. # VOUT\_UV\_FAULT\_LIMIT The VOUT\_UV\_FAULT\_LIMIT command reads the value of the output voltage measured by the UV supervisor comparator at the sense pins, in volts, which causes an output undervoltage fault. This command has two data bytes and is formatted in Linear\_16u format. # MFR\_VOUT\_MAX The MFR\_VOUT\_MAX command is the maximum output voltage in volts for each channel, including VOUT\_OV\_FAULT\_LIMIT. If the output voltages are set to high range (Bit 6 of MFR\_PWM\_CONFIG\_LTC3886 set to a 0) MFR\_VOUT\_MAX is 14.0V. If the output voltage is set to low range (Bit 6 of MFR\_PWM\_CONFIG\_LTC3886 set to a 1) the MFR\_VOUT\_MAX is 7.0V. Entering a VOUT\_COMMAND value greater than this will result in a CML fault and the output voltage setting will be clamped to the maximum level. This will also result in Bit 3 VOUT\_MAX\_Warning in the STATUS\_VOUT command being set. This read only command has 2 data bytes and is formatted in Linear\_16u format. #### **OUTPUT CURRENT AND LIMITS** | COMMAND NAME | CMD CODE | DESCRIPTION | TYPE | PAGED | DATA<br>FORMAT | UNITS | EEPROM | DEFAULT<br>Value | |----------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------|----------------|-------|--------|------------------| | IOUT_CAL_GAIN | 0x38 | The ratio of the voltage at the current sense pins to the sensed current. For devices using a fixed current sense resistor, it is the resistance value in $m\Omega$ . | R/W Word | Y | L11 | mΩ | Y | 1.8<br>0xBB9A | | MFR_IOUT_CAL_GAIN_TC | 0xF6 | Temperature coefficient of the current sensing element. | R/W Word | Y | CF | | Y | 3900<br>0x0F3C | | IOUT_OC_FAULT_LIMIT | 0x46 | Output overcurrent fault limit. | R/W Word | Y | L11 | А | Y | 29.75<br>0xDBB8 | | IOUT_OC_WARN_LIMIT | 0x4A | Output overcurrent warning limit. | R/W Word | Y | L11 | А | Y | 20.0<br>0xDA80 | #### **IOUT CAL GAIN** The IOUT\_CAL\_GAIN command is used to set the resistance value of the current sense resistor in milliohms. (see also MFR\_IOUT\_CAL\_GAIN\_TC). This command has two data bytes and is formatted in Linear\_5s\_11s format. # MFR IOUT CAL GAIN TC The MFR\_IOUT\_CAL\_GAIN\_TC command allows the user to program the temperature coefficient of the IOUT\_CAL\_GAIN sense resistor or inductor DCR in ppm/°C. This command has two data bytes and is formatted in 16-bit 2's complement integer ppm. N = -32768 to $32767 \cdot 10^{-6}$ . Nominal temperature is 27°C. The IOUT CAL GAIN is multiplied by: [1.0 + MFR\_IOUT\_CAL\_GAIN\_TC • (READ\_TEMPERATURE\_1-27)]. DCR sensing will have a typical value of 3900. The IOUT\_CAL\_GAIN and MFR\_IOUT\_CAL\_GAIN\_TC impact all current parameters including: READ\_IOUT, MFR\_READ\_IIN\_CHAN, IOUT\_OC\_FAULT\_LIMIT and IOUT\_OC\_WARN\_LIMIT. # IOUT\_OC\_FAULT\_LIMIT The IOUT\_OC\_FAULT\_LIMIT command sets the value of the peak output current limit, in amperes. When the controller is in current limit, the overcurrent detector will indicate an overcurrent fault condition. The programmed overcurrent fault limit value is rounded up to the nearest one of the following set of discrete values: | 25mV/IOUT_CAL_GAIN | Low Range (1.5x Nominal Loop Gain) | |----------------------|------------------------------------| | 28.6mV/IOUT_CAL_GAIN | MFR_PWM_MODE_LTC3886 [7]=0 | | 32.1mV/IOUT_CAL_GAIN | | | 35.7mV/IOUT_CAL_GAIN | | | 39.3mV/IOUT_CAL_GAIN | | | 42.9mV/IOUT_CAL_GAIN | | | 46.4mV/IOUT_CAL_GAIN | | | 50mV/IOUT_CAL_GAIN | | | 37.5mV/IOUT_CAL_GAIN | High Range (Nominal Loop Gain) | | 42.9mV/IOUT_CAL_GAIN | MFR_PWM_MODE_LTC3886 [7]=1 | | 48.2mV/IOUT_CAL_GAIN | | | 53.6mV/IOUT_CAL_GAIN | | | 58.9mV/IOUT_CAL_GAIN | | | 64.3mV/IOUT_CAL_GAIN | | | 69.6mV/IOUT_CAL_GAIN | | | 75mV/IOUT_CAL_GAIN | | | | | Note: This is the peak of the current waveform. The READ\_IOUT command returns the average current. The peak output current limits are adjusted with temperature based on the MFR\_IOUT\_CAL\_GAIN\_TC using the equation: Peak Current Limit = IOUT\_CAL\_GAIN • (1 + MFR\_IOUT\_CAL\_GAIN\_TC • (READ\_TEMPERTURE\_1-27.0)). The LTpowerPlay GUI automatically convert the voltages to currents. The I<sub>OUT</sub> range is set with bit 7 of the MFR\_PWM\_MODE\_LTC3886 command. The IOUT\_OC\_FAULT\_LIMIT is ignored during TON\_RISE and TOFF\_FALL. If the IOUT\_OC\_FAULT\_LIMIT is exceeded, the device: - · Sets the IOUT bit in the STATUS word - Sets the IOUT Overcurrent fault bit in the STATUS IOUT - Notifies the host by asserting ALERT, unless masked This command has two data bytes and is formatted in Linear\_5s\_11s format. ### **IOUT OC WARN LIMIT** This command sets the value of the output current measured by the ADC that causes an output overcurrent warning in amperes. The READ\_IOUT value will be used to determine if this limit has been exceeded. In response to the IOUT\_OC\_WARN\_LIMIT being exceeded, the device: - Sets the NONE\_OF\_THE\_ABOVE bit in the STATUS\_BYTE - Sets the IOUT bit in the STATUS\_WORD - Sets the IOUT Overcurrent Warning bit in the STATUS\_IOUT command, and - Notifies the host by asserting ALERT pin, unless masked The IOUT\_OC\_FAULT\_LIMIT is ignored during TON\_RISE and TOFF\_FALL. This command has two data bytes and is formatted in Linear\_5s\_11s format # **Input Current and Limits** | COMMAND NAME | CMD<br>CODE | DESCRIPTION | TYPE | DATA<br>Format | UNITS | EEPROM | DEFAULT<br>VALUE | |------------------|-------------|-----------------------------------------------------------------------|----------|----------------|-------|--------|------------------| | MFR_IIN_CAL_GAIN | 0xE8 | The resistance value of the input current sense element in $m\Omega.$ | R/W Word | L11 | mΩ | Y | 5.000<br>0xCA80 | # MFR\_IIN\_CAL\_GAIN The IOUT\_CAL\_GAIN command is used to set the resistance value of the input current sense resistor in milliohms. (see also READ\_IIN). This command has two data bytes and is formatted in Linear\_5s\_11s format. | COMMAND NAME | CMD CODE | DESCRIPTION | TYPE | PAGED | DATA<br>Format | UNITS | EEPROM | DEFAULT<br>Value | |-------------------|----------|----------------------------------|----------|-------|----------------|-------|--------|------------------| | IIN_OC_WARN_LIMIT | 0x5D | Input overcurrent warning limit. | R/W Word | N | L11 | А | Y | 10.0<br>0xD280 | #### IIN OC WARN LIMIT The IIN\_OC\_WARN\_LIMIT command sets the value of the input current measured by the ADC, in amperes, that causes a warning indicating the input current is high. The READ\_IIN value will be used to determine if this limit has been exceeded. In response to the IIN\_OC\_WARN\_LIMIT being exceeded, the device: - Sets the NONE OF THE ABOVE bit in the STATUS BYTE - Sets the INPUT bit in the upper byte of the STATUS\_WORD - Sets the IIN Overcurrent Warning bit[1] in the STATUS\_INPUT command, and - Notifies the host by asserting ALERT pin This command has two data bytes and is formatted in Linear\_5s\_11s format. #### **TEMPERATURE** ## **External Temperature Calibration** | COMMAND NAME | CMD CODE | DESCRIPTION | ТҮРЕ | PAGED | DATA<br>FORMAT | UNITS | EEPROM | DEFAULT<br>VALUE | |-------------------|----------|-----------------------------------------------------|----------|-------|----------------|-------|--------|------------------| | MFR_TEMP_1_GAIN | 0xF8 | Sets the slope of the external temperature sensor. | R/W Word | Y | CF | | Y | 1.0<br>0x4000 | | MFR_TEMP_1_OFFSET | 0xF9 | Sets the offset of the external temperature sensor. | R/W Word | Y | L11 | С | Y | 0.0<br>0x8000 | ### MFR TEMP 1 GAIN The MFR\_TEMP\_1\_GAIN command will modify the slope of the external temperature sensor to account for non-idealities in the element and errors associated with the remote sensing of the temperature in the inductor. This command has two data bytes and is formatted in 16-bit 2's complement integer. The effective gain adjustment is $N \cdot 2^{-14}$ . The nominal value is 1. ## MFR TEMP 1 OFFSET The MFR\_TEMP\_1\_OFFSET command will modify the offset of the external temperature sensor to account for non-idealities in the element and errors associated with the remote sensing of the temperature in the inductor. This command has two data bytes and is formatted in Linear\_5s\_11s format. # **External Temperature Limits** | COMMAND NAME | CMD CODE | DESCRIPTION | ТҮРЕ | PAGED | DATA<br>Format | UNITS | EEPROM | DEFAULT<br>Value | |----------------|----------|-----------------------------------------|----------|-------|----------------|-------|--------|------------------| | OT_FAULT_LIMIT | 0x4F | External overtemperature fault limit. | R/W Word | Y | L11 | С | Y | 100.0<br>0xEB20 | | OT_WARN_LIMIT | 0x51 | External overtemperature warning limit. | R/W Word | Y | L11 | С | Y | 85.0<br>0xEAA8 | | UT_FAULT_LIMIT | 0x53 | External undertemperature fault limit. | R/W Word | Y | L11 | С | Y | -40.0<br>0xE580 | #### OT FAULT LIMIT The OT\_FAULT\_LIMIT command sets the value of the external sense temperature measured by the ADC, in degrees Celsius, which causes an overtemperature fault. The READ\_TEMPERATURE\_1 value will be used to determine if this limit has been exceeded. This command has two data bytes and is formatted in Linear\_5s\_11s format. ### OT\_WARN\_LIMIT The OT\_WARN\_LIMIT command sets the value of the external sense temperature measured by the ADC, in degrees Celsius, which causes an overtemperature warning. The READ\_TEMPERATURE\_1 value will be used to determine if this limit has been exceeded. In response to the OT\_WARN\_LIMIT being exceeded, the device: - Sets the TEMPERATURE bit in the STATUS BYTE - Sets the Overtemperature Warning bit in the STATUS\_TEMPERATURE command, and - Notifies the host by asserting ALERT pin, unless masked This command has two data bytes and is formatted in Linear\_5s\_11s format. # UT\_FAULT\_LIMIT The UT\_FAULT\_LIMIT command sets the value of the external sense temperature measured by the ADC, in degrees Celsius, which causes an undertemperature fault. The READ\_TEMPERATURE\_1 value will be used to determine if this limit has been exceeded. Note: If the temp sensors are not installed, the UT\_FAULT\_LIMIT can be set to -275°C and UT\_FAULT\_LIMIT response set to ignore to avoid ALERT being asserted. This command has two data bytes and is formatted in Linear\_5s\_11s format. ## **TIMING** # Timing—On Sequence/Ramp | COMMAND NAME | CMD CODE | DESCRIPTION | TYPE | PAGED | DATA<br>Format | UNITS | EEPROM | DEFAULT<br>VALUE | |----------------------|----------|-----------------------------------------------------------------------------------------------------|----------|-------|----------------|-------|--------|------------------| | TON_DELAY | 0x60 | Time from RUN and/or Operation on to output rail turn-on. | R/W Word | Y | L11 | ms | Y | 0.0<br>0x8000 | | TON_RISE | 0x61 | Time from when the output starts to rise until the output voltage reaches the VOUT commanded value. | R/W Word | Y | L11 | ms | Y | 8.0<br>0xD200 | | TON_MAX_FAULT_LIMIT | 0x62 | Maximum time from the start of TON_<br>RISE for VOUT to cross the VOUT_UV_<br>FAULT_LIMIT. | R/W Word | Y | L11 | ms | Y | 10.0<br>0xD280 | | VOUT_TRANSITION_RATE | 0x27 | Rate the output changes when VOUT commanded to a new value. | R/W Word | Y | L11 | V/ms | Y | 0.25<br>0xAA00 | ### TON DELAY The TON\_DELAY command sets the time, in milliseconds, from when a start condition is received until the output voltage starts to rise. Values from 0ms to 83 seconds are valid. The resulting turn-on delay will have a typical delay of $270\mu s$ for TON\_DELAY = 0 and an uncertainty of $\pm 50\mu s$ for all values of TON\_DELAY. This command has two data bytes and is formatted in Linear 5s 11s format. # TON\_RISE The TON\_RISE command sets the time, in milliseconds, from the time the output starts to rise to the time the output enters the regulation band. Values from 0 to 1.3 seconds are valid. The part will be in discontinuous mode during TON\_RISE events. If TON\_RISE is less than 0.25ms, the LTC3886 digital slope will be bypassed and the output voltage transition will only be controlled by the analog performance of the PWM switcher. The number of steps in TON\_RISE is equal to TON\_RISE (in ms)/0.1ms with an uncertainty of ±0.1ms. This command has two data bytes and is formatted in Linear\_5s\_11s format. LINEAR TECHNOLOGY # TON\_MAX\_FAULT\_LIMIT The TON\_MAX\_FAULT\_LIMIT command sets the value, in milliseconds, on how long the unit can attempt to power up the output without reaching the output undervoltage fault limit, or output overcurrent limit. A data value of 0ms means that there is no limit and that the unit can attempt to bring up the output voltage indefinitely. The maximum limit is 83 seconds. This command has two data bytes and is formatted in Linear\_5s\_11s format. # **VOUT\_TRANSITION\_RATE** When a PMBus device receives either a VOUT\_COMMAND or OPERATION (Margin High, Margin Low) that causes the output voltage to change this command set the rate in V/ms at which the output voltage changes. This commanded rate of change does not apply when the unit is commanded on or off. The maximum allowed slope is 4V/ms. This command has two data bytes and is formatted in Linear\_5s\_11s format. # Timing—Off Sequence/Ramp | COMMAND NAME | CMD CODE | DESCRIPTION | TYPE | PAGED | DATA<br>FORMAT | UNITS | EEPROM | DEFAULT<br>VALUE | |---------------------|----------|-------------------------------------------------------------------------------------|----------|-------|----------------|-------|--------|------------------| | TOFF_DELAY | 0x64 | Time from RUN and/or Operation off to the start of TOFF_FALL ramp. | R/W Word | Y | L11 | ms | Y | 0.0<br>0x8000 | | TOFF_FALL | 0x65 | Time from when the output starts to fall until the output reaches zero volts. | R/W Word | Y | L11 | ms | Y | 8.0<br>0xD200 | | TOFF_MAX_WARN_LIMIT | 0x66 | Maximum allowed time, after TOFF_FALL completed, for the unit to decay below 12.5%. | R/W Word | Y | L11 | ms | Y | 150<br>0xF258 | ### TOFF\_DELAY The TOFF\_DELAY command sets the time, in milliseconds, from when a stop condition is received until the output voltage starts to fall. Values from 0 to 83 seconds are valid. The resulting turn off delay will have a typical delay of $270\mu s$ for TOFF\_DELAY = 0 and an uncertainty of $\pm 50\mu s$ for all values of TOFF\_DELAY. TOFF\_DELAY is not applied when a fault event occurs This command has two data bytes and is formatted in Linear\_5s\_11s format. ### TOFF FALL The TOFF\_FALL command sets the time, in milliseconds, from the end of the turn-off delay time until the output voltage is commanded to zero. It is the ramp time of the $V_{OUT}$ DAC. When the $V_{OUT}$ DAC is zero, the PWM output will be set to high impedance state. The part will maintain the mode of operation programmed. For defined TOFF\_FALL times, the user should set the part to continuous conduction mode. Loading the max value indicates the part will ramp down at the slowest possible rate. The minimum supported fall time is $0.25 \, \text{ms}$ . A value less than $0.25 \, \text{ms}$ will result in a $0.25 \, \text{ms}$ ramp. The maximum fall time is $1.3 \, \text{seconds}$ . The number of steps in TOFF\_FALL is equal to TOFF\_FALL (in ms)/0.1ms with an uncertainty of $\pm 0.1 \, \text{ms}$ . In discontinuous conduction mode, the controller will not draw current from the load and the fall time will be set by the output capacitance and load current. This command has two data bytes and is formatted in Linear 5s 11s format. ### TOFF MAX WARN LIMIT The TOFF\_MAX\_WARN\_LIMIT command sets the value, in milliseconds, on how long the unit can attempt to turn off the output until a warning is asserted. The output is considered off when the $V_{OUT}$ voltage is less than 12.5% of the programmed VOUT\_COMMAND value. The calculation begins after TOFF\_FALL is complete. A data value of 0ms means that there is no limit and that the unit can attempt to turn off the output voltage indefinitely. Other than 0, values from 120ms to 524 seconds are valid. This command has two data bytes and is formatted in Linear 5s 11s format. #### Precondition for Restart | COMMAND NAME | CMD CODE | DESCRIPTION | TYPE | PAGED | DATA<br>Format | UNITS | EEPROM | DEFAULT<br>Value | |--------------------|----------|------------------------------------------------------|----------|-------|----------------|-------|--------|------------------| | MFR_RESTART_ DELAY | I | Minimum time the RUN pin is held low by the LTC3886. | R/W Word | Υ | L11 | ms | Υ | 500<br>0xFBE8 | #### MFR RESTART DELAY This command specifies the minimum RUN off time in milliseconds. This device will pull the RUN pin low for this length of time once a falling edge of RUN has been detected. The minimum recommended value is 136ms. Note: The restart delay is different than the retry delay. The restart delay pulls RUN low for the specified time, after which a standard start-up sequence is initiated. The minimum restart delay should be equal to TOFF\_DELAY + TOFF\_FALL + 136ms. Valid values are from 136ms to 65.52 seconds in 16ms increments. To assure a minimum off time, set the MFR\_RESTART\_DELAY 16ms longer than the desired time. The output rail can be off longer than the MFR\_RESTART\_DELAY after the RUN pin is pulled high if the output decay bit 0 is enabled in MFR\_CHAN\_CONFIG\_LTC3886 and the output takes a long time to decay below 12.5% of the programmed value. This command has two data bytes and is formatted in Linear 5s 11s format. # **FAULT RESPONSE** # **Fault Responses All Faults** | COMMAND NAME | CMD CODE | DESCRIPTION | ТҮРЕ | PAGED | DATA<br>Format | UNITS | EEPROM | DEFAULT<br>VALUE | |------------------|----------|-----------------------------------------|----------|-------|----------------|-------|--------|------------------| | MFR_RETRY_ DELAY | 0xDB | Retry interval during FAULT retry mode. | R/W Word | Υ | L11 | ms | Y | 350<br>0xFABC | ### MFR RETRY DELAY This command sets the time in milliseconds between retries if the fault response is to retry the controller at specified intervals. This command value is used for all fault responses that require retry. The retry time starts once the fault has been detected by the offending channel. Valid values are from 120ms to 83.88 seconds in 10µs increments. Note: The retry delay time is determined by the longer of the MFR\_RETRY\_DELAY command or the time required for the regulated output to decay below 12.5% of the programmed value. If the natural decay time of the output is too long, it is possible to remove the voltage requirement of the MFR\_RETRY\_DELAY command by asserting bit 0 of MFR\_CHAN\_CONFIG\_LTC3886. This command has two data bytes and is formatted in Linear\_5s\_11s format. LINEAR TECHNOLOGY # **Fault Responses Input Voltage** | COMMAND NAME | CMD CODE | DESCRIPTION | TYPE | PAGED | DATA<br>Format | UNITS | EEPROM | DEFAULT<br>VALUE | |-----------------------|----------|--------------------------------------------------------------------------------------|----------|-------|----------------|-------|--------|------------------| | VIN_OV_FAULT_RESPONSE | 0x56 | Action to be taken by the device when an input supply overvoltage fault is detected. | R/W Byte | Υ | Reg | | Y | 0x80 | ### VIN OV FAULT RESPONSE The VIN\_OV\_FAULT\_RESPONSE command instructs the device on what action to take in response to an input over-voltage fault. The data byte is in the format given in Table 11. The device also: - Sets the NONE OF THE ABOVE bit in the STATUS BYTE - Set the INPUT bit in the upper byte of the STATUS\_WORD - Sets the VIN Overvoltage Fault bit in the STATUS\_INPUT command, and - Notifies the host by asserting ALERT pin, unless masked This command has one data byte. # **Fault Responses Output Voltage** | COMMAND NAME | CMD CODE | DESCRIPTION | ТҮРЕ | PAGED | DATA<br>Format | UNITS | EEPROM | DEFAULT<br>Value | |----------------------------|----------|---------------------------------------------------------------------------------|----------|-------|----------------|-------|--------|------------------| | VOUT_OV_FAULT_RESPONSE | 0x41 | Action to be taken by the device when an output overvoltage fault is detected. | R/W Byte | Y | Reg | | Y | 0xB8 | | VOUT_UV_FAULT_RESPONSE | 0x45 | Action to be taken by the device when an output undervoltage fault is detected. | R/W Byte | Y | Reg | | Y | 0xB8 | | TON_MAX_FAULT_<br>RESPONSE | 0x63 | Action to be taken by the device when a TON_MAX_FAULT event is detected. | R/W Byte | Y | Reg | | Y | 0xB8 | # **VOUT OV FAULT RESPONSE** The VOUT\_OV\_FAULT\_RESPONSE command instructs the device on what action to take in response to an output overvoltage fault. The data byte is in the format given in Table 7. The device also: - Sets the VOUT\_OV bit in the STATUS\_BYTE - Sets the VOUT bit in the STATUS WORD - Sets the VOUT Overvoltage Fault bit in the STATUS\_VOUT command - Notifies the host by asserting ALERT pin, unless masked The only values recognized for this command are: 0x00-Part performs OV pull down only, or OV\_PULLDOWN. 0x80—The device shuts down (disables the output) and the unit does not attempt to retry. (PMBus, Part II, Section 10.7). 0xB8—The device shuts down (disables the output) and device attempts to retry continuously, without limitation, until it is commanded OFF (by the RUN pin or OPERATION command or both), bias power is removed, or another fault condition causes the unit to shut down. 3886 0x4n The device shuts down and the unit does not attempt to retry. The output remains disabled until the part is commanded OFF then ON or the RUN pin is asserted low then high or RESET through the command or removal of VIN. The OV fault must remain active for a period of n • 10μs, where n is a value from 0 to 7. 0x78+n The device shuts down and the unit attempts to retry continuously until either the fault condition is cleared or the part is commanded OFF then ON or the RUN pin is asserted low then high or RESET through the command or removal of VIN. The OV fault must remain active for a period of n • 10us, where n is a value from 0 to 7. Any other value will result in a CML fault and the write will be ignored. This command has one data byte. Table 7. VOUT\_OV\_FAULT\_RESPONSE Data Byte Contents | BITS | DESCRIPTION | VALUE | MEANING | |------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | Response For all values of bits [7:6], the LTC3886: | 00 | Part performs OV pull down only or OV_PULLDOWN (i.e., turns off the top MOSFET and turns on lower MOSFET while V <sub>OLIT</sub> is > VOUT_OV_FAULT). | | | Sets the corresponding fault bit in the status commands and Notifies the host by asserting ALERT pin, unless masked. The fault bit, once set, is cleared only when one or more of the following events occurs: The device receives a CLEAR_FAULTS command. | 01 | The PMBus device continues operation for the delay time specified by bits [2:0] and the delay time unit specified for that particular fault. If the fault condition is still present at the end of the delay time, the unit responds as programmed in the Retry Setting (bits [5:3]). | | | The output is commanded through the RUN pin, the OPERATION command, or the combined action of the RUN pin and | 10 | The device shuts down immediately (disables the output) and responds according to the retry setting in bits [5:3]. | | | OPERATION command, to turn off and then to turn back on, or • Bias power is removed and reapplied to the LTC3886. | 11 | Not supported. Writing this value will generate a CML fault. | | 5:3 | Retry Setting | 000 | The unit does not attempt to restart. The output remains disabled until the fault is cleared until the device is commanded OFF bias power is removed. | | | | | The PMBus device attempts to restart continuously, without limitation, until it is commanded OFF (by the RUN pin or OPERATION command or both), bias power is removed, or another fault condition causes the unit to shut down without retry. Note: The retry interval is set by the MFR_RETRY_DELAY command. | | 2:0 | Delay Time | 000-111 | The delay time in 10µs increments. This delay time determines how long the controller continues operating after a fault is detected. Only valid for deglitched off state. | # **VOUT\_UV\_FAULT\_RESPONSE** The VOUT\_UV\_FAULT\_RESPONSE command instructs the device on what action to take in response to an output undervoltage fault. The data byte is in the format given in Table 8. The device also: - Sets the NONE\_OF\_THE\_ABOVE bit in the STATUS\_BYTE - Sets the VOUT bit in the STATUS WORD - Sets the VOUT undervoltage fault bit in the STATUS VOUT command - Notifies the host by asserting ALERT pin, unless masked The UV fault and warn are masked until the following criteria are achieved: - 1) The TON\_MAX\_FAULT\_LIMIT has been reached - 2) The TON\_DELAY sequence has completed - 3) The TON\_RISE sequence has completed - 4) The VOUT\_UV\_FAULT\_LIMIT threshold has been reached - 5) The IOUT\_OC\_FAULT\_LIMIT is not present The UV fault and warn are masked whenever the channel is not active. The UV fault and warn are masked during TON\_RISE and TOFF\_FALL sequencing. Table 8. VOUT\_UV\_FAULT\_RESPONSE Data Byte Contents | BITS | DESCRIPTION | VALUE | MEANING | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | Response For all values of bits [7:6], the LTC3886: | 00 | The PMBus device continues operation without interruption. (Ignores the fault functionally) | | | Sets the corresponding fault bit in the status commands and Notifies the host by asserting ALERT pin, unless masked. The fault bit, once set, is cleared only when one or more of the following events occurs: | 01 | The PMBus device continues operation for the delay time specified by bits [2:0] and the delay time unit specified for that particular fault. If the fault condition is still present at the end of the delay time, the unit responds as programmed in the Retry Setting (bits [5:3]). | | | The device receives a CLEAR_FAULTS command. The output is commanded through the RUN pin, the OPERATION | 10 | The device shuts down (disables the output) and responds according to the retry setting in bits [5:3]. | | | command, or the combined action of the RUN pin and OPERATION command, to turn off and then to turn back on, or | 11 | Not supported. Writing this value will generate a CML fault. | | | The device receives a RESTORE_USER_ALL command. | | | | | The device receives a MFR_RESET command. | | | | | • The device supply power is cycled. | | | | 5:3 | Retry Setting | 000 | The unit does not attempt to restart. The output remains disabled until the fault is cleared until the device is commanded OFF bias power is removed. | | | | 111 | The PMBus device attempts to restart continuously, without limitation, until it is commanded OFF (by the RUN pin or OPERATION command or both), bias power is removed, or another fault condition causes the unit to shut down without retry. Note: The retry interval is set by the MFR_RETRY_DELAY command. | | 2:0 | Delay Time | 000-111 | The delay time in 10µs increments. This delay time determines how long the controller continues operating after a fault is detected. Only valid for deglitched off state. | ### TON MAX FAULT RESPONSE The TON\_MAX\_FAULT\_RESPONSE command instructs the device on what action to take in response to a TON\_MAX fault. The data byte is in the format given in Table 11. The device also: - Sets the NONE\_OF\_THE\_ABOVE bit in the STATUS\_BYTE - Sets the VOUT bit in the STATUS\_WORD - Sets the TON MAX FAULT bit in the STATUS VOUT command, and - Notifies the host by asserting ALERT pin, unless masked A value of 0 disables the TON\_MAX\_FAULT\_RESPONSE. It is not recommended to use 0. This command has one data byte. # **Fault Responses Output Current** | COMMAND NAME | CMD CODE | DESCRIPTION | TYPE | PAGED | DATA<br>Format | UNITS | EEPROM | DEFAULT<br>Value | |------------------------|----------|--------------------------------------------------------------------------------|----------|-------|----------------|-------|--------|------------------| | IOUT_OC_FAULT_RESPONSE | 0x47 | Action to be taken by the device when an output overcurrent fault is detected. | R/W Byte | Y | Reg | | Y | 0x00 | # **IOUT OC FAULT RESPONSE** The IOUT\_OC\_FAULT\_RESPONSE command instructs the device on what action to take in response to an output overcurrent fault. The data byte is in the format given in Table 9. The device also: - Sets the NONE\_OF\_THE\_ABOVE bit in the STATUS\_BYTE - Sets the IOUT\_OC bit in the STATUS\_BYTE - Sets the IOUT bit in the STATUS WORD - Sets the IOUT Overcurrent Fault bit in the STATUS\_IOUT command, and - Notifies the host by asserting ALERT pin, unless masked Table 9. IOUT\_OC\_FAULT\_RESPONSE Data Byte Contents | BITS | DESCRIPTION | VALUE | MEANING | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | Response For all values of bits [7:6], the LTC3886: • Sets the corresponding fault bit in the status commands and | 00 | The LTC3886 continues to operate indefinitely while maintaining the output current at the value set by IOUT_OC_FAULT_LIMIT without regard to the output voltage (known as constant-current or brick-wall limiting). | | | • Notifies the host by asserting ALERT pin, unless masked. | 01 | Not supported. | | | The fault bit, once set, is cleared only when one or more of the following events occurs: • The device receives a CLEAR_FAULTS command. • The output is commanded through the RUN pin, the OPERATION command, or the combined action of the RUN pin and OPERATION command to turn off and then to turn back on or | 10 | The LTC3886 continues to operate, maintaining the output current at the value set by IOUT_OC_FAULT_LIMIT without regard to the output voltage, for the delay time set by bits [2:0]. If the device is still operating in current limit at the end of the delay time, the device responds as programmed by the Retry Setting in bits [5:3]. | | | <ul> <li>OPERATION command, to turn off and then to turn back on, or</li> <li>The device receives a RESTORE_USER_ALL command.</li> <li>The device receives a MFR_RESET command.</li> <li>The device supply power is cycled.</li> </ul> | | The LTC3886 shuts down immediately and responds as programmed by the Retry Setting in bits [5:3]. | | 5:3 | Retry Setting | 000 | The unit does not attempt to restart. The output remains disabled until the fault is cleared by cycling the RUN pin or removing bias power. | | | | | The device attempts to restart continuously, without limitation, until it is commanded OFF (by the RUN pin or OPERATION command or both), bias power is removed, or another fault condition causes the unit to shut down. Note: The retry interval is set by the MFR_RETRY_DELAY command. | | 2:0 | Delay Time | 000-111 | The number of delay time units in 16ms increments. This delay time is used to determine the amount of time a unit is to continue operating after a fault is detected before shutting down. Only valid for deglitched off response. | # **Fault Responses IC Temperature** | COMMAND NAME | CMD CODE | DESCRIPTION | TYPE | PAGED | DATA<br>Format | UNITS | EEPROM | DEFAULT<br>Value | |---------------------------|----------|--------------------------------------------------------------------------------------|--------|-------|----------------|-------|--------|------------------| | MFR_OT_FAULT_<br>RESPONSE | 0xD6 | Action to be taken by the device when an internal overtemperature fault is detected. | R Byte | N | Reg | | | 0xC0 | # MFR\_OT\_FAULT\_RESPONSE The MFR\_OT\_FAULT\_RESPONSE command byte instructs the device on what action to take in response to an internal overtemperature fault. The data byte is in the format given in Table 10. # The LTC3886 also: - Sets the NONE\_OF\_THE\_ABOVE bit in the STATUS\_BYTE - Sets the MFR bit in the STATUS\_WORD, and - Sets the Overtemperature Fault bit in the STATUS\_MFR\_SPECIFIC command - Notifies the host by asserting ALERT pin, unless masked Table 10. Data Byte Contents MFR\_OT\_FAULT\_RESPONSE | BITS | DESCRIPTION | VALUE | MEANING | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------| | 7:6 | Response | 00 | Not supported. Writing this value will generate a CML fault. | | | For all values of bits [7:6], the LTC3886: | 01 | Not supported. Writing this value will generate a CML fault | | | Sets the corresponding fault bit in the status commands and | 10 | The device shuts down immediately (disables the output) and | | | Notifies the host by asserting ALERT pin, unless masked. | | responds according to the retry setting in bits [5:3]. | | | The fault bit, once set, is cleared only when one or more of the following events occurs: | 11 | The device's output is disabled while the fault is present. Operation resumes and the output is enabled when the fault | | | The device receives a CLEAR_FAULTS command. | | condition no longer exists. | | | The output is commanded through the RUN pin, the OPERATION command, or the combined action of the RUN pin and OPERATION command, to turn off and then to turn back on, or | | | | | Bias power is removed and reapplied to the LTC3886. | | | | 5:3 | Retry Setting | 000 | The unit does not attempt to restart. The output remains disabled until the fault is cleared. | | | | 001-111 | Not supported. Writing this value will generate CML fault. | | 2:0 | Delay Time | XXX | Not supported. Value ignored | # **Fault Responses External Temperature** | COMMAND NAME | CMD CODE | DESCRIPTION | ТҮРЕ | PAGED | DATA<br>FORMAT | UNITS | EEPROM | DEFAULT<br>VALUE | |--------------------|----------|---------------------------------------------------------------------------------------|----------|-------|----------------|-------|--------|------------------| | OT_FAULT_ RESPONSE | 0x50 | Action to be taken by the device when an external overtemperature fault is detected, | R/W Byte | Y | Reg | | Y | 0xB8 | | UT_FAULT_ RESPONSE | 0x54 | Action to be taken by the device when an external undertemperature fault is detected. | R/W Byte | Y | Reg | | Y | 0xB8 | # OT\_FAULT\_RESPONSE The OT\_FAULT\_RESPONSE command instructs the device on what action to take in response to an external overtemperature fault on the external temp sensors. The data byte is in the format given in Table 11. The device also: - Sets the TEMPERATURE bit in the STATUS BYTE - Sets the Overtemperature Fault bit in the STATUS TEMPERATURE command, and - Notifies the host by asserting ALERT pin, unless masked This command has one data byte. ### UT FAULT RESPONSE The UT\_FAULT\_RESPONSE command instructs the device on what action to take in response to an external undertemperature fault on the external temp sensors. The data byte is in the format given in Table 11. The device also: - Sets the TEMPERATURE bit in the STATUS\_BYTE - Sets the Undertemperature Fault bit in the STATUS TEMPERATURE command, and - Notifies the host by asserting ALERT pin, unless masked LINEAR TECHNOLOGY This condition is detected by the ADC so the response time may be up to 100ms. This command has one data byte. Table 11. Data Byte Contents: TON\_MAX\_FAULT\_RESPONSE, VIN\_OV\_FAULT\_RESPONSE, OT\_FAULT\_RESPONSE, UT\_FAULT\_RESPONSE | BITS | DESCRIPTION | VALUE | MEANING | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | Response | 00 | The PMBus device continues operation without interruption. | | | For all values of bits [7:6], the LTC3886: | 01 | Not supported. Writing this value will generate a CML fault. | | | Sets the corresponding fault bit in the status commands, and Notifies the host by asserting ALERT pin, unless masked. | 10 | The device shuts down immediately (disables the output) and responds according to the retry setting in bits [5:3]. | | | The fault bit, once set, is cleared only when one or more of the following events occurs: | 11 | Not supported. Writing this value will generate a CML fault. | | | The device receives a CLEAR_FAULTS command. | | | | | The output is commanded through the RUN pin, the OPERATION command, or the combined action of the RUN pin and OPERATION command, to turn off and then to turn back on, or | | | | | The device receives a RESTORE_USER_ALL command. | | | | | • The device receives a MFR_RESET command. | | | | | The device supply power is cycled. | | | | 5:3 | Retry Setting | 000 | The unit does not attempt to restart. The output remains disabled until the fault is cleared until the device is commanded OFF bias power is removed. | | | | 111 | The PMBus device attempts to restart continuously, without limitation, until it is commanded OFF (by the RUN pin or OPERATION command or both), bias power is removed, or another fault condition causes the unit to shut down without retry. Note: The retry interval is set by the MFR_RETRY_DELAY command. | | 2:0 | Delay Time | XXX | Not supported. Values ignored | ### **FAULT SHARING** # **Fault Sharing Propagation** | COMMAND NAME | CMD CODE | DESCRIPTION | ТҮРЕ | PAGED | DATA<br>FORMAT | UNITS | EEPROM | DEFAULT<br>VALUE | |---------------------------------|----------|------------------------------------------------------------------------------|----------|-------|----------------|-------|--------|------------------| | MFR_FAULT_<br>PROPAGATE_LTC3886 | 0xD2 | Configuration that determines which faults are propagated to the FAULT pins. | R/W Word | Y | Reg | | Y | 0x6993 | # MFR\_FAULT\_PROPAGATE\_LTC3886 The MFR\_FAULT\_PROPAGATE\_LTC3886 command enables the faults that can cause the FAULT *n* pin to assert low. The command is formatted as shown in Table 12. Faults can only be propagated to the FAULT *n* pin if they are programmed to respond to faults. # Table 12: FAULT n Propagate Fault Configuration The FAULTO and FAULT1 pins are designed to provide electrical notification of selected events to the user. Some of these events are common to both output channels. Others are specific to an output channel. They can also be used to share faults between channels. | BIT(S) | SYMBOL | OPERATION | |--------|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | B[15] | VOUT disabled while not decayed. | This is used in a PolyPhase configuration when bit 0 of the MFR_CHAN_CONFIG_LTC3886 is a zero. If the channel is turned off, by toggling the RUN pin or commanding the part OFF, and then the RUN is reasserted or the part is commanded back on before the output has decayed, VOUT will not restart until the 12.5% decay is honored. The FAULT pin is asserted during this condition if bit 15 is asserted. | | B[14] | Mfr_FAULT_propagate_short_CMD_ | 0: No action | | | cycle | 1: Asserts low if commanded off then on before the output has sequenced off. Re-asserts high 120ms after sequence off. | | b[13] | Mfr_FAULT_propagate_ton_max_fault | 0: No action if a TON_MAX_FAULT fault is asserted | | | | 1: Associated output will be asserted low if a TON_MAX_FAULT fault is asserted | | | | FAULTO is associated with page 0 TON_MAX_FAULT faults | | | | FAULT1 is associated with page 1 TON_MAX_FAULT faults | | b[12] | Reserved | Must be 0 | | b[11] | Mfr_FAULT0_propagate_int_ot, | 0: No action if the MFR_OT_FAULT_LIMIT fault is asserted | | | Mfr_FAULT1_propagate_int_ot | 1: Associated output will be asserted low if the MFR_OT_FAULT_LIMIT fault is asserted | | b[10] | Reserved | Must be 0 | | b[9] | Reserved | Must be 0 | | b[8] | Mfr_FAULT0_propagate_ut, | 0: No action if the UT_FAULT_LIMIT fault is asserted | | | Mfr_FAULT1_propagate_ut | 1: Associated output will be asserted low if the UT_FAULT_LIMIT fault is asserted | | | | FAULTO is associated with page 0 UT faults | | | | FAULT1 is associated with page 1 UT faults | | b[7] | Mfr_FAULT0_propagate_ot, | 0: No action if the OT_FAULT_LIMIT fault is asserted | | | Mfr_FAULT1_propagate_ot | 1: Associated output will be asserted low if the OT_FAULT_LIMIT fault is asserted | | | | FAULTO is associated with page 0 OT faults | | | | FAULT1 is associated with page 1 OT faults | | b[6] | Reserved | | | b[5] | Reserved | | | b[4] | Mfr_FAULT0_propagate_input_ov, | 0: No action if the VIN_OV_FAULT_LIMIT fault is asserted | | | Mfr_FAULT1_propagate_input_ov | 1: Associated output will be asserted low if the VIN_OV_FAULT_LIMIT fault is asserted | | b[3] | Reserved | | | b[2] | Mfr_FAULT0_propagate_iout_oc, | 0: No action if the IOUT_OC_FAULT_LIMIT fault is asserted | | | Mfr_FAULT1_propagate_iout_oc | 1: Associated output will be asserted low if the IOUT_OC_FAULT_LIMIT fault is asserted | | | | FAULTO is associated with page 0 OC faults | | | | FAULT1 is associated with page 1 OC faults | | b[1] | Mfr_FAULT0_propagate_vout_uv, | 0: No action if the VOUT_UV_FAULT_LIMIT fault is asserted | | | Mfr_FAULT1_propagate_vout_uv | 1: Associated output will be asserted low if the VOUT_UV_FAULT_LIMIT fault is asserted | | | | FAULTO is associated with page 0 UV faults | | | | FAULT1 is associated with page 1 UV faults | | b[0] | Mfr_FAULT0_propagate_vout_ov, | 0: No action if the VOUT_OV_FAULT_LIMIT fault is asserted | | | Mfr_FAULT1_propagate_vout_ov | 1: Associated output will be asserted low if the VOUT_OV_FAULT_LIMIT fault is asserted | | | | FAULTO is associated with page 0 OV faults | | | | FAULT1 is associated with page 1 OV faults | # **Fault Sharing Response** | COMMAND NAME | CMD CODE | DESCRIPTION | TYPE | PAGED | DATA<br>Format | UNITS | EEPROM | DEFAULT<br>Value | |--------------------|----------|----------------------------------------------------------------------|----------|-------|----------------|-------|--------|------------------| | MFR_FAULT_RESPONSE | 0xD5 | Action to be taken by the device when the FAULT pin is asserted low. | R/W Byte | Y | Reg | | Y | 0xC0 | ### MFR FAULT RESPONSE The MFR\_FAULT\_RESPONSE command instructs the device on what action to take in response to the $\overline{FAULT}n$ pin being pulled low by an external source. #### **Supported Values:** | VALUE | MEANING | |-------|------------------------------------------------------------------------------------------------| | 0xC0 | FAULT_INHIBIT The LTC3886 will three-state the output in response to the FAULT pin pulled low. | | 0x00 | FAULT_IGNORE The LTC3886 continues operation without interruption. | #### The device also: - Sets the MFR Bit in the STATUS WORD. - Sets Bit 0 in the STATUS\_MFR\_SPECIFIC Command to Indicate FAULT n Is Being Pulled Low - Notifies the Host by Asserting ALERT, Unless Masked This command has one data byte. ### **SCRATCHPAD** | COMMAND NAME | CMD CODE | DESCRIPTION | ТҮРЕ | PAGED | DATA<br>Format | UNITS | EEPROM | DEFAULT<br>VALUE | |--------------|----------|------------------------------------------------------|----------|-------|----------------|-------|--------|------------------| | USER_DATA_00 | 0xB0 | OEM reserved. Typically used for part serialization. | R/W Word | N | Reg | | Y | NA | | USER_DATA_01 | 0xB1 | Manufacturer reserved for LTpowerPlay. | R/W Word | Υ | Reg | | Υ | NA | | USER_DATA_02 | 0xB2 | OEM reserved. Typically used for part serialization. | R/W Word | N | Reg | | Y | NA | | USER_DATA_03 | 0xB3 | A EEPROM word available for the user. | R/W Word | Υ | Reg | | Υ | 0x0000 | | USER_DATA_04 | 0xB4 | A EEPROM word available for the user. | R/W Word | N | Reg | | Υ | 0x0000 | # USER\_DATA\_00 through USER\_DATA\_04 These commands are non-volatile memory locations for customer storage. The customer has the option to write any value to the USER\_DATA\_nn at any time. However, the LTpowerPlay software and contract manufacturers use some of these commands for inventory control. Modifying the reserved USER\_DATA\_nn commands may lead to undesirable inventory control and incompatibility with these products. These commands have 2 data bytes and are in register format. #### **IDENTIFICATION** | COMMAND NAME | CMD CODE | DESCRIPTION | TYPE | PAGED | DATA<br>Format | UNITS | EEPROM | DEFAULT<br>VALUE | |----------------|----------|-----------------------------------------------------------------------------|----------|-------|----------------|-------|--------|------------------| | PMBUS_REVISION | 0x98 | PMBus revision supported by this device.<br>Current revision is 1.2. | R Byte | N | Reg | | FS | 0x22 | | CAPABILITY | 0x19 | Summary of PMBus optional communication protocols supported by this device. | R Byte | N | Reg | | | 0xB0 | | MFR_ID | 0x99 | The manufacturer ID of the LTC3886 in ASCII. | R String | N | ASC | | | LTC | | MFR_MODEL | 0x9A | Manufacturer part number in ASCII. | R String | N | ASC | | | LTC3886 | | MFR_SPECIAL_ID | 0xE7 | Manufacturer code representing the LTC3886. | R Word | N | Reg | | | 0x460X | ### PMBus\_REVISION The PMBUS\_REVISION command indicates the revision of the PMBus to which the device is compliant. The LTC3886 is PMBus Version 1.2 compliant in both Part I and Part II. This read-only command has one data byte. ### **CAPABILITY** This command provides a way for a host system to determine some key capabilities of a PMBus device. The LTC3886 supports packet error checking, 400kHz bus speeds, and ALERT pin. This read-only command has one data byte. ## MFR ID The MFR\_ID command indicates the manufacturer ID of the LTC3886 using ASCII characters. This read-only command is in block format. ### MFR MODEL The MFR\_MODEL command indicates the manufacturer's part number of the LTC3886 using ASCII characters. This read-only command is in block format. ### MFR\_SPECIAL\_ID The 16-bit word representing the part name and revision. 0x46 denotes the part is an LTC3886, XX is adjustable by the manufacturer. This read-only command has two data bytes. #### **FAULT WARNING AND STATUS** | COMMAND NAME | CMD CODE | DESCRIPTION | ТҮРЕ | PAGED | FORMAT | UNITS | EEPROM | DEFAULT<br>Value | |----------------------|----------|----------------------------------------------------------------------|-----------|-------|--------|-------|--------|--------------------| | CLEAR_FAULTS | 0x03 | Clear any fault bits that have been set. | Send Byte | N | | | | NA | | SMBALERT_MASK | 0x1B | Mask activity. | Block R/W | Υ | Reg | | Y | See CMD<br>Details | | MFR_CLEAR_PEAKS | 0xE3 | Clears all peak values. | Send Byte | N | | | | NA | | STATUS_BYTE | 0x78 | One byte summary of the unit's fault condition. | R/W Byte | Υ | Reg | | | NA | | STATUS_WORD | 0x79 | Two byte summary of the unit's fault condition. | R/W Word | Υ | Reg | | | NA | | STATUS_VOUT | 0x7A | Output voltage fault and warning status. | R/W Byte | Υ | Reg | | | NA | | STATUS_IOUT | 0x7B | Output current fault and warning status. | R/W Byte | Υ | Reg | | | NA | | STATUS_INPUT | 0x7C | Input supply fault and warning status. | R/W Byte | N | Reg | | | NA | | STATUS_ TEMPERATURE | 0x7D | External temperature fault and warning status for READ_TEMERATURE_1. | R/W Byte | Υ | Reg | | | NA | | STATUS_CML | 0x7E | Communication and memory fault and warning status. | R/W Byte | N | Reg | | | NA | | STATUS_MFR_ SPECIFIC | 0x80 | Manufacturer specific fault and state information. | R/W Byte | Υ | Reg | | | NA | | MFR_PADS | 0xE5 | Digital status of the I/O pads. | R Word | N | Reg | | | NA | | MFR_COMMON | 0xEF | Manufacturer status bits that are common across multiple LTC chips. | R Byte | N | Reg | | | NA | #### **CLEAR FAULTS** The CLEAR\_FAULTS command is used to clear any fault bits that have been set. This command clears all bits in all status commands simultaneously. At the same time, the device negates (clears, releases) its ALERT pin signal output if the device is asserting the ALERT pin signal. If the fault is still present when the bit is cleared, the fault bit will remain set and the host notified by asserting the ALERT pin low. CLEAR\_FAULTS can take up to 10µs to process. If a fault occurs within that time frame it may be cleared before the status register is set. This write-only command has no data bytes. The CLEAR\_FAULTS does not cause a unit that has latched off for a fault condition to restart. Units that have shut down for a fault condition are restarted when: - The output is commanded through the RUN pin, the OPERATION command, or the combined action of the RUN pin and OPERATION command, to turn off and then to turn back on, or - MFR\_RESET command is issued. - Bias power is removed and reapplied to the integrated circuit # SMBALERT\_MASK The SMBALERT\_MASK command can be used to prevent a particular status bit or bits from asserting ALERT as they are asserted. Figure 47 shows an example of the Write Word format used to set an ALERT mask, in this case without PEC. The bits in the mask byte align with bits in the specified status register. For example, if the STATUS\_TEMPERATURE command code is sent in the first data byte, and the mask byte contains 0x40, then a subsequent External Overtemperature Warning would still set bit 6 of STATUS\_TEMPERATURE but not assert ALERT. All other supported STATUS\_TEMPERATURE bits would continue to assert ALERT if set. Figure 48 shows an example of the Block Write – Block Read Process Call protocol used to read back the present state of any supported status register, again without PEC. SMBALERT\_MASK cannot be applied to STATUS\_BYTE, STATUS\_WORD, MFR\_COMMON or MFR\_PADS\_LTC3886. Factory default masking for applicable status registers is shown below. Providing an unsupported command code to SMBALERT\_MASK will generate a CML for Invalid/Unsupported Data. #### SMBALERT MASK Default Setting: (Refer Also to Figure 2) | | ····=···=···=····=····=···· | | | | | | | | |--------------------|-----------------------------|-------------|--|--|--|--|--|--| | STATUS RESISTER | ALERT Mask Value | MASKED BITS | | | | | | | | STATUS_VOUT | 0x00 | None | | | | | | | | STATUS_IOUT | 0x00 | None | | | | | | | | STATUS_TEMPERATURE | 0x00 | None | | | | | | | Figure 47. Example of Setting SMBALERT MASK Figure 48. Example of Reading SMBALERT MASK | STATUS_CML | 0x00 | None | |---------------------|------|----------------------------------------------------------------------------| | STATUS_INPUT | 0x00 | None | | STATUS_MFR_SPECIFIC | 0x11 | Bit 4 (internal PLL unlocked), bit 0 (FAULT pulled low by external device) | #### MFR CLEAR PEAKS The MFR\_CLEAR\_PEAKS command clears the MFR\_\*\_PEAK data values. A MFR\_RESET command will also clear the MFR \* PEAK data values. This write-only command has no data bytes. #### STATUS BYTE The STATUS\_BYTE command returns one byte of information with a summary of the most critical faults. This is the lower byte of the status word. LINEAR TECHNOLOGY 38861 ## **STATUS\_BYTE Message Contents:** | BIT | STATUS BIT NAME | MEANING | | |-----|-------------------|------------------------------------------------------------------------------------------------------------------------------------|--| | 7* | BUSY | fault was declared because the LTC3886 was unable to respond. | | | 6 | OFF | This bit is set if the channel is not providing power to its output, regardless of the reason, including simply not being enabled. | | | 5 | VOUT_OV | An output overvoltage fault has occurred. | | | 4 | IOUT_OC | An output overcurrent fault has occurred. | | | 3 | VIN_UV | Not supported (LTC3886 returns 0). | | | 2 | TEMPERATURE | A temperature fault or warning has occurred. | | | 1 | CML | A communications, memory or logic fault has occurred. | | | 0* | NONE OF THE ABOVE | A fault Not listed in bits[7:1] has occurred. | | <sup>\*</sup>ALERT can be asserted if either of these bits is set. They may be cleared by writing a 1 to their bit position in the STATUS\_BYTE, in lieu of a CLEAR\_FAULTS command. This command has one data byte. # STATUS\_WORD The STATUS\_WORD command returns a two-byte summary of the channel's fault condition. The low byte of the STATUS\_WORD is the same as the STATUS\_BYTE command. # STATUS\_WORD High Byte Message Contents: | BIT | STATUS BIT NAME | WEANING | | |-----|------------------|----------------------------------------------------------|--| | 15 | V <sub>OUT</sub> | n output voltage fault or warning has occurred. | | | 14 | l <sub>out</sub> | An output current fault or warning has occurred. | | | 13 | INPUT | An input voltage fault or warning has occurred. | | | 12 | MFR_SPECIFIC | A fault or warning specific to the LTC3886 has occurred. | | | 11 | POWER_GOOD# | The POWER_GOOD state is false if this bit is set. | | | 10 | FANS | Not supported (LTC3886 returns 0). | | | 9 | OTHER | Not supported (LTC3886 returns 0). | | | 8 | UNKNOWN | Not supported (LTC3886 returns 0). | | If any of the bits in the upper byte are set, NONE\_OF\_THE\_ABOVE is asserted. This command has two data bytes. # STATUS VOUT The STATUS\_VOUT command returns one byte of V<sub>OUT</sub> status information. ### STATUS\_VOUT Message Contents: | BIT | MEANING | | | | | |-----|----------------------------------------|--|--|--|--| | 7 | V <sub>OUT</sub> overvoltage fault. | | | | | | 6 | V <sub>OUT</sub> overvoltage warning. | | | | | | 5 | V <sub>OUT</sub> undervoltage warning. | | | | | | 4 | V <sub>OUT</sub> undervoltage fault. | | | | | | 3 | V <sub>OUT</sub> max warning. | | | | | | 2 | TON max fault. | | | | | | 1 | TOFF max fault. | | | | | | 0 | Not supported (LTC3886 returns 0). | | | | | 3886 The user is permitted to write a 1 to any bit in this command to clear a specific fault. This permits the user to clear status by means other than using the CLEAR\_FAULTS command. Any supported fault bit in this command will initiate an ALERT event. This command has one data byte. # STATUS\_IOUT The STATUS\_IOUT command returns one byte of I<sub>OUT</sub> status information. #### **STATUS IOUT Message Contents:** | BIT | MEANING | | | |-----|---------------------------------------|--|--| | 7 | I <sub>OUT</sub> overcurrent fault. | | | | 6 | Not supported (LTC3886 returns 0). | | | | 5 | I <sub>OUT</sub> overcurrent warning. | | | | 4:0 | Not supported (LTC3886 returns 0). | | | The user is permitted to write a 1 to any bit in this command to clear a specific fault. This permits the user to clear status by means other than using the CLEAR\_FAULTS command. Any supported fault bit in this command will initiate an ALERT event. This command has one data byte. ## STATUS INPUT The STATUS\_INPUT command returns one byte of V<sub>IN</sub> (VINSNS) status information. # **STATUS INPUT Message Contents:** | • • • | ·····o···· o · ····o-ogo o ····o | | | | | | |-------|---------------------------------------------|--|--|--|--|--| | BIT | MEANING | | | | | | | 7 | V <sub>IN</sub> overvoltage fault. | | | | | | | 6 | Not supported (LTC3886 returns 0). | | | | | | | 5 | V <sub>IN</sub> undervoltage warning. | | | | | | | 4 | Not supported (LTC3886 returns 0). | | | | | | | 3 | Unit off for insufficient V <sub>IN</sub> . | | | | | | | 2 | Not supported (LTC3886 returns 0). | | | | | | | 1 | I <sub>IN</sub> overcurrent warning. | | | | | | | 0 | Not supported (LTC3886 returns 0). | | | | | | The user is permitted to write a 1 to any bit in this command to clear a specific fault. This permits the user to clear status by means other than using the CLEAR\_FAULTS command. Any supported fault bit in this command will initiate an ALERT event. Bit 3 of this command is not latched and will not generate an ALERT even if it is set. This command has one data byte. LINEAR ### STATUS TEMPERATURE The STATUS\_TEMPERATURE commands returns one byte with status information on temperature. This is a paged command and is related to the respective READ\_TEMPERATURE\_1 value. #### STATUS TEMPERATURE Message Contents: | BIT | MEANING | | | | |-----|------------------------------------|--|--|--| | 7 | External overtemperature fault. | | | | | 6 | External overtemperature warning. | | | | | 5 | Not supported (LTC3886 returns 0). | | | | | 4 | External undertemperature fault. | | | | | 3:0 | Not supported (LTC3886 returns 0). | | | | The user is permitted to write a 1 to any bit in this command to clear a specific fault. This permits the user to clear status by means other than using the CLEAR\_FAULTS command. This command has one data byte. ## STATUS CML The STATUS\_CML command returns one byte of status information on received commands, internal memory and logic. # STATUS\_CML Message Contents: | 01/1100_0 | TATOO_OINE INCOOLIGE CONTOINE. | | | | | | |-----------|------------------------------------------|--|--|--|--|--| | BIT | MEANING | | | | | | | 7 | Invalid or unsupported command received. | | | | | | | 6 | Invalid or unsupported data received. | | | | | | | 5 | Packet error check failed. | | | | | | | 4 | Memory fault detected. | | | | | | | 3 | Processor fault detected. | | | | | | | 2 | Reserved (LTC3886 returns 0). | | | | | | | 1 | Other communication fault. | | | | | | | 0 | Other memory or logic fault. | | | | | | | | | | | | | | If either bit 3 or bit 4 of this command is set, a serious and significant internal error has been detected. Continued operation of the part is not recommended if these bits are continuously set. The user is permitted to write a 1 to any bit in this command to clear a specific fault. This permits the user to clear status by means other than using the CLEAR\_FAULTS command. Any supported fault bit in this command will initiate an ALERT event. # STATUS\_MFR\_SPECIFIC The STATUS\_MFR\_SPECIFIC commands returns one byte with the manufacturer specific status information. The format for this byte is: | BIT | MEANING | |-----|--------------------------------------------| | 7 | Internal Temperature Fault Limit Exceeded. | | 6 | Internal Temperature Warn Limit Exceeded. | | 5 | Factory Trim Area EEPROM CRC Fault. | | 4 | PLL is Unlocked | | 3 | Fault Log Present | | 2 | V <sub>DD33</sub> UV or OV Fault | | 0 | FAULT Pin Asserted Low by External Device | If any of these bits are set, the MFR bit in the STATUS\_WORD will be set, and ALERT may be asserted. The user is permitted to write a 1 to any bit in this command to clear a specific fault. This permits the user to clear status by means other than using the CLEAR\_FAULTS command. However, the fault log present bit can only be cleared by issuing the MFR\_FAULT\_LOG\_CLEAR command. Any supported fault bit in this command will initiate an $\overline{\text{ALERT}}$ event. This command has one data byte. ### MFR PADS This command provides the user a means of directly reading the digital status of the I/O pins of the device. The bit assignments of this command are as follows: | BIT | ASSIGNED DIGITAL PIN | |-----|-----------------------------------------------------------------------------------------------------------------------| | 15 | V <sub>DD33</sub> OV Fault | | 14 | V <sub>DD33</sub> UV Fault | | 13 | Reserved | | 12 | Reserved | | 11 | ADC Values Invalid, Occurs During Start-Up. May Occur Briefly on Current Measurement Channels During Normal Operation | | _10 | SYNC clocked by external device (when LTC3886 configured to drive SYNC pin) | | 9 | Channel 1 Power Good | | 8 | Channel 0 Power Good | | _ 7 | LTC3886 Driving RUN1 Low | | 6 | LTC3886 Driving RUN0 Low | | 5 | RUN1 Pin State | | 4 | RUNO Pin State | | 3 | LTC3886 Driving FAULT1 Low | | 2 | LTC3886 Driving FAULTO Low | | 1 | FAULT1 Pin State | | 0 | FAULTO Pin State | A 1 indicates the condition is true. This read-only command has two data bytes. # MFR\_COMMON The MFR\_COMMON command contains bits that are common to all LTC digital power and telemetry products. | BIT | MEANING | | | |-----|-----------------------------------|--|--| | 7 | Chip Not Driving ALERT Low | | | | 6 | LTC3886 Not Busy | | | | 5 | Calculations Not Pending | | | | 4 | LTC3886 Outputs Not in Transition | | | | 3 | EEPROM Initialized | | | | 2 | Reserved | | | | 1 | SHARE_CLK Timeout | | | | 0 | WP Pin Status | | | This read-only command has one data byte. # **TELEMETRY** | COMMAND NAME | CMD<br>CODE | DESCRIPTION | ТҮРЕ | PAGED | FORMAT | UNITS | EEPROM | DEFAULT<br>Value | |------------------------|---------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|----------|-------|--------|-------|--------|------------------| | READ_VIN | 0x88 | Measured input supply voltage. | R Word | N | L11 | V | | NA | | READ_IIN | 0x89 | Measured input supply current. | R Word | N | L11 | Α | | NA | | READ_VOUT | 0x8B | Measured output voltage. | R Word | Υ | L16 | V | | NA | | READ_IOUT | 0x8C | Measured output current. | R Word | Υ | L11 | Α | | NA | | READ_TEMPERATURE_1 | 0x8D | External diode junction temperature. This is the value used for all temperature related processing, including IOUT_CAL_GAIN. | R Word | Y | L11 | С | | NA | | READ_TEMPERATURE_2 | 0x8E | Internal junction temperature. Does not affect any other commands. | R Word | N | L11 | С | | NA | | READ_FREQUENCY | 0x95 | Measured PWM switching frequency. | R Word | Υ | L11 | kHz | | NA | | READ_POUT | 0x96 | Calculated output power. | R Word | Υ | L11 | W | | NA | | READ_PIN | 0x97 | Calculated input power. | R Word | N | L11 | W | | NA | | MFR_IOUT_PEAK | 0xD7 | Report the maximum measured value of READ_IOUT since last MFR_CLEAR_PEAKS. | R Word | Υ | L11 | А | | NA | | MFR_ADC_CONTROL | 0xD8 | ADC telemetry parameter selected for repeated fast ADC read back | R/W Byte | N | Reg | | | 0x00 | | MFR_VOUT_PEAK | 0xDD | Maximum measured value of READ_VOUT since last MFR_CLEAR_PEAKS. | R Word | Y | L16 | V | | NA | | MFR_VIN_PEAK | 0xDE | Maximum measured value of READ_VIN since last MFR_CLEAR_PEAKS. | R Word | N | L11 | V | | NA | | | | Maximum measured value of external Temperature (READ_TEMPERATURE_1) since last MFR_CLEAR_PEAKS. | R Word | Y | L11 | С | | NA | | MFR_READ_IIN_PEAK | | R Word | N | L11 | А | | NA | | | MFR_READ_ICHIP | R_READ_ICHIP 0xE4 Measured current used by the LTC3886. | | R Word | N | L11 | Α | | NA | | MFR_TEMPERATURE_2_PEAK | | R Word | N | L11 | С | | NA | | ### READ VIN The READ\_VIN command returns the measured $V_{IN}$ pin voltage, in volts added to READ\_ICHIP • MFR\_RVIN. This compensates for the IR voltage drop across the $V_{IN}$ filter element due to the supply current of the LTC3886. This read-only command has two data bytes and is formatted in Linear 5s 11s format. #### READ VOUT The READ\_VOUT command returns the measured output voltage in the same format as set by the VOUT\_MODE command. This read-only command has two data bytes and is formatted in Linear\_16u format. ## READ IIN The READ\_IIN command returns the input current, in Amperes, as measured across the input current sense resistor (see also MFR\_IIN\_CAL\_GAIN). This read-only command has two data bytes and is formatted in Linear\_5s\_11s format. ## READ IOUT The READ IOUT command returns the average output current in amperes. The IOUT value is a function of: - a) the differential voltage measured across the I<sub>SENSE</sub> pins - b) the IOUT\_CAL\_GAIN value - c) the MFR\_IOUT\_CAL\_GAIN\_TC value, and - d) READ TEMPERATURE 1 value - e) The MFR\_TEMP\_1\_GAIN and the MFR\_TEMP\_1\_OFFSET This read-only command has two data bytes and is formatted in Linear\_5s\_11s format. # READ TEMPERATURE 1 The READ\_TEMPERATURE\_1 command returns the temperature, in degrees Celsius, of the external sense element. This read-only command has two data bytes and is formatted in Linear\_5s\_11s format. ### READ TEMPERATURE 2 The READ\_TEMPERATURE\_2 command returns the LTC3886's die temperature, in degrees Celsius, of the internal sense element. This read-only command has two data bytes and is formatted in Linear\_5s\_11s format. ### READ FREQUENCY The READ FREQUENCY command is a reading of the PWM switching frequency in kHz. This read-only command has 2 data bytes and is formatted in Linear\_5s\_11s format. # READ\_POUT The READ\_POUT command is a reading of the DC/DC converter output power in Watts. POUT is calculated based on the most recent correlated output voltage and current reading. This read-only command has 2 data bytes and is formatted in Linear\_5s\_11s format. / LINEAR ### READ PIN The READ\_PIN command is a reading of the DC/DC converter input power in Watts. PIN is calculated based on the most recent input voltage and current reading. This read-only command has 2 data bytes and is formatted in Linear 5s 11s format. ## MFR\_IOUT\_PEAK The MFR\_IOUT\_PEAK command reports the highest current, in amperes, reported by the READ\_IOUT measurement. This command is cleared using the MFR\_CLEAR\_PEAKS command. This read-only command has two data bytes and is formatted in Linear\_5s\_11s format. ### MFR ADC CONTROL The MFR\_ADC\_CONTROL command determines the ADC read back selection. A default value of 0 in the command runs the standard telemetry loop with all parameters updated in a round robin fashion with a typical latency of 100ms. The user can command a non-zero value to monitored a single parameter with an approximate update rate of 8ms. This command has a latency of up to 2 ADC conversions or approximately 16ms (external temperature conversions may have a latency of up to 3 ADC conversion or approximately 24ms). It is recommended the part remain in standard telemetry mode except for special cases where fast ADC updates of a single parameter is required. The part should be commanded to monitor the desired parameter for a limited period of time (less then 1 second) then set the command back to standard round robin mode. If this command is set to any value except standard round robin telemetry (0) all warnings and faults associated with telemetry other than the selected parameter are effectively disabled and voltage servoing is disabled. When round robin is reasserted, all warnings and faults and servo mode are re-enabled. | COMMANDED VALUE | TELEMETRY COMMAND NAME | DESCRIPTION | |-----------------|------------------------|----------------------------------------| | 0x0F | | Reserved | | 0x0E | | Reserved | | 0x0D | | Reserved | | 0x0C | READ_TEMPERATURE_1 | Channel 1 external temperature | | 0x0B | | Reserved | | 0x0A | READ_IOUT | Channel 1 measured output current | | 0x09 | READ_VOUT | Channel 1 measured output voltage | | 0x08 | READ_TEMPERATURE_1 | Channel 0 external temperature | | 0x07 | | Reserved | | 0x06 | READ_IOUT | Channel 0 measured output current | | 0x05 | READ_VOUT | Channel 0 measured output voltage | | 0x04 | READ_TEMPERATURE_2 | Internal junction temperature | | 0x03 | READ_IIN | Measured input supply current | | 0x02 | MFR_READ_ICHIP | Measured supply current of the LTC3886 | | 0x01 | READ_VIN | Measured input supply voltage | | 0x00 | | Standard ADC round robin telemetry | If a reserved command value is entered, the telemetry will default to Internal IC Temperature and issue a CML fault. CML faults will continue to be issued by the LTC3886 until a valid command value is entered. The accuracy of the measured input supply voltage is only guaranteed if the MFR\_ADC\_CONTROL command is set to standard round robin telemetry. This write-only command has 1 data byte and is formatted in register format. # MFR\_VOUT\_PEAK The MFR\_VOUT\_PEAK command reports the highest voltage, in volts, reported by the READ\_VOUT measurement. This command is cleared using the MFR CLEAR PEAKS command. This read-only command has two data bytes and is formatted in Linear\_16u format. #### MFR VIN PEAK The MFR\_VIN\_PEAK command reports the highest voltage, in volts, reported by the READ\_VIN measurement. This command is cleared using the MFR CLEAR PEAKS command. This read-only command has two data bytes and is formatted in Linear\_5s\_11s format. ## MFR\_TEMPERATURE\_1\_PEAK The MFR\_TEMPERATURE\_1\_PEAK command reports the highest temperature, in degrees Celsius, reported by the READ\_TEMPERATURE\_1 measurement. This command is cleared using the MFR\_CLEAR\_PEAKS command. This read-only command has two data bytes and is formatted in Linear\_5s\_11s format. #### MFR READ IIN PEAK The MFR\_READ\_IIN\_PEAK command reports the highest current, in Amperes, reported by the READ\_IIN measurement. This command is cleared using the MFR\_CLEAR\_PEAKS command. This command has two data bytes and is formatted in Linear\_5s\_11s format. # MFR\_READ\_ICHIP The MFR READ ICHIP command returns the measured input current, in Amperes, used by the LTC3886. This command has two data bytes and is formatted in Linear\_5s\_11s format. ### MFR TEMPERATURE 2 PEAK The MFR\_TEMPERATURE\_2\_PEAK command reports the highest temperature, in degrees Celsius, reported by the READ TEMPERATURE 2 measurement. This command is cleared using the MFR CLEAR PEAKS command. This read-only command has two data bytes and is formatted in Linear\_5s\_11s format. ### **EEPROM MEMORY COMMANDS** ### Store/Restore | COMMAND NAME | CMD<br>CODE | DESCRIPTION | ТҮРЕ | PAGED | FORMAT | UNITS | EEPROM | DEFAULT<br>VALUE | |----------------------|-------------|------------------------------------------------|-----------|-------|--------|-------|--------|------------------| | STORE_USER_ALL | 0x15 | Store user operating memory to EEPROM. | Send Byte | N | | | | NA | | RESTORE_USER_ALL | 0x16 | Restore user operating memory from EEPROM. | Send Byte | N | | | | NA | | MFR_COMPARE_USER_ALL | 0xF0 | Compares current command contents with EEPROM. | Send Byte | N | | | | NA | 3886 ### STORE USER ALL The STORE\_USER\_ALL command instructs the PMBus device to copy the non-volatile user contents of the Operating Memory to the matching locations in the non-volatile User EEPROM memory. Executing this command if the die temperature exceeds 85°C or is below 0°C is not recommended and the data retention of 10 years cannot be guaranteed. If the die temperature exceeds 130°C, the STORE\_USER\_ALL command is disabled. The command is re-enabled when the IC temperature drops below 125°C. Communication with the LTC3886 and programming of the EEPROM can be initiated when VDD33 is available and VIN is not applied. To enable the part in this state, using global address 0x5B write MFR\_EE\_UNLOCK to 0x2B followed by 0xC4. The LTC3886 will now communicate normally, and the project file can be updated. To write the updated project file to the EEPROM issue a STORE\_USER\_ALL command. When VIN is applied, a MFR\_RESET must be issued to allow the PWM to be enabled and valid ADCs to be read. This write-only command has no data bytes. ### RESTORE USER ALL The RESTORE\_USER\_ALL command instructs the PMBus device to copy the contents of the non-volatile User memory to the matching locations in the Operating Memory. The values in the Operating Memory are overwritten by the value retrieved from the User commands. The LTC3886 ensures both channels are off, loads the operating memory from the internal EEPROM, clears all faults, reads the resistor configuration pins, and then performs a soft-start of both PWM channels if applicable. STORE\_USER\_ALL, MFR\_COMPARE\_USER\_ALL and RESTORE\_USER\_ALL commands are disabled if the die exceeds 130°C and are not re-enabled until the die temperature drops below 125°C. This write-only command has no data bytes. ### MFR COMPARE USER ALL The MFR\_COMPARE\_USER\_ALL command instructs the PMBus device to compare current command contents with what is stored in non-volatile memory. If the compare operation detects differences, a CML fault will be generated. This write-only command has no data bytes. # **Fault Logging** | COMMAND NAME | CMD CODE | DESCRIPTION | TYPE | PAGED | DATA<br>Format | UNITS | EEPROM | DEFAULT<br>VALUE | |----------------------|----------|---------------------------------------------------------|-----------|-------|----------------|-------|--------|------------------| | MFR_FAULT_LOG | 0xEE | Fault log data bytes. | R Block | N | CF | | Υ | NA | | MFR_FAULT_LOG_ STORE | 0xEA | Command a transfer of the fault log from RAM to EEPROM. | Send Byte | N | | | | NA | | MFR_FAULT_LOG_CLEAR | 0xEC | Initialize the EEPROM block reserved for fault logging. | Send Byte | N | | | | NA | #### MFR FAULT LOG The MFR\_FAULT\_LOG command allows the user to read the contents of the FAULT\_LOG after the first fault occurrence since the last MFR\_FAULT\_LOG\_CLEAR command was written. The contents of this command are stored in non-volatile memory, and are cleared by the MFR\_FAULT\_LOG\_CLEAR command. The length and content of this command are listed in Table 13. If the user accesses the MFR\_FAULT\_LOG command and no fault log is present, the command will return a data length of 0. If a fault log is present, the MFR\_FAULT\_LOG will return a block of data 147 bytes long. If a fault occurs within the first second of applying power, some of the earlier pages in the fault log may not contain valid data. NOTE: The approximate transfer time for this command is 3.4ms using a 400kHz clock. This read-only command is in block format. # MFR FAULT LOG STORE The MFR\_FAULT\_LOG\_STORE command forces the fault log operation to be written to EEPROM just as if a fault event occurred. This command will set bit 3 of the STATUS\_MFR\_SPECIFIC fault if bit 7 "Enable Fault Logging" is set in the MFR\_CONFIG\_ALL\_LTC3886 command. If the die temperature exceeds 130°C, the MFR\_FAULT\_LOG\_STORE command is disabled until the IC temperature drops below 125°C. This write-only command has no data bytes. Table 13. Fault Logging This table outlines the format of the block data from a read block data of the MFR\_FAULT\_LOG command. | Data Format Definitions | | | | LIN 11 = PMBus = Rev 1.1, Part 2, section 7.1 | | | | |-------------------------|---------|----------------|----------|-----------------------------------------------------------------------------|--|--|--| | | | | | LIN 16 = PMBus Rev 1.1, Part 2, section 8. Mantissa portion only | | | | | | | | | BYTE = 8 bits interpreted per definition of this command | | | | | DATA | BITS | DATA<br>FORMAT | BYTE NUM | BLOCK READ COMMAND | | | | | Block Length | | BYTE | 147 | The MFR_FAULT_LOG command is a fixed length of 147 bytes | | | | | | | | | The block length will be zero if a data log event has not been captured | | | | | HEADER INFORMATION | | | | | | | | | Fault Log Preface | [7:0] | ASC | 0 | Returns LTxx beginning at byte 0 if a partial or complete fault log exists. | | | | | | [7:0] | | 1 | Word xx is a factory identifier that may vary part to part. | | | | | | [15:8] | Reg | 2 | | | | | | | [7:0] | | 3 | | | | | | Fault Source | [7:0] | Reg | 4 | Refer to Table 13a. | | | | | MFR_REAL_TIME | [7:0] | Reg | 5 | 48 bit share-clock counter value when fault occurred (200µs resolution). | | | | | | [15:8] | | 6 | | | | | | | [23:16] | | 7 | | | | | | | [31:24] | | 8 | | | | | | | [39:32] | | 9 | | | | | | | [47:40] | | 10 | | | | | | MFR_VOUT_PEAK (PAGE 0) | [15:8] | L16 | 11 | Peak READ_VOUT on Channel 0 since last power-on or CLEAR_PEAKS command. | | | | | | [7:0] | | 12 | | | | | | MFR_VOUT_PEAK (PAGE 1) | [15:8] | L16 | 13 | Peak READ_VOUT on Channel 1 since last power-on or CLEAR_PEAKS command. | | | | | | [7:0] | | 14 | | | | | | MFR_IOUT_PEAK (PAGE 0) | [15:8] | L11 | 15 | Peak READ_IOUT on Channel 0 since last power-on or CLEAR_PEAKS command. | | | | | | [7:0] | | 16 | | | | | LINEAR 3886 | MFR_IOUT_PEAK (PAGE 1) | [15:8] | L11 | 17 | Peak READ_IOUT on Channel 1 since last power-on or CLEAR_PEAKS command. | |------------------------------------------------|--------------|--------|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | [7:0] | 1 | 18 | | | MFR_VIN_PEAK | [15:8] | L11 | 19 | Peak READ_VIN since last power-on or CLEAR_PEAKS command. | | | [7:0] | | 20 | | | READ_TEMPERATURE1 (PAGE 0) | [15:8] | L11 | 21 | External temperature sensor 0 during last event. | | | [7:0] | ] | 22 | | | READ_TEMPERATURE1 (PAGE 1) | [15:8] | L11 | 23 | External temperature sensor 1 during last event. | | | [7:0] | | 24 | | | READ_TEMPERATURE2 | [15:8] | L11 | 25 | LTC3886 die temperature sensor during last event. | | | [7:0] | | 26 | | | CYCLICAL DATA | | | | | | EVENT n<br>(Data at Which Fault Occurred; Most | Recent Data) | | | Event "n" represents one complete cycle of ADC reads through the MUX at time of fault. Example: If the fault occurs when the ADC is processing step 15, it will continue to take readings through step 25 and then store the header and all 6 event pages to EEPROM | | READ_VOUT (PAGE 0) | [15:8] | LIN 16 | 27 | | | | [7:0] | LIN 16 | 28 | | | READ_VOUT (PAGE 1) | [15:8] | LIN 16 | 29 | | | | [7:0] | LIN 16 | 30 | | | READ_IOUT (PAGE 0) | [15:8] | LIN 11 | 31 | | | | [7:0] | LIN 11 | 32 | | | READ_IOUT (PAGE 1) | [15:8] | LIN 11 | 33 | | | | [7:0] | LIN 11 | 34 | | | READ_VIN | [15:8] | LIN 11 | 35 | | | | [7:0] | LIN 11 | 36 | | | READ_IIN | [15:8] | LIN 11 | 37 | | | | [7:0] | LIN 11 | 38 | | | STATUS_VOUT (PAGE 0) | | BYTE | 39 | | | STATUS_VOUT (PAGE 1) | | BYTE | 40 | | | STATUS_WORD (PAGE 0) | [15:8] | WORD | 41 | | | | [7:0] | WORD | 42 | | | STATUS_WORD (PAGE 1) | [15:8] | WORD | 43 | | | | [7:0] | WORD | 44 | | | STATUS_MFR_SPECIFIC (PAGE 0) | | BYTE | 45 | | | STATUS_MFR_SPECIFIC (PAGE 1) | | BYTE | 46 | | | EVENT n-1 | | | | | | (data measured before fault was dete | | | | | | READ_VOUT (PAGE 0) | [15:8] | LIN 16 | 47 | | | | [7:0] | LIN 16 | 48 | | | READ_VOUT (PAGE 1) | [15:8] | LIN 16 | 49 | | | | [7:0] | LIN 16 | 50 | | | READ_IOUT (PAGE 0) | [15:8] | LIN 11 | 51 | | | | [7:0] | LIN 11 | 52 | | | | | 1 | | | |-------------------------------|--------|--------|----------|--| | READ_IOUT (PAGE 1) | [15:8] | LIN 11 | 53 | | | | [7:0] | LIN 11 | 54 | | | READ_VIN | [15:8] | LIN 11 | 55 | | | | [7:0] | LIN 11 | 56 | | | READ_IIN | [15:8] | LIN 11 | 57 | | | | [7:0] | LIN 11 | 58 | | | STATUS_VOUT (PAGE 0) | | BYTE | 59 | | | STATUS_VOUT (PAGE 1) | | BYTE | 60 | | | STATUS_WORD (PAGE 0) | [15:8] | WORD | 61 | | | | [7:0] | WORD | 62 | | | STATUS_WORD (PAGE 1) | [15:8] | WORD | 63 | | | | [7:0] | WORD | 64 | | | STATUS_MFR_SPECIFIC (PAGE 0) | | BYTE | 65 | | | STATUS_MFR_SPECIFIC (PAGE 1) | | BYTE | 66 | | | * | | | | | | * | | | | | | * | | | | | | EVENT n-5 | | I | 1 | | | (Oldest Recorded Data) | | | | | | READ_VOUT (PAGE 0) | [15:8] | LIN 16 | 127 | | | | [7:0] | LIN 16 | 128 | | | READ_VOUT (PAGE 1) | [15:8] | LIN 16 | 129 | | | | [7:0] | LIN 16 | 130 | | | READ_IOUT (PAGE 0) | [15:8] | LIN 11 | 131 | | | , , | [7:0] | LIN 11 | 132 | | | READ_IOUT (PAGE 1) | [15:8] | LIN 11 | 133 | | | , , | [7:0] | LIN 11 | 134 | | | READ_VIN | [15:8] | LIN 11 | 135 | | | | [7:0] | LIN 11 | 136 | | | READ_IIN | [15:8] | LIN 11 | 137 | | | _ | [7:0] | LIN 11 | 138 | | | STATUS_VOUT (PAGE 0) | [] | BYTE | 139 | | | STATUS_VOUT (PAGE 1) | | BYTE | 140 | | | STATUS_WORD (PAGE 0) | [15:8] | WORD | 141 | | | | [7:0] | WORD | 142 | | | STATUS_WORD (PAGE 1) | [15:8] | WORD | 143 | | | 01/1100_W011B (1/1d2 1) | [7:0] | WORD | 144 | | | STATUS_MFR_SPECIFIC (PAGE 0) | [1.0] | BYTE | 145 | | | STATUS_MFR_SPECIFIC (PAGE 1) | | - | <b>+</b> | | | STATUS_WIFN_SPECIFIC (PAGE I) | | BYTE | 146 | | Table 13a: Explanation of Position\_Fault Values | POSITION_FAULT VALUE | SOURCE OF FAULT LOG | |----------------------|----------------------------| | 0xFF | MFR_FAULT_LOG_STORE | | 0x00 | TON_MAX_FAULT Channel 0 | | 0x01 | VOUT_OV_FAULT Channel 0 | | 0x02 | VOUT_UV_FAULT Channel 0 | | 0x03 | IOUT_OC_FAULT Channel 0 | | 0x05 | TEMP_OT_FAULT Channel 0 | | 0x06 | TEMP_UT_FAULT Channel 0 | | 0x07 | VIN_OV_FAULT | | 0x0A | MFR_TEMPERATURE_2_OT_FAULT | | 0x10 | TON_MAX_FAULT Channel 1 | | 0x11 | VOUT_OV_FAULT Channel 1 | | 0x12 | VOUT_UV_FAULT Channel 1 | | 0x13 | IOUT_OC_FAULT Channel 1 | | 0x15 | OT_FAULT Channel 1 | | 0x16 | UT_FAULT Channel 1 | | 0x17 | VIN_OV_FAULT | | 0x1A | MFR_TEMPERATURE_2_OT_FAULT | | | | # MFR\_FAULT\_LOG\_CLEAR The MFR\_FAULT\_LOG\_CLEAR command will erase the fault log file stored values. It will also clear bit 3 in the STATUS\_MFR\_SPECIFIC command. After a clear is issued, the status can take up to 8ms to clear. This write-only command is send bytes. # **Block Memory Write/Read** | COMMAND NAME | CMD CODE | DESCRIPTION | TYPE | PAGED | DATA<br>FORMAT | UNITS | EEPROM | DEFAULT<br>VALUE | |---------------|----------|-------------------------------------------------------------------------------------------------------------|-------------|-------|----------------|-------|--------|------------------| | MFR_EE_UNLOCK | 0xBD | Unlock user EEPROM for access by MFR_EE_ERASE and MFR_EE_DATA commands. | R/W Byte | N | Reg | | | NA | | MFR_EE_ERASE | 0xBE | Initialize user EEPROM for bulk programming by MFR_EE_DATA. | R/W Byte | N | Reg | | | NA | | MFR_EE_DATA | 0xBF | Data transferred to and from EEPROM using sequential PMBus word reads or writes. Supports bulk programming. | R/W<br>Word | N | Reg | | | NA | All the EEPROM commands are disabled if the die temperature exceeds 130°C. EEPROM commands are re-enabled when the die temperature drops below 125°C. # MFR\_EE\_xxxx The MFR\_EE\_xxxx commands facilitate bulk programming of the LTC3886 internal EEPROM. Contact the factory for details. # TYPICAL APPLICATIONS High Efficiency 150kHz/5V and 12V Step-Down Converter with DCR Sense LINEAR # PACKAGE DESCRIPTION Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings. RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS APPLY SOLDER MASK TO AREAS THAT ARE NOT SOLDERED - DRAWING IS NOT A JEDEC PACKAGE OUTLINE DRAWING NOT TO SCALE 3. ALL DIMENSIONS ARE IN MILLIMETERS - 4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE - MOLD FLASH, MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.20mm ON ANY SIDE, IF PRESENT 5. EXPOSED PAD SHALL BE SOLDER PLATED - 6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE # TYPICAL APPLICATION # **RELATED PARTS** | PART NUMBER | DESCRIPTION | COMMENTS | |-----------------------|--------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LTC3870 | Polyphase Expander Step-Down Controller with Digital Power System Management | $V_{IN}$ Up to 60V, 0.5V $\leq$ $V_{OUT} \leq$ 14V, Very High Output Current, Accurate Current Sharing, Current Mode Applications | | LTM4676A | Dual 13A or Single 26A Step-Down DC/DC µModule<br>Regulator with Digital Power Management | $V_{IN}$ Up to 26.5V; 0.5V $\leq$ $V_{OUT}(\pm0.5\%) \leq$ 5.4V, $\pm2\%$ $I_{OUT}$ ADC Accuracy, Fault Logging, I <sup>2</sup> C/PMBus Interface, 16mm $\times$ 16mm $\times$ 5.01mm BGA Package | | LTC3887 | Dual Output Multiphase Step-Down DC/DC Controller with Digital Power System Management, 70ms Start-Up | $V_{IN}$ Up to 24V, 0.5V $\leq$ $V_{OUT0,1} \leq$ 5.5V, 70ms Start-Up, Analog Control Loop, I <sup>2</sup> C/PMBus Interface with EEPROM and 16-Bit ADC | | LTC3883/<br>LTC3883-1 | Single Phase Step-Down DC/DC Controller with Digital Power System Management | $V_{IN}$ Up to 24V, 0.5V $\leq$ $V_{OUT} \leq$ 5.5V, Input Current Sense Amplifier, I <sup>2</sup> C/PMBus Interface with EEPROM and 16-Bit ADC | | LTC3882 | Dual Output Multiphase Step-Down DC/DC Voltage<br>Mode Controller with Digital Power System Management | $V_{IN}$ Up to 38V, 0.5V $\leq$ $V_{OUT1,2} \leq$ 5.25V, $\pm$ 0.5% $V_{OUT}$ Accuracy I <sup>2</sup> C/PMBus Interface with EEPROM and 16-Bit ADC | | LTC3892/<br>LTC3892-1 | 60V, Low I <sub>O</sub> , Dual, 2-Phase Synchronous Step-Down DC/DC Controller | V <sub>IN</sub> Up to 60V, 0.8V ≤ V <sub>OUT</sub> ≤ 99%•V <sub>IN</sub> , 29μA Quiescent Current<br>Adjustable Gate Drive Voltage | | LTC2977 | 8-Channel Pubis Power System Manager Featuring<br>Accurate Output Voltage Measurement | Sequence and Supervise Eight Power Supplies<br>Margin or Trim Supplies to 0.25% Accuracy | Licensed under U.S. Patent 7000125 and other related patents worldwide.