

# AMD Mobile Serial VID Dual-Phase Fixed-Frequency Controller 


#### Abstract

General Description The MAX17009 is a 2-phase, step-down interleaved fixed-frequency controller for AMD's ${ }^{\circledR}$ serial VID interface (SVI) CPU core supplies. Power-on detection of the CPU configures the MAX17009 as two independent single-phase regulators for a dual CPU core application, or one high-current, dual-phase, combined-output regulator for a unified core application. A reference buffer output (NBV_BUF) sets the voltage-regulation level for a North Bridge (NB) regulator, completing the total CPU cores and NB power requirements. The MAX17009 is fully AMD SVI compliant. Output voltages are dynamically changed through a 2-wire serial interface, allowing the switching regulator and the reference buffer to be individually programmed to different voltages. A programmable slew-rate controller enables controlled transitions between VID codes, soft-start limits the inrush current, and soft-shutdown brings the output voltage back down to zero without any negative ring. Transient phase repeat improves the response of the fixed-frequency architecture. Independently programmable AC and DC droop and selectable offset improve stability and reduce the total output-capacitance requirement. A thermistor-based temperature sensor allows for a programmable thermal-fault output (VRHOT). The MAX17009 includes thermal-fault protection, undervoltage protection (UVP), and selectable output overvoltage protection (OVP). When any of these protection features detect a fault, the controller shuts down. True differential current sensing improves curwww. Drentheimitt lead-line accuracy, and current balance when operating in combined mode. The MAX17009 has an adjustable switching frequency, allowing 100 kHz to 1.2MHz per-phase operation.


> Applications
> Mobile AMD SVI Core Supply
> Multiphase CPU Core Supply
> Voltage-Positioned, Step-Down Converters
> Notebook/Desktop Computers

Pin Configuration appears at end of data sheet.

AMD is a registered trademark of Advanced Micro Devices, Inc.

Features

- Dual-Output, Fixed-Frequency, Core Supply Controller
- Separate or Combinable Outputs Detected at Power-Up
- Reference Buffer Output for NB Controller
- $\pm 0.4 \%$ Vout Accuracy Over Line, Load, and Temperature
- AMD SVI-Compliant Serial Interface
- 7-Bit On-Board DAC: 0 to +1.550V Output Adjust Range
- Dynamic Phase Selection Optimizes Active/Sleep Efficiency
- Transient Phase Repeat Reduces Output Capacitance
- True Out-of-Phase Operation Reduces Input Capacitance
- Integrated Boost Switches
- Programmable AC and DC Droop
- Programmable 100kHz to 1.2 MHz Switching Frequency
- Accurate Current Balance and Current Limit
- Adjustable Slew-Rate Control
- Power-Good (PWRGD) and Thermal-Fault (VRHOT) Outputs
- System Power-OK (PGD_IN) Input
- Drives Large Synchronous-Rectifier MOSFETs
- 4V to 26V Battery Input-Voltage Range
- Overvoltage, UndervoItage, and Thermal-Fault Protection
- Power Sequencing and Timing
- Soft-Startup and Soft-Shutdown
- < $1 \mu \mathrm{~A}$ Typical Shutdown Current

Ordering Information

| PART | TEMP RANGE | PIN- <br> PACKAGE | PKG <br> CODE |
| :---: | :---: | :--- | :---: |
| MAX17009GTL+ | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | $40 \mathrm{TQFN}-\mathrm{EP}^{*}$, <br> $5 \mathrm{~mm} \times 5 \mathrm{~mm}$ | T4055-1 |

+Denotes a lead-free package.
*EP = Exposed pad.

## AMD Mobile Serial VID Dual-Phase Fixed-Frequency Controller

## ABSOLUTE MAXIMUM RATINGS

| VDD1, VDD2, Vcc, Vddio to GND | -0.3V to +6V |
| :---: | :---: |
| PWRGD to GND | -0.3V to +6V |
| FBDC_, FBAC_, $\overline{\text { PRO }}$ to GND | -0.3V to ( $\left.\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}\right)$ |
| GNDS2, THRM, $\overline{\text { VRHOT }}$ to GND | -0.3V to +6V |
| CSP_, CSN_, ILIM to GND | -0.3V to +6V |
| SVC, SVD, PGD_IN to GND_ | -0.3V to +6V |
| NBV_BUF, $\overline{\text { NBSKP }}$ to GND | .-0.3V to (Vcc + 0.3V) |
| REF, OSC, TIME, OPTION to GND | .-0.3V to (VCC + 0.3V) |
| BST1, BST2 to GND | .........-0.3V to +36V |
| BST1 to VDD1 | -0.3V to +30V |
| BST2 to VDD2 | -0.3V to +30V |
| LX1 to BST1 | -6V to +0.3 V |
| X2 to BS | -6 V to +0.3 V |


| DH1 to LX1................................................ $.3 V ~ t o ~(V B S T 1 ~$ |
| :--- |$+0.3 \mathrm{~V}$ )

$\qquad$
Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS

(Circuit of Figure 2, $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~V}_{C C}=\mathrm{V}_{\mathrm{DD} 1}=\mathrm{V}_{\mathrm{DD} 2}=\overline{\mathrm{SHDN}}=\mathrm{PGD} \_I \mathrm{~N}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DDIO}}=1.8 \mathrm{~V}, \overline{\mathrm{PRO}}=\mathrm{OPTION}=\mathrm{GNDS}$ _NB $=\mathrm{GNDS}=$ GND_, FBDC_ $=$ FBAC_ $=C S P_{-}=C S N_{-}=1.2 \mathrm{~V}$, all DAC codes set to the 1.2 V code, $\mathbf{T}_{\mathbf{A}}=\mathbf{0}^{\circ} \mathbf{C}$ to $+\mathbf{8 5} 5^{\circ} \mathbf{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.)

|  | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | INPUT SUPPLIES |  |  |  |  |  |  |
| www.D | Input Voltage Range | VIN | Drain of external high-side MOSFET | 4 |  | 26 | V |
|  |  | VBIAS | $V_{C C}, V_{\text {DD1 }}, V_{\text {DD2 }}$ | 4.5 |  | 5.5 |  |
|  |  | VDDIO |  | 1.0 |  | 2.7 |  |
|  | VCC Undervoltage-Lockout Threshold | VuvLo | VCC rising 50mV typical hysteresis | 4.10 | 4.25 | 4.45 | V |
|  | VGGPower-On Reset Threshold | VCC | Falling edge, typical hysteresis $=1.1 \mathrm{~V}$, faults cleared and DL_ forced high when $V_{C C}$ falls below this level |  | 1.8 |  | V |
|  | VDDIO Undervoltage-Lockout Threshold |  | VDDIO rising 100 mV typical hysteresis | 0.7 | 0.8 | 0.9 | V |
|  | Quiescent Supply Current (VCC) | IcC | Skip mode, FBDC_ forced above their regulation points |  | 5 | 10 | mA |
|  | Quiescent Supply Currents (VDD1, VDD2) | IDD1, IDD2 | Skip mode, FBDC_ forced above their regulation points |  | 0.01 | 1 | $\mu \mathrm{A}$ |
|  | Quiescent Supply Current (VDDIO) | IDDIO |  |  | 10 | 25 | $\mu \mathrm{A}$ |
|  | Shutdown Supply Current (VCC) |  | $\overline{\text { SHDN }}=$ GND |  | 0.01 | 1 | $\mu \mathrm{A}$ |
|  | Shutdown Supply Currents (VDD1, VDD2) |  | $\overline{\text { SHDN }}=$ GND |  | 0.01 | 1 | $\mu \mathrm{A}$ |
|  | Shutdown Supply Current (VDDIO) |  | $\overline{\text { SHDN }}=$ GND |  | 0.01 | 1 | $\mu \mathrm{A}$ |
|  | Reference Voltage | $V_{\text {REF }}$ | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ to 5.5 V , no REF load | 1.986 | 2.000 | 2.014 | V |
|  | Reference Load Regulation |  | Sourcing: IREF $=0$ to $500 \mu \mathrm{~A}$ | -2 | -0.2 |  | mV |
|  |  |  | Sinking: IREF $=0$ to $-100 \mu \mathrm{~A}$ |  | 0.21 | 6.2 |  |
|  | REF Fault Lockout Voltage |  | Typical hysteresis $=85 \mathrm{mV}$ |  | 1.84 |  | V |

## AMD Mobile Serial VID Dual-Phase Fixed-Frequency Controller

## ELECTRICAL CHARACTERISTICS (continued)

(Circuit of Figure 2, $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{DD} 1}=\mathrm{V}_{\mathrm{DD} 2}=\overline{\mathrm{SHDN}}=\mathrm{PGD} \_I \mathrm{~N}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DDIO}}=1.8 \mathrm{~V}, \overline{\mathrm{PRO}}=\mathrm{OPTION}=\mathrm{GNDS} \_\mathrm{NB}=\mathrm{GNDS}-=$ GND_, FBDC_ $=$ FBAC_ $=C S P_{-}=C S N_{-}=1.2 \mathrm{~V}$, all DAC codes set to the 1.2 V code, $\mathbf{T}_{\mathbf{A}}=\mathbf{0}^{\circ} \mathbf{C}$ to $+\mathbf{8 5}{ }^{\circ} \mathbf{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.)

| PARAMETER | SYMBOL | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MAIN SMPS CONTROLLERS |  |  |  |  |  |  |  |
| DC Output-Voltage Accuracy (Note 1) | Vout | DAC codes from 0.8375 V to 1.5500 V |  | -0.4 |  | +0.4 | \% |
|  |  | DAC codes from 0.5000 V to 0.8250 V |  | -4 |  | +4 | mV |
|  |  | DAC codes below 0.4875 V |  | -10 |  | +10 |  |
| DC Load Regulation |  | Either SMPS, PWM mode, droop disabled, zero to full load |  | -0.1 |  |  | \% |
| Line-Regulation Error |  | Either SMPS, 4V < VIN < 26V |  | 0.03 |  |  | \%/V |
| GNDS_ Input Range | VGNDS_ | Separate mode |  | -200 |  | +200 | mV |
| GNDS_ Gain | Agnds_ | Separate: $\Delta$ V OUT $^{\text {J }}$ IVGNDS_, <br>  combined: $\Delta \mathrm{V}_{\text {OUT }} / \Delta \mathrm{V}_{\text {GNDS }}$, $-200 \mathrm{mV} \leq \mathrm{V}_{\mathrm{GNDS}} 1 \leq+200 \mathrm{mV}$ |  | 0.95 | 1.00 | 1.05 | V/V |
| GNDS_ Input Bias Current | IGNDS_ |  |  | -2 |  | +2 | $\mu \mathrm{A}$ |
| Combined-Mode Detection Threshold |  | GNDS2, detection after REFOK, latched, cleared by cycling $\overline{\text { SHDN }}$ |  | 0.7 | 0.8 | 0.9 | V |
| FBDC_ Input Bias Current | IfBDC0_ | CSP_ = CSN_ |  | -3 |  | +3 | $\mu \mathrm{A}$ |
| Switching-Frequency Accuracy | fosc | ROSC $=143 \mathrm{k} \Omega$ (fosc $=300 \mathrm{kHz}$ nominal) |  | -5 |  | +5 | \% |
|  |  | ROSC $=35.7 \mathrm{k} \Omega$ (fosc $=1.2 \mathrm{MHz}$ nominal) to $432 \mathrm{k} \Omega$ (fosc $=99 \mathrm{kHz}$ nominal) |  | -7.5 |  | +7.5 |  |
| Maximum Duty Factor | Dmax |  |  | 90 | 92 |  | \% |
| Minimum On-Time | tonmin |  |  |  |  | 175 | ns |
| $\begin{aligned} & \text { ptaSheet4U.com } \\ & \text { SMPS1-to-SMPS2 Phase Shift } \end{aligned}$ |  | SMPS2 starts after SMPS1 |  |  | 50 |  | \% |
|  |  |  |  |  | 180 |  | Degrees |
| TIME Slew-Rate Accuracy |  | During transition | $\mathrm{R}_{\text {TIME }}=143 \mathrm{k} \Omega, \mathrm{SR}=6.25 \mathrm{mV} / \mu \mathrm{s}$ | -10 |  | +10 | \% |
|  |  |  | RTIME $=35.7 \mathrm{k} \Omega$ to $357 \mathrm{k} \Omega$, $\mathrm{SR}=25 \mathrm{mV} / \mu \mathrm{s}$ to $2.5 \mathrm{mV} / \mu \mathrm{s}$ | -15 |  | +15 |  |
|  |  | Startup and shutdown |  |  | 1 |  | $\mathrm{mV} / \mu \mathrm{S}$ |
| CURRENT LIMIT |  |  |  |  |  |  |  |
| Current-Limit Threshold Tolerance | V LImit | $\begin{aligned} & \mathrm{V}_{\text {CSP_ }}-\mathrm{V}_{\text {CSN_ }}=0.05 \times\left(\mathrm{V}_{\text {REF }}-\mathrm{V}_{\text {ILIM }}\right), \\ & \left(\text { VREF }-\mathrm{V}_{\text {ILM }}\right)=0.2 \mathrm{~V} \text { to } 1.0 \mathrm{~V} \end{aligned}$ |  | -3 |  | +3 | mV |
| Zero-Crossing Threshold | VZX | VGND_ - VLX_, SKIP mode |  | 3 |  |  | mV |
| Idle Mode ${ }^{\text {TM }}$ Threshold Tolerance | VIDLE | VCSP_ - VCSN_, SKIP mode, $0.15 \times$ VLIMIT |  | -1.5 |  | +1.5 | mV |
| CS_ Input-Leakage Current |  | CSP_ and CSN_ |  | -0.2 |  | +0.2 | $\mu \mathrm{A}$ |
| CS_ Common-Mode Input Range |  | CSP_ and CSN_ |  | 0 |  | 2 | V |
| Phase-Disable Threshold |  | CSP2 |  | 3 | $V_{C C}$ | $\begin{aligned} & V_{C C} \\ & -0.4 \\ & \hline \end{aligned}$ | V |

## AMD Mobile Serial VID Dual-Phase Fixed-Frequency Controller

## ELECTRICAL CHARACTERISTICS (continued)

(Circuit of Figure 2, $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~V}_{C C}=\mathrm{V}_{\mathrm{DD} 1}=\mathrm{V}_{\mathrm{DD} 2}=\overline{\mathrm{SHDN}}=\mathrm{PGD} \_I \mathrm{~N}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DDIO}}=1.8 \mathrm{~V}, \overline{\mathrm{PRO}}=\mathrm{OPTION}=\mathrm{GNDS}$ _NB $=\mathrm{GNDS}-=$
 Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.)


## AMD Mobile Serial VID Dual-Phase Fixed-Frequency Controller

## ELECTRICAL CHARACTERISTICS (continued)

(Circuit of Figure 2, $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~V}_{C C}=\mathrm{V}_{\mathrm{DD} 1}=\mathrm{V}_{\mathrm{DD} 2}=\overline{\mathrm{SHDN}}=\mathrm{PGD} \_I \mathrm{~N}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DDIO}}=1.8 \mathrm{~V}, \overline{\mathrm{PRO}}=\mathrm{OPTION}=\mathrm{GNDS} \_\mathrm{NB}=\mathrm{GNDS}=$
 Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.)

| PARAMETER | SYMBOL | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output Undervoltage FaultPropagation Delay | tuvp | FBDC_ forced 25 mV below trip threshold |  |  | 10 |  | $\mu \mathrm{s}$ |
| PWRGD Threshold |  | Measured at FBDC_ with respect to unloaded output voltage | Lower threshold, falling edge (undervoltage) | -350 | -300 | -250 | V |
|  |  | 15 mV hysteresis (typ) | Upper threshold, rising edge (overvoltage) | +150 | +200 | +250 |  |
| PWRGD Propagation Delay | tPWRGD_ | FBDC_ forced 25 mV outside the PWRGD trip thresholds |  |  | 10 |  | $\mu \mathrm{s}$ |
| PWRGD Output Low Voltage |  | ISINK $=4 \mathrm{~mA}$ |  |  |  | 0.4 | V |
| PWRGD Leakage Current | IPWRGD_ | High state, PWRGD forced to 5.5V |  |  |  | 1 | $\mu \mathrm{A}$ |
| PWRGD Startup Delay and Transition Blanking Time | tBLANK | Measured from the time when FBDC_ reaches the target voltage based on the slew rate set by Rtime |  |  | 20 |  | $\mu \mathrm{s}$ |
| VRHOT Trip Threshold |  | Measured at THRM, with respect to $\mathrm{V}_{\mathrm{cc}}$, falling edge, 115 mV hysteresis (typ) |  | 29.5 | 30 | 30.5 | \% |
| $\overline{\text { VRHOT }}$ Delay | tVRHOT | THRM forced 25 mV below the $\overline{\text { VRHOT trip }}$ threshold, falling edge |  |  | 10 |  | $\mu \mathrm{S}$ |
| VRHOT Output Low Voltage |  | ISINK $=4 \mathrm{~mA}$ |  |  |  | 0.4 | V |
| VRHOT Leakage Current |  | High state, VRHOT forced to 5V |  |  |  | 1 | $\mu \mathrm{A}$ |
| THRM Input Leakage |  |  |  | -100 |  | +100 | nA |
| Thermal-Shutdown Threshold | TSHDN | Hysteresis $=15^{\circ} \mathrm{C}$ |  |  | 160 |  | ${ }^{\circ} \mathrm{C}$ |
| GATE DRIVERS |  |  |  |  |  |  |  |
| DH_ Gate-Driver On-Resistance | Ron(DH_) | $\begin{aligned} & \text { BST__ }^{\text {to } 5 \mathrm{~V} \text { _forced }} \\ & \text { to } \end{aligned}$ | High state (pullup) |  | 0.9 | 2.0 | $\Omega$ |
|  |  |  | Low state (pulldown) |  | 0.7 | 2.0 |  |
| DL_ Gate-Driver On-Resistance | Ron(DL_) | DL_, high state |  |  | 0.7 | 2.0 | $\Omega$ |
|  |  | DL_, low state |  |  | 0.25 | 0.6 |  |
| DH_ Gate-Driver Source/Sink Current | IDH_ | DH_ forced to 2.5V, BST_ - LX_ forced to 5V |  |  | 2.2 |  | A |
| DL_ Gate-Driver Source Current | IDL (SOURCE) | DL_ forced to 2.5 V |  |  | 2.7 |  | A |
| DL_ Gate-Driver Sink Current | IDL_ (SINK) | DL_ forced to 2.5 V |  |  | 8 |  | A |
| Dead Time | tDH_DL | DH_ low to DL_ high |  | 15 | 25 | 40 | ns |
|  | tDL_DH | DL_ low to DH_ high |  | 9 | 20 | 35 |  |
| Internal Boost Diode Switch RoN |  | BST1 to $V_{D D 1}$, BST2 to $V_{D D 2 ;}$ measure with 10mA of current |  |  | 10 | 20 | $\Omega$ |

## AMD Mobile Serial VID Dual-Phase Fixed-Frequency Controller

## ELECTRICAL CHARACTERISTICS (continued)

(Circuit of Figure 2, $\mathrm{V}_{I N}=12 \mathrm{~V}, \mathrm{~V}_{C C}=\mathrm{V}_{\mathrm{DD} 1}=\mathrm{V}_{\mathrm{DD} 2}=\overline{\mathrm{SHDN}}=\mathrm{PGD} \_I \mathrm{~N}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DDIO}}=1.8 \mathrm{~V}, \overline{\mathrm{PRO}}=\mathrm{OPTION}=\mathrm{GNDS}$ _NB $=\mathrm{GNDS}=$
 Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 2-WIRE SVI BUS LOGIC INTERFACE |  |  |  |  |  |  |
| SVI Logic Input Current |  | SVC, SVD | -1 |  | +1 | $\mu \mathrm{A}$ |
| SVI Logic Input Threshold |  | SVC, SVD, rising edge, hysteresis $=0.15 \mathrm{~V}$ DDIO | $\begin{gathered} 0.3 x \\ V_{\text {DDIO }} \end{gathered}$ |  | $\begin{gathered} 0.7 \times \\ V_{\text {DDIO }} \end{gathered}$ | V |
| SVC Clock Frequency | fsvc |  |  |  | 3.4 | MHz |
| START Condition Hold Time | thD, STA |  | 160 |  |  | ns |
| Repeated START Condition Setup Time | tSU,STA |  | 160 |  |  | ns |
| STOP Condition Setup Time | tSU,STO |  | 160 |  |  | ns |
| Data Hold | thD, DAT | A master device must internally provide a hold time of at least 300ns for the SDA signal (referred to the $\mathrm{V}_{\mathrm{IL}}$ of SCK signal) to bridge the undefined region of SCL's falling edge |  |  | 70 | ns |
| Data Setup Time | tSU,DAT |  | 10 |  |  | ns |
| SVC Low Period | tlow |  | 160 |  |  | ns |
| SVC High Period | thigh |  | 60 |  |  | ns |
| SVC/SVD Rise and Fall Time | $t_{R}, t_{F}$ | Measured from 10\% to 90\% of V ${ }_{\text {DDIO }}$ |  |  | 40 | ns |
| Pulse Width of Spike Suppression |  | Input filters on SVD and SVC suppress noise spikes less than 50ns |  | 20 |  | ns |

INPUTS AND OUTPUTS

| ataSheetíl | $\overline{\text { SHDN, PGD_IN }}$ |  | -1 | +1 | $\mu \mathrm{A}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\overline{\text { PRO, OPTION }}$ |  | -3 | +3 |  |
| Logic Input Threshold | $\overline{\text { SHDN, }}$, rising edge, hysteresis $=225 \mathrm{mV}$ |  | 0.8 | 2.0 | V |
| Four-Level Input-Logic Levels | OPTION | High | $\begin{gathered} \text { VCC - } \\ 0.4 \end{gathered}$ |  | V |
|  |  | Open | 3.15 | 3.85 |  |
|  |  | REF | 1.65 | 2.35 |  |
|  |  | Low |  | 0.4 |  |
| Tri-Level Input-Logic Levels | $\overline{\mathrm{PRO}}$ | High | $\begin{gathered} \text { VCC }- \\ 0.4 \end{gathered}$ |  | V |
|  |  | Open | 3.15 | 3.85 |  |
|  |  | Low |  | 0.4 |  |
| PGD_IN Logic Input Threshold | PGD_IN |  | $\begin{gathered} 0.3 \times \\ \text { VDDIO } \end{gathered}$ | $\begin{gathered} 0.7 \times \\ \text { VDDIO } \end{gathered}$ | V |
| $\overline{\text { NBSKP Logic Output Voltage }}$ | Low state |  |  | 0.4 | V |
|  | High state, ISOURCE $=3 \mathrm{~mA}$ |  | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}- \\ 0.4 \end{gathered}$ |  |  |

## AMD Mobile Serial VID Dual-Phase Fixed-Frequency Controller

## ELECTRICAL CHARACTERISTICS

(Circuit of Figure 2, $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{DD} 1}=\mathrm{V}_{\mathrm{DD} 2}=\overline{\mathrm{SHDN}}=\mathrm{PGD} \_I \mathrm{~N}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DDIO}}=1.8 \mathrm{~V}, \overline{\mathrm{PRO}}=\mathrm{OPTION}=\mathrm{GNDS} \_\mathrm{NB}=\mathrm{GNDS}=$ $\mathrm{GND}_{-}, \mathrm{FBDC}_{-}=\mathrm{FBAC}_{-}=\mathrm{CSP}_{-}=\mathrm{CSN}_{-}=1.2 \mathrm{~V}$, all DAC codes set to the 1.2 V code, $\mathbf{T}_{\mathbf{A}}=\mathbf{- 4 0} \mathbf{0}^{\circ} \mathbf{C}$ to $+\mathbf{1 0 5}{ }^{\circ} \mathbf{C}$, unless otherwise noted.) (Note 2)

| PARAMETER | SYMBOL | CONDITIONS |  | MIN | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT SUPPLIES |  |  |  |  |  |  |
| Input Voltage Range | VIN | Drain of external high-side MOSFET |  | 4 | 26 | V |
|  | VBIAS | VCC, VDD1, VDD2 |  | 4.5 | 5.5 |  |
|  | VDDIO |  |  | 1.0 | 2.7 |  |
| $V_{C C}$ Undervoltage-Lockout Threshold | VuvLo | VCC rising 50mV typical hysteresis |  | 4.10 | 4.45 | V |
| VDDIO Undervoltage-Lockout Threshold |  | VDDIO rising 100mV typical hysteresis |  | 0.8 | 0.9 | V |
| Quiescent Supply Current (VCC) | ICC | Skip mode, FBDC_ forced above their regulation points |  |  | 10 | mA |
| Quiescent Supply Currents (VDD1, VDD2) | IDD1, IDD2 | Skip mode, FBDC_ forced above their regulation points, $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | 1 | $\mu \mathrm{A}$ |
| Quiescent Supply Current (VDDIO) | IDDIO |  |  |  | 25 | $\mu \mathrm{A}$ |
| Shutdown Supply Current (VCC) |  | $\overline{\mathrm{SHDN}}=\mathrm{GND}, \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | 1 | $\mu \mathrm{A}$ |
| Shutdown Supply Currents (VDD1, VDD2) |  | $\overline{\text { SHDN }}=\mathrm{GND}, \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | 1 | $\mu \mathrm{A}$ |
| Shutdown Supply Current (VDDIO) |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | 1 | $\mu \mathrm{A}$ |
| Reference Voltage | VREF | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ to 5.5 V , no REF load |  | 1.98 | 2.02 | V |
| Reference Load Regulation |  | Sourcing: IREF $=0$ to $500 \mu \mathrm{~A}$ |  | -2 | 6.2 | mV |
|  |  | Sinking: IREF $=0$ to $-100 \mu \mathrm{~A}$ |  |  |  |  |
| MAIN SMPS CONTROLLERS |  |  |  |  |  |  |
| BCh Outfut-voltage Accuracy (Note 1) | Vout | DAC codes from 0.8375 V to 1.5500 V |  | -0.6 | +0.6 | \% |
|  |  | DAC codes from 0.5000 V to 0.8250 V |  | -6 | +6 | mV |
|  |  | DAC codes from 0.4875 V to 0.0125 V |  | -15 | +15 |  |
| GNDS_ Input Range | $\mathrm{V}_{\text {GNDS }}$ | Separate mode |  | -200 | +200 | mV |
| GNDS_ Gain | Agnds_ | Separate: $\Delta$ VOUT_/ $_{\text {IV }}$ GNDS_, $-200 \mathrm{mV} \leq$ VGNDS_ $\leq+200 \mathrm{mV}$, Combined: $\Delta \mathrm{V}_{\text {OUT }} / \Delta \mathrm{V}_{\text {GNDS }}$, $-200 \mathrm{mV} \leq \mathrm{V}_{\mathrm{GNDS} 1} \leq+200 \mathrm{mV}$ |  | 0.95 | 1.05 | V/V |
| Combined-Mode Detection Threshold |  | GNDS2, detection after REFOK, latched, cleared by cycling SHDN |  | 0.7 | 0.9 | V |
| Switching-Frequency Accuracy | fosc | ROSC $=143 \mathrm{k} \Omega$ (fosc $=300 \mathrm{kHz}$ nominal) |  | -7.5 | +7.5 | \% |
|  |  | ROSC $=35.7 \mathrm{k} \Omega$ (fOSC $=1.2 \mathrm{MHz}$ nominal) to $432 \mathrm{k} \Omega$ (foSC $=99 \mathrm{kHz}$ nominal) |  | -10 | +10 |  |
| Maximum Duty Factor | DMAX |  |  | 90 |  | \% |
| Minimum On-Time | tonmin |  |  |  | 185 | ns |
| TIME Slew-Rate Accuracy |  | During transition | $\mathrm{R}_{\text {TIME }}=143 \mathrm{k} \Omega, \mathrm{SR}=6.25 \mathrm{mV} / \mu \mathrm{s}$ | -10 | +10 | \% |
|  |  |  | $\begin{aligned} & \text { RTIME }=35.7 \mathrm{k} \Omega \text { to } 357 \mathrm{k} \Omega, \\ & \mathrm{SR}=25 \mathrm{mV} / \mu \mathrm{s} \text { to } 2.5 \mathrm{mV} / \mu \mathrm{S} \end{aligned}$ | -15 | +15 |  |

## AMD Mobile Serial VID Dual-Phase Fixed-Frequency Controller

## ELECTRICAL CHARACTERISTICS (continued)

(Circuit of Figure 2, $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{DD} 1}=\mathrm{V}_{\mathrm{DD} 2}=\overline{\mathrm{SHDN}}=\mathrm{PGD} \_I \mathrm{~N}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DDIO}}=1.8 \mathrm{~V}, \overline{\mathrm{PRO}}=\mathrm{OPTION}=\mathrm{GNDS} \_\mathrm{NB}=\mathrm{GNDS}-=$ $\mathrm{GND}_{-}, \mathrm{FBDC}_{-}=$FBAC_ $=\mathrm{CSP},=\mathrm{CSN}_{-}=1.2 \mathrm{~V}$, all DAC codes set to the 1.2 V code, $\mathbf{T}_{\mathbf{A}}=\mathbf{- 4 0 ^ { \circ }} \mathbf{C}$ to $+\mathbf{1 0 5} \mathbf{5}^{\circ} \mathbf{C}$, unless otherwise noted.) (Note 2)

| PARAMETER | SYMBOL | CONDITIONS | MIN | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CURRENT LIMIT |  |  |  |  |  |
| Current-Limit Threshold Tolerance | V LIMIT | $\begin{aligned} & \mathrm{V}_{\text {CSP_- }}-\mathrm{V}_{\text {CSN_ }}=0.05 \times\left(\mathrm{V}_{\text {REF }}-\mathrm{V}_{\text {ILIM }}\right), \\ & \left(\mathrm{V}_{\text {REF }}-\mathrm{V}_{\text {ILM }}\right)=0.2 \mathrm{~V} \text { to } 1.0 \mathrm{~V} \end{aligned}$ | -3 | +3 | mV |
| Idle Mode Threshold Tolerance | VIDLE | $\mathrm{V}_{\text {CSP_ }}$ - VCSN_, SKIP mode, $0.15 \times$ VLIMIT | -1.5 | +1.5 | mV |
| CS_ Common-Mode Input Range |  | CSP_ and CSN_ | 0 | 2 | V |
| Phase Disable Threshold |  | CSP2 | 3 | $\begin{gathered} \text { VCC - } \\ 0.4 \end{gathered}$ | V |

## DROOP AND CURRENT BALANCE

| DC Droop Amplifier Transconductance | $\mathrm{Gm}_{\mathrm{m}}(\mathrm{FBDC}$-) | ```\DeltalFBDC_/(\DeltaVCS_), VFBDC_ = VCSN_ = 1.2V, VCSP_ - VCSN_ = -60mV to +60mV``` |  | 0.97 | 1.03 | mS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC Droop Amplifier Offset |  | IFBDC_/Gm(FBDC_) |  | -1.5 | +1.5 | mV |
| AC Droop and Current-Balance Amplifier Transconductance | $\mathrm{Gm}_{\mathrm{m}}(\mathrm{FBAC}-)$ | $\begin{aligned} & \Delta l_{\text {FBAC_ }} /\left(\Delta V_{C S}\right) \text { ) } \\ & V_{\text {FBAC_ }}=V_{C S N-}=1.2 \mathrm{~V}, \\ & V_{C S P-}-V_{C S N-}=-60 \mathrm{mV} \text { to }+60 \mathrm{mV} \end{aligned}$ |  | 0.97 | 1.03 | mS |
| AC Droop and Current-Balance Amplifier Offset |  | IfBAC_/Gm(FBAC_) |  | -1.5 | +1.5 | mV |
| Transient-Detection Threshold |  | Measured at FBD steady-state FBDC_ regulation 5 mV hysteresis (typ transient phase r OPTION = OPEN | _ with respect to <br> voltage, <br> p), <br> peat enabled, <br> or GND | -32 | -18 | mV |
| NB BUFFER |  |  |  |  |  |  |
| NBV_BUF Output-Voltage Accuracy | VNBV_BUF | DAC codes from | .8375V to 1.5500 V | -0.6 | +0.6 | \% |
|  |  | DAC codes from 0.5000 V to 0.8250 V |  | -6 | +6 | mV |
|  |  | DAC codes from 0.4875 V to 0.0125 V |  | -15 | +15 |  |
| NBV_BUF Short-Circuit Current (Sets Slew Rate Together with External Capacitor CnBv_BuF) |  | DAC code set to <br> 1.2V, VNBV_BUF <br> $=0.4 \mathrm{~V}$ and 2 V | $\begin{aligned} & \text { RTIME }=143 \mathrm{k} \Omega, \\ & \text { INBV_BUF }=7.0 \mu \mathrm{~A} \end{aligned}$ | -10 | +10 | \% |
|  |  |  | $\begin{aligned} & \text { RTIME }=35.7 \mathrm{k} \Omega \text { to } 357 \mathrm{k} \Omega \text {, } \\ & \text { INBV_BUF }=28 \mu \mathrm{~A} \text { to } 2.8 \mu \mathrm{~A} \end{aligned}$ | -15 | +15 |  |
| GNDS_NB Input Range | VGNDS_NB |  |  | -200 | +200 | mV |
| GNDS_NB Gain | Agnds_NB | $\Delta \mathrm{V}_{\text {NBV_BUF }} / \Delta \mathrm{V}_{G N D S}$ _NB, $-200 \mathrm{mV} \leq$ VGNDS_NB $\leq+200 \mathrm{mV}$ |  | 0.95 | 1.05 | V/V |

## AMD Mobile Serial VID Dual-Phase Fixed-Frequency Controller

## ELECTRICAL CHARACTERISTICS (continued)

(Circuit of Figure 2, $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~V}_{C C}=\mathrm{V}_{\mathrm{DD} 1}=\mathrm{V}_{\mathrm{DD} 2}=\overline{\mathrm{SHDN}}=\mathrm{PGD} \_I \mathrm{~N}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DDIO}}=1.8 \mathrm{~V}, \overline{\mathrm{PRO}}=\mathrm{OPTION}=\mathrm{GNDS} \_\mathrm{NB}=\mathrm{GNDS}-=$ $\mathrm{GND}_{-}, \mathrm{FBDC}_{-}=\mathrm{FBAC}_{-}=\mathrm{CSP}_{-}=\mathrm{CSN}_{-}=1.2 \mathrm{~V}$, all DAC codes set to the 1.2 V code, $\mathbf{T}_{\mathbf{A}}=\mathbf{- 4 0} \mathbf{0}$ to $\mathbf{+ 1 0 5}{ }^{\circ} \mathbf{C}$, unless otherwise noted.) (Note 2)

| PARAMETER | SYMBOL | CONDITIONS |  | MIN | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| FAULT DETECTION |  |  |  |  |  |  |
| Output Overvoltage Trip Threshold | Vovp_ | Measured at FBDC_, rising edge | Normal operation | 250 | 350 | mV |
| Output Undervoltage-Protection Trip Threshold | Vuvp | Measured at FBDC_ with respect to unloaded output voltage |  | -450 | -350 | mV |
| PWRGD Threshold |  | Measured at FBDC_ with respect to unloaded output voltage | Lower threshold, falling edge (undervoltage) | -350 | -250 | V |
|  |  | 15mV hysteresis (typ) | Upper threshold, rising edge (overvoltage) | +150 | +250 |  |
| PWRGD Output Low Voltage |  | $\mathrm{ISINK}=4 \mathrm{~mA}$ |  |  | 0.4 | V |
| VRHOT Trip Threshold |  | Measured at THRM, with respect to $\mathrm{V}_{\mathrm{CC}}$, falling edge, 115mV hysteresis (typ) |  | 29.5 | 30.5 | \% |
| $\overline{\text { VRHOT Output Low Voltage }}$ |  | ISINK $=4 \mathrm{~mA}$ |  |  | 0.4 | V |
| GATE DRIVERS |  |  |  |  |  |  |
| DH_ Gate-Driver On-Resistance | Ron(DH_) | $\begin{aligned} & \mathrm{BST}_{-}-\mathrm{LX}_{-} \text {forced } \\ & \text { to } 5 \mathrm{~V} \end{aligned}$ | High state (pullup) |  | 2.0 | $\Omega$ |
|  |  |  | Low state (pulldown) |  | 2.0 |  |
| DL_ Gate-Driver On-Resistance | Ron(DL_) | DL_, high state |  |  | 2.0 | $\Omega$ |
|  |  | DL_, low state |  |  | 0.6 |  |
| Dead Time | tDH_DL | DH_ low to DL_ high |  | 15 | 40 | ns |
|  | tDL_DH | DL_ low to DH_ high |  | 9 | 40 |  |
| Internal Boost Diode Switch Ron |  | BST1 to $\mathrm{V}_{\mathrm{DD} 1}$, BST2 to $\mathrm{V}_{\mathrm{DD} 2}$, measured with 10 mA of current |  |  | 20 | $\Omega$ |
| 2-WIRE SVI BUS LOGIC INTERFACE |  |  |  |  |  |  |
| SVI Logic Input Threshold |  | SVC, SVD, rising edge, hysteresis $=0.15 \times$ VDIIO |  | $\begin{gathered} \hline 0.3 x \\ \mathrm{~V}_{\mathrm{DDIO}} \end{gathered}$ | $\begin{gathered} \hline 0.7 \times \\ \mathrm{V}_{\text {DDIO }} \\ \hline \end{gathered}$ | V |
| SVC Clock Frequency | fsvc |  |  |  | 3.4 | MHz |
| START Condition Hold Time | thD,STA |  |  | 160 |  | ns |
| Repeated START Condition Setup Time | tSU,STA |  |  | 160 |  | ns |
| STOP Condition Setup Time | tsu,STO |  |  | 160 |  | ns |
| Data Hold | thD, DAT | A master device must internally provide a hold time of at least 300ns for the SDA signal (referred to the $\mathrm{V}_{\text {IL }}$ of SCK signal) to bridge the undefined region of SCL's falling edge |  |  | 70 | ns |
| Data Setup Time | tSU,DAT |  |  | 10 |  | ns |
| SVC Low Period | tLOW |  |  | 160 |  | ns |
| SVC High Period | thigh |  |  | 60 |  | ns |
| SVC/SVD Rise and Fall Time | $\mathrm{tR}_{\mathrm{R}}, \mathrm{tF}^{\text {F }}$ | Measured from 10\% to 90\% of V ${ }_{\text {DDIO }}$ |  |  | 40 | ns |

## AMD Mobile Serial VID Dual-Phase Fixed-Frequency Controller

\section*{| 0 |
| :--- |
| 8 |
|  |
|  |}

ELECTRICAL CHARACTERISTICS (continued)
(Circuit of Figure 2, $\mathrm{V}_{I N}=12 \mathrm{~V}, \mathrm{~V}_{C C}=\mathrm{V}_{\mathrm{DD} 1}=\mathrm{V}_{\mathrm{DD} 2}=\overline{\mathrm{SHDN}}=\mathrm{PGD}_{-} I \mathrm{~N}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DDIO}}=1.8 \mathrm{~V}, \overline{\mathrm{PRO}}=\mathrm{OPTION}=\mathrm{GNDS} \_\mathrm{NB}=\mathrm{GNDS}-=$ GND_, FBDC_ = FBAC_ = CSP_ = CSN_ = 1.2V, all DAC codes set to the 1.2 V code, $\mathbf{T}_{\mathbf{A}}=\mathbf{- 4 0 ^ { \circ }} \mathbf{C}$ to $\mathbf{+ 1 0 5}{ }^{\circ} \mathbf{C}$, unless otherwise noted.) (Note 2)

| PARAMETER | SYMBOL | CONDITIONS |  | MIN | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUTS AND OUTPUTS |  |  |  |  |  |  |
| Logic Input Threshold |  | $\overline{\text { SHDN, }}$, rising edge, hysteresis $=225 \mathrm{mV}$ |  | 0.8 | 2.0 | V |
| Four-Level Input Logic Levels |  | OPTION | High | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}- \\ 0.4 \end{gathered}$ |  | V |
|  |  |  | Open | 3.15 | 3.85 | V |
|  |  |  | REF | 1.65 | 2.35 |  |
|  |  |  | Low |  | 0.4 |  |
| Tri-Level Input Logic Levels |  | $\overline{\mathrm{PRO}}$ | High | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}- \\ 0.4 \end{gathered}$ |  | V |
|  |  |  | Open | 3.15 | 3.85 |  |
|  |  |  | Low |  | 0.4 |  |
| PGD_IN Logic Input Threshold |  | PGD_IN |  | $\begin{gathered} 0.3 x \\ \text { VDDIO } \end{gathered}$ | $\begin{gathered} 0.7 \times \\ \text { VDDIO } \end{gathered}$ | V |

Note 1: When the inductor is in continuous conduction, the output voltage has a DC regulation level lower than the error comparator threshold by $50 \%$ of the ripple. In discontinuous conduction, the output voltage will have a DC regulation level higher than the error comparator threshold by $50 \%$ of the ripple.
Note 2: Specifications to $T_{A}=-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ are guaranteed by design, not production tested.


Figure 1. Timing Definitions Used in the Electrical Characteristics

# AMD Mobile Serial VID Dual-Phase Fixed-Frequency Controller 

Typical Operating Characteristics
(Circuit of Figure 2, $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DDIO}}=2.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)


## AMD Mobile Serial VID Dual-Phase Fixed-Frequency Controller





FBDC TRANSCONDUCTANCE
DISTRIBUTION


CURRENT BALANCE vs. LOAD CURRENT


SMPS OUTPUT OFFSET VOLTAGE DISTRIBUTION


REFERENCE VOLTAGE vs. LOAD CURRENT


NO-LOAD SUPPLY CURRENT vs. INPUT VOLTAGE


NBV_BUF OFFSET VOLTAGE DISTRIBUTION


STARTUP WAVEFORMS (HEAVY LOAD)


# AMD Mobile Serial VID Dual-Phase Fixed-Frequency Controller 

Typical Operating Characteristics (continued)
(Circuit of Figure 2, $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DDIO}}=2.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)


2-PHASE LOAD TRANSIENT (-1.2mV/A DROOP)


## 2-PHASE TRANSIENT PHASE REPEAT

(-1.2mV/A DROOP)


## AMD Mobile Serial VID Dual-Phase Fixed-Frequency Controller

(Circuit of Figure 2, $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DIIO}}=2.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)



# AMD Mobile Serial VID Dual-Phase Fixed-Frequency Controller 

## Pin Description

|  | PIN | NAME | FUNCTION |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 1 | PWRGD | Open-Drain, Power-Good Output. PWRGD indicates when both SMPSs are in regulation. <br> PWRGD is forced high impedance whenever the slew-rate controller is active (output-voltage <br> transitions). After output-voltage transitions, except during power-up and power-down, if FBDC_ is in regulation, then PWRGD is high impedance. <br> During startup, PWRGD is held low an additional $20 \mu$ s after the MAX1 7009 reaches the startup boot voltage set by the SVC, SVD pins. The MAX17009 stores the boot VID when PWRGD first goes high. The stored boot VID is cleared by rising SHDN. <br> PWRGD is forced low in shutdown. <br> When in pulse-skipping mode, the upper PWRGD threshold comparator is blanked during a lower VID transition. The upper PWRGD threshold comparator is reenabled once the output is in regulation (Figure 4) |  |  |  |
|  | 2 | NBV_BUF | North Bridge Buffered Reference Voltage. This output is connected to the REFIN input of the NB controller (switcher or LDO) to set the NB regulator voltage. The NBV_BUF output current is set by the TIME resistor. The NBV_BUF current and the total output capacitance set the NBV_BUF slew rate: $\begin{gathered} \text { INBV_BUF }=(7 \mu A) \times(143 k \Omega / \text { RTIME }) \\ \text { NBV_BUF Slew rate }=\text { INBV_BUF } / \text { CNBV_BUF }^{\text {NNE }} \end{gathered}$ <br> INBV_BUF is the same during startup, shutdown, and any VID transition. <br> Bypass to GND with a 100pF minimum low-ESR (ceramic) capacitor at the NBV_BUF pin. |  |  |  |
| www.Dq | ( 3 | ( $\overline{\text { SHDN }}$ | Shutdown Control Input. Connect high ( 2 V to $\mathrm{V}_{\mathrm{CC}}$ ) for normal operation. Connect to ground to put the IC into its $1 \mu \mathrm{~A}$ max shutdown state. <br> During startup, the SMPS output voltages and the NBV_BUF voltage are ramped up to the voltage set by the SVC, SVD inputs. The SMPSs start up and shut down at a fixed slew rate of $1 \mathrm{mV} / \mu \mathrm{s}$. |  |  |  |
|  |  |  | SVC | SVD | BOOT VOLTAGE (Vвоот) ( $\overline{\text { PRO }}=\mathrm{VCC}$ OR GND) | BOOT VOLTAGE (Vвоот) ( $\overline{\text { PRO }}=\mathbf{O P E N}$ ) |
|  |  |  | 0 | 0 | 1.1 | 1.1 |
|  |  |  | 0 | 1 | 1.0 | 1.2 |
|  |  |  | 1 | 0 | 0.9 | 1.0 |
|  |  |  | 1 | 1 | 0.8 | 0.8 |
|  |  |  | The MAX17009 stores the boot VID when PWRGD first goes high. The stored boot VID is cleared by rising SHDN. |  |  |  |
|  | 4 | REF | 2.0V Reference Output. Bypass to GND with a $1 \mu \mathrm{~F}$ maximum low-ESR (ceramic) capacitor. REF sources up to $500 \mu \mathrm{~A}$ for external loads. Loading REF degrades output accuracy, according to the REF load-regulation error. |  |  |  |
|  | 5 | ILIM | Current-Limit Adjust Input. The positive current-limit threshold voltage is precisely $1 / 20$ of the voltage between REF and ILIM over a 0.2 V to 1.0 V range of $\mathrm{V}\left(\right.$ REF, ILIM). The $\mathrm{I}_{\mathrm{MIN}}$ minimum current-limit threshold voltage in skip mode is precisely $15 \%$ of the corresponding positive current-limit threshold voltage. |  |  |  |
|  | 6 | OSC | Oscillator Adjustment Input. Connect a resistor (ROSC) between OSC and GND to set the switching frequency (per phase): $\text { fosc }=300 \mathrm{kHz} \times 143 \mathrm{k} \Omega / \text { Rosc }$ <br> A $35.7 \mathrm{k} \Omega$ to $432 \mathrm{k} \Omega$ corresponds to switching frequencies of 1.2 MHz to 100 kHz , respectively. Switching-frequency selection is limited by the minimum on-time. See the Switching frequency bullet in the SMPS Design Procedure section. |  |  |  |
|  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |

## AMD Mobile Serial VID Dual-Phase Fixed-Frequency Controller

| PIN | NAME | FUNCTION |
| :---: | :---: | :---: |
| 7 | TIME | Slew-Rate Adjustment Pin. Connect a resistor RTIME from TIME to GND to set the internal slew rate: $\begin{aligned} \text { PWM Slew rate } & =(6.25 \mathrm{mV} / \mu \mathrm{s}) \times(143 \mathrm{k} \Omega / \text { RTIME }) \\ \text { NBV_BUF Slew rate } & =(7 \mu \mathrm{~A}) \times(143 \mathrm{k} \Omega / \text { RTIME }) / \text { CNBV_BUF }^{2} \end{aligned}$ <br> where Rtime is between $35.7 \mathrm{k} \Omega$ and $357 \mathrm{k} \Omega$ for corresponding slew rates between $25 \mathrm{mV} / \mu \mathrm{s}$ to $2.5 \mathrm{mV} / \mu \mathrm{s}$, respectively, for the SMPSs, and NBV_BUF currents between $28 \mu \mathrm{~A}$ and $2.8 \mu \mathrm{~A}$, respectively, for the NBV_BUF. <br> This slew rate applies to both upward and downward VID transitions, and to the transition from boot mode to VID mode. Downward VID transition slew rate can appear slower because the output transition is not forced by the SMPS. <br> The SMPS slew rate for startup and shutdown is fixed at $1 \mathrm{mV} / \mu \mathrm{s}$. <br> The NBV_BUF slew rate is the same during startup, shutdown, and normal VID transitions. |
| 8 | SVC | Serial VID Clock. During the power-up sequence and in debug mode, SVC is the MSB of the 2-bit VID DAC. |
| 9 | SVD | Serial VID Data. During the power-up sequence and in debug mode, SVD is the LSB of the 2-bit VID DAC. |
| 10 | THRM | Input of Internal Comparator. Connect the output of a resistor- and thermistor-divider (between $\mathrm{V}_{\mathrm{CC}}$ and GND) to THRM. Select the components so the voltage at THRM falls below $1.5 \mathrm{~V}\left(30 \%\right.$ of $\left.\mathrm{V}_{\mathrm{CC}}\right)$ at the desired high temperature. |
| 11 | GNDS2 | SMPS2 Remote Ground-Sense Input. Normally connected to GND directly at the load. GNDS2 internally connects to a transconductance amplifier that fine tunes the output voltage compensating for voltage drops from the regulator ground to the load ground. <br> Connect GNDS2 above 0.9 V combined-mode operation (unified core). When operating in combined mode, GNDS1 is used as the remote ground-sense input. |
| $12$ <br> taSheet4U | FBDC2 | Output of the DC Voltage-Positioning Transconductance Amplifier for SMPS2. Connect a resistor RFBDC2 between FBDC2 and the positive side of the feedback remote sense to set the DC steady-state droop based on the voltage-positioning gain requirement: $\text { RFBDC2 }=\text { RDROOPDC } /(\text { RSENSE2 } \times \text { Gm(FBDC2) })$ <br>  value of the current-sense resistor that is used to provide the (CSP2, CSN2) current-sense voltage. <br> To disable the load-line, short FBDC2 to the positive remote-sense point. <br> FBDC2 is high impedance in shutdown. |
| 13 | FBAC2 | Output of the AC Voltage-Positioning Transconductance Amplifier for SMPS2. The resistance between this pin and the positive side of the remote-sensed output voltage sets the transient AC droop: $\text { RFBAC2 }=\text { RDROOPAC } /\left(\text { RSENSE2 } \times G_{m(F B A C 2)}\right)$ <br> where RDROOPAC is the transient (AC) voltage-positioning slope that provides an acceptable tradeoff between stability and load transient response, $\mathrm{Gm}_{\mathrm{m}}$ (FBAC2) and RSENSE2 is the value of the current-sense resistor that is used to provide the (CSP2, CSN2) current-sense voltage. <br> The maximum difference between transient (AC) droop and DC droop should not exceed $\pm 80 \mathrm{mV}$ at the maximum allowed load current (DC droop is set at the FBDC2 pin). <br> Internally, V(FBDC2-GNDS2) goes to the internal voltage integrator (slow DC loop), whereas V(FBAC2 GNDS2) goes to the error comparator (fast transient loop). <br> FBAC2 is high impedance in shutdown. <br> Note: The AC and DC droop cannot be different by more than $\pm 3 \mathrm{mV} / \mathrm{A}$. |
| 14 | VDDIO | CPU I/O Voltage (1.8V or 1.5V). Logic thresholds for SVD and SVC are relative to the voltage at V VDIO. |
| 15 | GNDS_NB | North Bridge Feedback Remote-Sense Input, Negative Side. Normally connected to GND directly at the load. GNDS_NB internally connects to a transconductance amplifier that fine tunes the NBV_BUF output voltage compensating for voltage drops from the regulator ground to the load ground. |

# AMD Mobile Serial VID Dual-Phase Fixed-Frequency Controller 

Pin Description (continued)


## AMD Mobile Serial VID Dual-Phase Fixed-Frequency Controller



# AMD Mobile Serial VID Dual-Phase Fixed-Frequency Controller 

## Pin Description (continued)

| PIN | NAME | FUNCTION |
| :---: | :---: | :--- |
| 39 | FBDC1 | $\begin{array}{l}\text { Output of the DC Voltage-Positioning Transconductance Amplifier for SMPS1. Connect a resistor } \\ \text { RFBDC1 between FBDC1 and the positive side of the feedback remote sense to set the DC steady- } \\ \text { state droop based on the voltage-positioning gain requirement: } \\ \text { RFBDC1 = RDROOPDC / (RSENSE1 } \times \text { Gm(FBDC1)) }\end{array}$ |
| where RDROOPDC is the desired voltage-positioning slope and Gm(FBDC1) $=1 \mathrm{mS}$ typ. RSENSE1 is the |  |  |
| value of the current-sense resistor that is used to PROvide the (CSP1, CSN1) current-sense voltage. |  |  |
| To disable the load-line, short FBDC2 to the positive remote-sense point. |  |  |
| FBDC1 is high impedance in shutdown. |  |  |$]$

Table 1 shows the component selection for standard applications and Table 2 lists component suppliers.
Table 1. Component Selection for Standard Applications


Note: Mobile applications should be designed for separate mode operation. Component selection dependent on AMD CPU AC and DC specifications.

# AMD Mobile Serial VID Dual-Phase Fixed-Frequency Controller 

Table 2. Component Suppliers

| MANUFACTURER | WEBSITE |
| :--- | :--- |
| AVX | www.avxcorp.com |
| BI Technologies | www.bitechnologies.com |
| Central Semiconductor | www.centralsemi.com |
| Fairchild Semiconductor | www.fairchildsemi.com |
| International Rectifier | www.irf.com |
| KEMET | www.kemet.com |
| NEC Tokin | www.nec-tokin.com |
| Panasonic | www.panasonic.com |

## Standard Application Circuits

The MAX17009 standard application circuit (Figure 2) generates two independent 18A outputs for AMD mobile CPU applications. See Table 1 for component selections. Table 2 lists the component manufacturers.

## Detailed Description

The MAX17009 consists of a dual-fixed-frequency PWM controller that generates the supply voltage for two independent CPU cores. A reference buffer output (NBV_BUF) sets the regulation voltage for a separate NB regulator. The CPU cores can be configured as independent outputs, or as a combined output based on the GNDS2 pin strap (GNDS2 pulled to $1.5 \mathrm{~V}-1.8 \mathrm{~V}$, which are the respective voltages for DDR3 and DDR2).
Both SMPS outputs and the NB buffer can be pro-
www.D ģâmipteld 48 many voltage in the VID table (see Table 4) using the SVI. The CPU is the SVI bus master, while the MAX17009 is the SVI slave. Voltage transitions are commanded by the CPU as a single-step command from one VID code to another. The MAX17009 slews the SMPS outputs at the slew rate programmed by the external RTIME resistor. For the NB buffer, the slew rate is set by the combination of RTIME and the total capacitance on the output of the buffer.
By default, the MAX17009 SMPSs are always in pulseskip mode. In separate mode, the PSI_L bit does not change the mode of operation, but removes the +12.5 mV offset, if enabled by the OPTION pin. In combined mode, the PSI_L bit removes the +12.5 mV offset and switches from 2-phase to 1-phase operation. The NB_SKP output always follows the state of PSI_L for the NB regulator.

| MANUFACTURER | WEBSITE |
| :--- | :--- |
| Pulse | www.pulseeng.com |
| Renesas | www.renesas.com |
| SANYO | www.secc.co.jp |
| Siliconix (Vishay) | www.vishay.com |
| Sumida | www.sumida.com |
| Taiyo Yuden | www.t-yuden.com |
| TDK | www.component.tdk.com |
| TOKO | www.tokoam.com |

+5V Bias Supply (Vcc, VDD) The MAX17009 requires an external 5 V bias supply in addition to the battery. Typically, this 5 V bias supply is the notebook's main $95 \%$-efficient 5 V system supply. Keeping the bias supply external to the IC improves efficiency and eliminates the cost associated with the 5 V linear regulator that would otherwise be needed to supply the PWM circuit and gate drivers.
The 5V bias supply powers both the PWM controller and internal gate-drive power, so the maximum current drawn is:

$$
\mathrm{IBIAS}=\mathrm{ICC}+\mathrm{fSwQG}=10 \mathrm{~mA} \text { to 60mA (typ) }
$$

where ICC is provided in the Electrical Characteristics table, and $\mathrm{fs}^{2} \mathrm{QQG}_{\mathrm{G}}$ (per phase) is the driver's supply current, as defined in the MOSFET's data sheet. If the +5 V bias supply is powered up prior to the battery supply, the enable signal (SHDN going from low to high) must be delayed until the battery voltage is present to ensure startup.

Switching Frequency (OSC) Connect a resistor (ROSC) between OSC and GND to set the switching frequency (per phase):

$$
\text { fsw }=300 \mathrm{kHz} \times 143 \mathrm{k} \Omega / \text { Rosc }
$$

A $35.7 \mathrm{k} \Omega$ to $432 \mathrm{k} \Omega$ corresponds to switching frequencies of 1.2 MHz to 100 kHz , respectively. High-frequency $(1.2 \mathrm{MHz})$ operation optimizes the application for the smallest component size, trading off efficiency due to higher switching losses. This may be acceptable in ultra-portable devices where the load currents are lower and the controller is powered from a lower voltage supply. Low-frequency ( 100 kHz ) operation offers the best overall efficiency at the expense of component size and board space. Minimum on-time (ton(MiN)) must also be taken into consideration. See the Switching frequency bullet in the SMPS Design Procedure section.

## AMD Mobile Serial VID Dual-Phase Fixed-Frequency Controller



Figure 2. Standard Application Circuit

# AMD Mobile Serial VID Dual-Phase Fixed-Frequency Controller 


#### Abstract

Interleaved Multiphase Operation The MAX17009 interleaves both phases-resulting in $180^{\circ}$ out-of-phase operation that minimizes the input and output filtering requirements, reduces electromagnetic interference (EMI), and improves efficiency. The highside MOSFETs do not turn on simultaneously during normal operation. The instantaneous input current is effectively reduced by the number of active phases, resulting in reduced input-voltage ripple, ESR power loss, and RMS ripple current (see the Input-Capacitor Selection section). Therefore, the controller achieves high performance while minimizing the component count, which reduces cost, saves board space, and lowers component power requirements, making the MAX17009 ideal for high-power, cost-sensitive applications.


## Transient-Phase Repeat

When a transient occurs, the output-voltage deviation depends on the controller's ability to quickly detect the transient and slew the inductor current. A fixed-frequency controller typically responds only when a clock edge occurs, resulting in a delayed transient response. To minimize this delay time, the MAX17009 includes enhanced transient detection and transient- phaserepeat capabilities. If the controller detects that the output voltage has dropped by 25 mV , the transientdetection comparator immediately retriggers the phase that completed its on-time last. The controller triggers the subsequent phases as normal on the appropriate oscillator edges. This effectively triggers a phase a full cycle early, increasing the total inductor-current slew rate and providing an immediate transient response.
www. Dathe Sheit IION pin setting enables or disables the transient phase-repeat feature. Keep OPTION OPEN or connected to GND to enable transient-phase repeat. Connect OPTION to VCC or REF to disable transientphase repeat. See the Offset and Transient-Phase Repeat (OPTION) section.

## Feedback Adjustment Amplifiers

## Steady-State Voltage-Positioning

 Amplifier (DC Droop)Each of the MAX17009 SMPS controllers includes two transconductance amplifiers-one for steady-state DC droop, and another for AC droop. The amplifiers' inputs are generated by summing their respective current-sense inputs, which differentially sense the voltage across either current-sense resistors or the inductor's DCR.
The DC droop amplifier's output (FBDC) connects to the remote-sense point of the output through a resistor that sets each phase's DC voltage-positioning gain:
VOUT = VTARGET - RFBDClFBDC
where the target voltage (VTARGET) is defined in the Nominal Output-Voltage Selection section, and the FBDC amplifier's output current (IFBDC) is determined by each phase's current-sense voltage:

$$
\mathrm{I}_{\mathrm{FBDC}}=\mathrm{Gm}_{\mathrm{m}}(\mathrm{FBDC}) \mathrm{V}_{\mathrm{CS}}
$$

where $\mathrm{VCS}=\mathrm{VCSP}-\mathrm{VCSN}$ is the differential currentsense voltage, and $G_{M}(F B D C)$ is typically 1 mS as defined in the Electrical Characteristics table.
DC droop is typically used together with the +12.5 mV offset feature to keep within the DC tolerance window of the application. See the Offset and Transient-Phase Repeat (OPTION) section. The ripple voltage on FBDC must be less than the 18 mV (min) transient phase repeat threshold:

$$
\begin{aligned}
& \Delta l_{\mathrm{L}} R_{S E N S E} \mathrm{Gm}_{\mathrm{m}}(\mathrm{FBDC}) \text { RFBDC }+\Delta_{\mathrm{L}} \mathrm{RESR} \leq 18 \mathrm{mV} \\
& \text { RFBDC } \leq\left(\frac{18 m V}{\Delta \mathrm{~L}}-\text { RESR }\right)-\text { RSENSEGm(FBDC) }
\end{aligned}
$$

where $\Delta I_{L}$ is the inductor ripple current, $R_{E S R}$ is the effective output ESR at the remote sense point, RSENSE is the current-sense element, and $\mathrm{Gm}_{\mathrm{m}}(\mathrm{FBDC})$ is 1.03 mS (max) as defined in the Electrical Characteristics table. The worst-case inductor ripple occurs at the maximum input voltage and the minimum output-voltage conditions:

$$
\Delta_{\mathrm{L}(\mathrm{MAX})}=\frac{\operatorname{VOUT}(\mathrm{MIN})\left(\operatorname{ViN(MAX)}-\mathrm{V}_{\text {OUT }(M I N)}\right)}{\operatorname{VIN}(\text { MAX)fOSCL }}
$$

To disable voltage positioning, set RFBDC to zero.
Transient Voltage-Positioning Amplifier (AC Droop)
The AC droop amplifier's output (FBAC) connects to the remote-sense point of the output through a resistor that sets each phase's AC voltage-positioning gain:

$$
\text { VOUT }=\text { VTARGET }^{\text {R RFBAClFBAC }}
$$

where the target voltage ( $V_{T A R G E T}$ ) is defined in the Nominal Output-Voltage Selection section, and the FBAC amplifier's output current (IFBAC) is determined by each phase's current-sense voltage:

$$
\mathrm{I}_{\mathrm{FBAC}}=\mathrm{G}_{\mathrm{m}(\mathrm{FBAC})} \mathrm{V}_{\mathrm{CS}}
$$

where $\mathrm{V}_{\mathrm{CS}}=\mathrm{V}_{\mathrm{CSP}}-\mathrm{V}_{\text {CSN }}$ is the differential currentsense voltage, and $G_{M(F B A C)}$ is 1.03 mS (max), as defined in the Electrical Characteristics table.
AC droop is required for stable operation of the MAX17009. A minimum of $1 \mathrm{mV} / \mathrm{A}$ is recommended. AC droop must not be disabled.

# AMD Mobile Serial VID Dual-Phase Fixed-Frequency Controller 

The maximum allowable AC droop is limited by the recommended integrator correction range of $\pm 100 \mathrm{mV}$ and on the DC droop:

$$
\left|R_{\text {FBAC }}-R_{\text {FBDC }}\right| \leq \frac{100 \mathrm{mV}}{1.03 \mathrm{mSILOAD}(\mathrm{MAX}) \mathrm{RS}_{\text {SENSE }}}
$$

## Differential Remote Sense

The MAX17009 controller includes independent differential, remote-sense inputs for each CPU core to eliminate the effects of voltage drops along the PC board (PCB) traces and through the processor's power pins. The feedback-sense (FBDC_) input connects to the voltage-positioning resistor (RFBDC_). The groundsense (GNDS_) input connects to an amplifier that adds an offset directly to the target voltage, effectively adjusting the output voltage to counteract the voltage drop in the ground path. Connect the feedback-sense (FBDC_) voltage-positioning resistor (RFBDC_), and ground-sense (GNDS_) input directly to the respective CPU core's remote-sense outputs as shown in Figure 2.
GNDS2 has a dual function. At power-on, the voltage level on GNDS2 configures the MAX17009 as two independent switching regulators, or one higher current two-phase regulator. Keep GNDS2 low during powerup to configure the MAX17009 in separate mode. Connect GNDS2 to a voltage above 0.8 V (typ) for com-bined-mode operation. In the AMD mobile system, this is automatically done by the CPU that is plugged into the socket that pulls GNDS2 to the VDDIO voltage level.
The MAX17009 checks the GNDS2 level at the time
www. Datasene the internal REFOK signal goes high, and latches the operating mode information (separate or combined mode). This latch is cleared by cycling the SHDN pin.

Integrator Amplifier
An internal integrator amplifier forces the DC average of the FBDC_ voltage to equal the target voltage. This transconductance amplifier integrates the feedback voltage and provides a fine adjustment to the regulation voltage (Figure 3), allowing accurate DC output-voltage regulation regardless of the output-ripple voltage. The integrator amplifier has the ability to shift the output voltage by $\pm 100 \mathrm{mV}$ (min).
The MAX17009 disables the integrator by connecting the amplifier inputs together at the beginning of all VID transitions done in pulse-skipping mode. The integrator remains disabled until $20 \mu$ s after the transition is completed (the internal target settles), and the output is in regulation (edge detected on the error comparator).
When voltage positioning is disabled (RFBDC_ $=0 \Omega$ ), the $A C$ droop setting must be less than the $\pm 100 \mathrm{mV}$
minimum adjustment range of the integrator amplifier to guarantee proper DC output-voltage accuracy. See the Steady State Voltage-Positioning Amplifiers (DC Droop) and the Transient Voltage-Positioning Amplifiers (AC Droop) sections.

2-Wire Serial Interface (SVC, SVD) The MAX17009 supports the 2-wire, write only, serialinterface bus as defined by the AMD Serial VID Interface Specification. The serial interface is similar to the high-speed $3.4 \mathrm{MHz} \mathrm{I}^{2} \mathrm{C}$ bus, but without the master mode sequence. The bus consists of a clock line (SVC) and a data line (SVD). The CPU is the bus master, and the MAX17009 is the slave. The MAX17009 serial interface works from 100 kHz to 3.4 MHz . In the AMD mobile application, the bus runs at 3.4 MHz .
The serial interface is active only after PGD_IN goes high in the startup sequence. The CPU sets the VID voltage of the three internal DACs and the PSI_L bit through the serial interface.
During the startup sequence, the SVC and SVD inputs serve an alternate function to set the 2-bit boot VID for all three DACs while PWRGD is low. In debug mode, the SVC and SVD inputs function in the 2-bit VID mode when PGD_IN is low, and in the serial-interface mode when PGD_IN is high.

## Nominal Output-Voltage Selection

## SMPS Output Voltage

The nominal no-load output voltage (VTARGET_) for each SMPS is defined by the selected voltage reference (VID DAC) plus the remote ground-sense adjustment (VGNDS) and the offset voltage (VOFFSET) as defined in the following equation:

$$
\mathrm{V}_{\mathrm{TARGET}}=\mathrm{V}_{\mathrm{FBDC}}=\mathrm{V}_{\mathrm{DAC}}+\mathrm{V}_{\mathrm{GNDS}}+\mathrm{V}_{\mathrm{OFFS}}
$$

where VDAC is the selected VID voltage of the SMPS DAC, VGNDS is the ground-sense correction voltage, and VOFFSET is the +12.5 mV offset enabled by the OPTION pin, when the PSI_L is set high.

## NBV_BUF Output Voltage

The nominal output voltage (VTARGET) for the NBV_BUF is defined by the selected voltage reference (VID DAC) plus the remote ground-sense adjustment (VGNDS), as defined in the following equation:

$$
\mathrm{V}_{T A R G E T}=\mathrm{V}_{\text {NBV_BUF }}=\mathrm{V}_{\mathrm{DAC}}+\mathrm{V}_{G N D S} \text { NB }
$$

where VDAC is the selected VID voltage of the NBV_BUF DAC $\bar{C}$, and VGNDS_NB_ is the ground-sense correction voltage. The offset voltage (VOFFSET) is not applied to NBV_BUF.

## AMD Mobile Serial VID Dual-Phase Fixed-Frequency Controller



Figure 3. Functional Diagram

# AMD Mobile Serial VID Dual-Phase Fixed-Frequency Controller 


#### Abstract

7-Bit DAC Inside the MAX17009 are three 7-bit digital-to-analog converters (DACs). Each DAC can be individually programmed to different voltage levels through the serialinterface bus. The DAC sets the target for the output voltage for the SMPSs and the NB buffer output (NBV_BUF). The available DAC codes and resulting output voltages are compatible with the AMD SVI (Table 4) specifications


## Boot Voltage

On startup, the MAX17009 slews the target for all three DACs from ground to the boot voltage set by the SVC and SVD pin voltage levels. While the output is still below regulation, the SVC and SVD levels can be changed, and the MAX17009 sets the DACs to the new boot voltage. Once the programmed boot voltage is reached and PWRGD goes high, the MAX17009 stores the boot VID. Changes in the SVC and SVD settings do not change the output voltage once the boot VID is stored. When PGD_IN goes high, the MAX17009 exits boot mode, and the three DACs can be independently set to any voltage in the VID table through the serial interface.
If PGD_IN goes from high to low anytime after the boot VID is stored, the MAX17009 sets all three DACs back to the voltage of the stored boot VID.
When in debug mode ( $\overline{\mathrm{PRO}}=$ OPEN), the MAX17009 uses a different boot-voltage code set. Keeping PGD_IN low allows the SVC and SVD inputs to set the three DACs to different voltages in the boot-voltage code table. When PGD_IN is subsequently set high, the www.Dthree DACsigan be independently set to any voltage in the VID table serial interface. Table 3 shows the bootvoltage code table.

## Table 3. Boot-Voltage Code Table

| SVC | SVD | BOOT VOLTAGE <br> (VBOOT) <br> (PRO $=$ VCC OR GND) | BOOT VOLTAGE <br> (VBOOT) <br> (PRO = OPEN) |
| :---: | :---: | :---: | :---: |
| 0 | 0 | 1.1 | 1.4 |
| 0 | 1 | 1.0 | 1.2 |
| 1 | 0 | 0.9 | 1.0 |
| 1 | 1 | 0.8 | 0.8 |

Offset
A +12.5 mV offset can be added to both SMPS DAC voltages for applications that include DC droop. The offset is applied only after the MAX17009 exits boot mode (PGD_IN going from low to high), and the MAX17009 enters the serial-interface mode. The offset is disabled when the PSI_L bit is set, saving more power when the load is light.

The OPTION pin setting enables or disables the +12.5 mV offset. Connect OPTION to REF or GND to enable the offset. Keep OPTION open or connected to VCC to disable the offset. See the Offset and TransientPhase Repeat (OPTION) section.

## Output-Voltage Transition Timing SMPS Output-Voltage Transition

The MAX17009 performs positive voltage transitions in a controlled manner, automatically minimizing input surge currents. This feature allows the circuit designer to achieve nearly ideal transitions, guaranteeing just-in-time arrival at the new output voltage level with the lowest possible peak currents for a given output capacitance. The slew rate (set by resistor RTIME) must be set fast enough to ensure that $35.7 \mathrm{k} \Omega$ and $357 \mathrm{k} \Omega$ for corresponding slew rates between $25 \mathrm{mV} / \mu \mathrm{s}$ to $2.5 \mathrm{mV} / \mu \mathrm{s}$, respectively, for the SMPSs.
At the beginning of an output-voltage transition, the MAX17009 blanks both PWRGD comparator thresholds, preventing the PWRGD open-drain output from changing states during the transition. At the end of an upward VID transition, the controller enables both PWRGD thresholds approximately $20 \mu \mathrm{~s}$ after the slewrate controller reaches the target output voltage. At the end of a downward VID transition, the upper PWRGD threshold is enabled only after the output reaches the lower VID code setting.
The MAX17009 automatically controls the current to the minimum level required to complete the transition in the calculated time. The slew-rate controller uses an internal capacitor and current source programmed by RTIME to transition the output voltage. The total transition time depends on RTIME, the voltage difference, and the accuracy of the slew-rate controller (CsLEW accuracy). The slew rate is not dependent on the total output capacitance, as long as the surge current is less than the current limit set by ILIM. For all dynamic positive VID transitions, the transition time (tTRAN) is given by:

$$
\operatorname{tTRAN}=\frac{\left|\mathrm{V}_{\text {NEW }}-\mathrm{V}_{\mathrm{OLD}}\right|}{\left(\mathrm{d} \mathrm{~V}_{\mathrm{TARGET}} / \mathrm{dt}\right)}
$$

where dV TARGET/dt $=6.25 \mathrm{mV} / \mu \mathrm{s} \times 143 \mathrm{k} \Omega /$ RTIME is the slew rate, VOLD is the original output voltage, and $\mathrm{V}_{\text {NEW }}$ is the new target voltage. See the TIME Slew-Rate Accuracy row in the Electrical Characteristics table for slew-rate limits.
The output voltage tracks the slewed target voltage, making the transitions relatively smooth. The average inductor current per phase required to make an outputvoltage transition is:

## AMD Mobile Serial VID Dual-Phase Fixed-Frequency Controller

$$
\mathrm{L}_{\mathrm{L}}^{\cong \mathrm{COUT} \times\left(\mathrm{dV} \mathrm{~V}_{\text {ARGET }} / \mathrm{dt}\right)}
$$

where $d V_{T A R G E T} / \mathrm{dt}$ is the required slew rate, Cout is the total output capacitance.
The MAX17009 SMPSs remain in a pulse-skipping mode even during upward and downward VID transitions. As such, downward VID transitions are not forced, and the output voltage may take a longer time to settle to the lower VID code. The discharge rate of the output voltage during downward transitions is dependent on the load current and total output capacitance for loads less than a minimum current, and dependent on the Rtime programmed slew rate for
heavier loads. The critical load current (ILOAD(CRIT)) where the transition time is dependent on the load is:

$$
\operatorname{loOAD}(\mathrm{CRIT}) \cong \mathrm{COUT} \times(\mathrm{dV} \text { TARGET } / \mathrm{dt})
$$

For load currents less than ILOAD(CRIT), the transition time is:

$$
\mathrm{tTRANS} \cong \frac{\mathrm{COUT} \times \mathrm{dV}_{\text {TARGET }}}{\mathrm{l}_{\mathrm{LOAD}}}
$$

For soft-start and shutdown, the controller uses a fixed slew rate of $1 \mathrm{mV} / \mu \mathrm{s}$. Figure 4 is the VID transition timing diagram. Table 4 shows the output-voltage VID DAC codes.


Figure 4. VID Transition Timing Figure

## Table 4. Output Voltage VID DAC Codes

| SVID[6:0] | OUTPUT VOLTAGE (V) | SVID[6:0] | OUTPUT VOLTAGE (V) | SVID[6:0] | OUTPUT VOLTAGE (V) | SVID[6:0] | OUTPUT VOLTAGE (V) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 000_0000 | 1.5500 | 010_0000 | 1.1500 | 100_0000 | 0.7500 | 110_0000 | 0.3500 |
| 000_0001 | 1.5375 | 010_0001 | 1.1375 | 100_0001 | 0.7375 | 110_0001 | 0.3375 |
| 000_0010 | 1.5250 | 010_0010 | 1.1250 | 100_0010 | 0.7250 | 110_0010 | 0.3250 |
| 000_0011 | 1.5125 | 010_0011 | 1.1125 | 100_0011 | 0.7125 | 110_0011 | 0.3125 |
| 000_0100 | 1.5000 | 010_0100 | 1.1000 | 100_0100 | 0.7000 | 110_0100 | 0.3000 |
| 000_0101 | 1.4875 | 010_0101 | 1.0875 | 100_0101 | 0.6875 | 110_0101 | 0.2875 |
| 000_0110 | 1.4750 | 010_0110 | 1.0750 | 100_0110 | 0.6750 | 110_0110 | 0.2750 |
| 000_0111 | 1.4625 | 010_0111 | 1.0625 | 100_0111 | 0.6625 | 110_0111 | 0.2625 |
| 000_1000 | 1.4500 | 010_1000 | 1.0500 | 100_1000 | 0.6500 | 110_1000 | 0.2500 |
| 000_1001 | 1.4375 | 010_1001 | 1.0375 | 100_1001 | 0.6375 | 110_1001 | 0.2375 |

# AMD Mobile Serial VID Dual-Phase Fixed-Frequency Controller 

## Table 4. Output Voltage VID DAC Codes (continued)

| SVID[6:0] | OUTPUT VOLTAGE (V) | SVID[6:0] | OUTPUT VOLTAGE (V) | SVID[6:0] | OUTPUT VOLTAGE (V) | SVID[6:0] | OUTPUT VOLTAGE (V) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 000_1010 | 1.4250 | 010_1010 | 1.0250 | 100_1010 | 0.6250 | 110_1010 | 0.2250 |
| 000_1011 | 1.4125 | 010_1011 | 1.0125 | 100_1011 | 0.6125 | 110_1011 | 0.2125 |
| 000_1100 | 1.4000 | 010_1100 | 1.0000 | 100_1100 | 0.6000 | 110_1100 | 0.2000 |
| 000_1101 | 1.3875 | 010_1101 | 0.9875 | 100_1101 | 0.5875 | 110_1101 | 0.1875 |
| 000_1110 | 1.3750 | 010_1110 | 0.9750 | 100_1110 | 0.5750 | 110_1110 | 0.1750 |
| 000_1111 | 1.3625 | 010_1111 | 0.9625 | 100_1111 | 0.5625 | 110_1111 | 0.1625 |
| 001_0000 | 1.3500 | 011_0000 | 0.9500 | 101_0000 | 0.5500 | 111_0000 | 0.1500 |
| 001_0001 | 1.3375 | 011_0001 | 0.9375 | 101_0001 | 0.5375 | 111_0001 | 0.1375 |
| 001_0010 | 1.3250 | 011_0010 | 0.9250 | 101_0010 | 0.5250 | 111_0010 | 0.1250 |
| 001_0011 | 1.3125 | 011_0011 | 0.9125 | 101_0011 | 0.5125 | 111_0011 | 0.1125 |
| 001_0100 | 1.3000 | 011_0100 | 0.9000 | 101_0100 | 0.5000 | 111_0100 | 0.1000 |
| 001_0101 | 1.2875 | 011_0101 | 0.8875 | 101_0101 | 0.4875 | 111_0101 | 0.0875 |
| 001_0110 | 1.2750 | 011_0110 | 0.8750 | 101_0110 | 0.4750 | 111_0110 | 0.0750 |
| 001_0111 | 1.2625 | 011_0111 | 0.8625 | 101_0111 | 0.4625 | 111_0111 | 0.0625 |
| 001_1000 | 1.2500 | 011_1000 | 0.8500 | 101_1000 | 0.4500 | 111_1000 | 0.0500 |
| 001_1001 | 1.2375 | 011_1001 | 0.8375 | 101_1001 | 0.4375 | 111_1001 | 0.0375 |
| 001_1010 | 1.2250 | 011_1010 | 0.8250 | 101_1010 | 0.4250 | 111_1010 | 0.0250 |
| 001_1011 | 1.2125 | 011_1011 | 0.8125 | 101_1011 | 0.4125 | 111_1011 | 0.0125 |
| 001_1100 | 1.2000 | 011_1100 | 0.8000 | 101_1100 | 0.4000 | 111_1100 | 0 |
| 001_1101 | 1.1875 | 011_1101 | 0.7875 | 101_1101 | 0.3875 | 111_1101 | 0 |
| 001_1110 | 1.1750 | 011_1110 | 0.7750 | 101_1110 | 0.3750 | 111_1110 | 0 |
| 001_1111 | 1.1625 | 011_1111 | 0.7625 | 101_1111 | 0.3625 | 111_1111 | 0 |

www.DataSheet4U.com

NBV_BUF Output-Voltage Transition
The MAX17009 includes a buffered output voltage that sets the target for the NB regulator. When a voltage transition on the NB DAC occurs, the NBV_BUF sources or sinks a programmed current on its output. The programmed current (INBV_BUF) is set by RTIME. RTIme is between $35.7 \mathrm{k} \Omega$ and $357 \mathrm{k} \Omega$ for corresponding INBV_BUF between $28 \mu \mathrm{~A}$ and $2.8 \mu \mathrm{~A}$, respectively:

$$
\text { INBV_BUF }=(7 \mu A) \times(143 \mathrm{k} \Omega / \text { RTIME })
$$

INBV_BUF and the external capacitor (CNBV_BUF) set the voltage slew rate of the NBV_BUF:
dVNBV_BUF/dt = INBV_BUF / CNBV_BUF

Program the NB regulator with a slew rate faster than that set by NBV_BUF to allow the NBV_BUF to control the NB regulator's output slew rate.
Alternatively, the NB regulator can be programmed with the desired slew rate, and the NBV_BUF voltage can approach a step function by keeping CNBV_BUF small. A minimum of 100 pF capacitor is required.

## Pulse-Skipping Operation

The SMPS of the MAX17009 always operates in pulseskipping mode. Pulse-skipping mode enables the driver's zero-crossing comparator, so the driver pulls its DL low when "zero" inductor current is detected (VGND - VLX $=0$ ). This keeps the inductor from discharging the output capacitors and forces the controller to skip pulses under light-load conditions to avoid overcharging the output.
In the pulse-skipping operation, the controller terminates the on-time when the output voltage exceeds the feedback threshold and when the current-sense voltage exceeds the Idle Mode current-sense threshold (VIDLE $=0.15 \times$ VLIMIT). Under heavy-load conditions, the continuous inductor current remains above the Idle Mode current-sense threshold, so the on-time depends only on the feedback-voltage threshold. Under light-load conditions, the controller remains above the feedback voltage threshold, so the on-time duration depends solely on the Idle Mode current-sense threshold, which is approximately $15 \%$ of the full-load peak current-limit threshold set by ILIM.

# AMD Mobile Serial VID Dual-Phase Fixed-Frequency Controller 

During downward VID transitions, the controller temporarily sets the OVP threshold to 1.85 V (typ), preventing false OVP faults. Once the error amplifier detects that the output voltage is in regulation, the OVP threshold tracks the selected VID DAC code. The MAX17009 automatically uses forced-PWM operation during soft-shutdown.
When configured for separate-mode operation, both SMPSs remain in pulse-skipping mode, regardless of the PSI_L bit state.
When configured for combined-mode operation, the PSI_L bit sets the MAX17009 in 1-phase pulse-skipping mode or 2-phase pulse-skipping mode.

Idle Mode Current-Sense Threshold
The Idle Mode current-sense threshold forces a lightly loaded regulator to source a minimum amount of power with each on-time since the controller cannot terminate the on-time until the current-sense voltage exceeds the Idle Mode current-sense threshold (VIDLE $=0.15 \times$ VLIMIT). Since the zero-crossing comparator prevents the switching regulator from sinking current, the controller must skip pulses to avoid overcharging the output. When the clock edge occurs, if the output voltage still exceeds the feedback threshold, the controller does not initiate another on-time. This forces the controller to actually regulate the valley of the output voltage ripple under light-load conditions.

## Automatic Pulse-Skipping Crossover

 In skip mode, the MAX17009 zero-crossing comparators are active. Therefore, an inherent automatic switchover to PFM takes place at light loads, resulting in a highly efficient operating mode. This switchover is affected by a comparator that truncates the low-side switch on-time at the inductor current's zero crossing. The driver's zero-crossing comparator senses the inductor current across the low-side MOSFET. Once VGND - VLX drops below the zero-crossing threshold, the driver forces DL low. This mechanism causes the threshold between pulse-skipping PFM and nonskipping PWM operation to coincide with the boundary between continuous and discontinuous inductor-current operation (also known as the "critical-conduction" point). The load-current level at which the PFM/PWM crossover occurs, ILOAD(SKIP), is given by:$$
\operatorname{LOAD}(S K I P)=\frac{V_{O U T}\left(V_{\text {IN }}-V_{O U T}\right)}{2 V_{\text {INfSWL }}}
$$

The switching waveforms may appear noisy and asynchronous when light loading causes pulse-skipping operation, but this is a normal operating condition that results in high light-load efficiency. Trade-offs in PFM noise vs. light-load efficiency are made by varying the
inductor value. Generally, low inductor values produce a broader efficiency vs. load curve, while higher values result in higher full-load efficiency (assuming that the coil resistance remains fixed) and less output-voltage ripple. Penalties for using higher inductor values include larger physical size and degraded load-transient response (especially at low input-voltage levels).

## Current Sense

The output current of each phase is sensed differentially. A low offset voltage and high gain (10V/V) differential current amplifier at each phase allows low-resistance current-sense resistors to be used to minimize power dissipation. Sensing the current at the output of each phase offers advantages, including less noise sensitivity, more accurate current sharing between phases, and the flexibility of using either a current-sense resistor or the $D C$ resistance of the output inductor.
Using the DC resistance (RDCR) of the output inductor allows higher efficiency. In this configuration, the initial tolerance and temperature coefficient of the inductor's DCR must be accounted for in the output-voltage droop-error budget and power monitor. This currentsense method uses an RC filtering network to extract the current information from the output inductor (see Figure 5). The time constant of the RC network should match the inductor's time constant (L/RDCR):

$$
\frac{\mathrm{L}}{\mathrm{RDCR}^{2}}=\mathrm{REQCSENSE}
$$

where CSENSE and REQ are the time-constant matching components. To minimize the current-sense error due to the current-sense inputs' bias current (ICSP and ICSN), choose REQ less than $2 k \Omega$ and use the above equation to determine the sense capacitance (CSENSE). Choose capacitors with 5\% tolerance and resistors with $1 \%$ tolerance specifications. Temperature compensation is recommended for this current-sense method. See the Voltage-Positioning and Loop Compensation section for detailed information.
When using a current-sense resistor for accurate outputvoltage positioning, the circuit requires a differential RC filter to eliminate the AC voltage step caused by the equivalent series inductance (LESL) of the current-sense resistor (see Figure 5). The ESL-induced voltage step does not affect the average current-sense voltage, but results in a significant peak current-sense voltage error that results in unwanted offsets in the regulation voltage and results in early current-limit detection. Similar to the inductor DCR sensing method above, the RC filter's time constant should match the L/R time constant formed by the current-sense resistor's parasitic inductance:

## AMD Mobile Serial VID Dual-Phase Fixed-Frequency Controller



Figure 5. Current-Sense Configurations

$$
\frac{\text { LESL }^{\text {RSENSE }}}{\text { REQCSENSE }}
$$

where LESL is the equivalent series inductance of the current-sense resistor, RSENSE is current-sense resistance value, and CSENSE and REQ are the time-constant matching components.

## Combined-Mode Current Balance

When configured in combined mode, the MAX17009 current-mode architecture automatically forces the individual phases to remain current balanced. SMPS1 is the main voltage-control loop, and SMPS2 maintains the
current balance between the phases. This control scheme regulates the peak inductor current of each phase, forcing them to remain properly balanced. Therefore, the average inductor current variation depends mainly on the variation in the current-sense element and inductance value.

## Peak Current Limit

The MAX17009 current-limit circuit employs a fast peak inductor current-sensing algorithm. Once the currentsense signal (CSP to CSN) of the active phase exceeds the peak current-limit threshold, the PWM controller terminates the on-time. See the Peak-Inductor Current Limit section in the SMPS Design Procedure section.

## AMD Mobile Serial VID Dual-Phase Fixed-Frequency Controller

Power-Up Sequence (POR, UVLO, PGD_IN)
Power-on reset (POR) occurs when Vcc rises above approximately 2 V , resetting the fault latch and preparing the controller for operation. The Vcc undervoltage lockout (UVLO) circuitry inhibits switching until Vcc rises above 4.25 V . The controller powers up the reference once the system enables the controller-Vcc above 4.25 V and SHDN driven high. With the reference in regulation, the controller ramps the SMPS and NBV_BUF voltages to the boot voltage set by the SVC and SVD inputs:

$$
\begin{gathered}
\mathrm{t}(\text { SMPS-START })=\frac{V_{\text {BOOT }}}{(1 \mathrm{mV} / \mu \mathrm{s})} \\
\mathrm{t}(\text { NBV_BUF-START })=\frac{\mathrm{V}_{\text {BOOTRTIMEC }} \mathrm{C}_{\text {NBV_BUF }}}{(7 \mu \mathrm{~A} \times 143 \mathrm{k} \Omega)}
\end{gathered}
$$

The soft-start circuitry does not use a variable current limit, so full output current is available immediately. PWRGD becomes high impedance approximately 20 $\mu$
after the SMPS outputs reach regulation. The boot VID is stored the first time PWRGD goes high. The MAX17009 is in pulse-skipping mode during soft-start, and in forced-PWM mode soft-shutdown.
The NB regulator soft-start time is set by the NB regulator soft-start timer, or by t (NBV_BUF-START), whichever is longer.
For automatic startup, the battery voltage should be present before VCC. If the controller attempts to bring the output into regulation without the battery voltage present, the fault latch trips. The controller remains shut down until the fault latch is cleared by toggling SHDN or cycling the V cc power supply below 0.5 V .
If the $\mathrm{V}_{\mathrm{CC}}$ voltage drops below 4.25 V , the controller assumes that there is not enough supply voltage to make valid decisions and could also result in the stored boot VIDs being corrupted. As such, the MAX17009 immediately stops switching (DH_ and DL_ pulled low), latches off, and discharges the outputs using the internal $10 \Omega$ switches from CSL_ to GND. See Figure 6.


Figure 6. Startup Sequence

# AMD Mobile Serial VID Dual-Phase Fixed-Frequency Controller 

## Notes:

1) The relationship between DC_IN and VDDIO is not guaranteed. It is possible to have VDDIO powered when DC_IN is not powered, and it is possible to have DC_IN power-up before VDDIO powers up.
2) As the VDDIO power rail comes within specification, VDD_Plane_Strap becomes valid and SVC and SVD are driven to the boot VID value by the processor. The system guarantees that VDDIO is in specification and SVC and SVD are driven to the boot VID value for at least $10 \mu$ s prior to $\overline{\text { SHDN }}$ being asserted to the MAX17009.
3) After $\overline{\mathrm{SHDN}}$ is asserted, the MAX17009 samples and latches the VDD_Plane_Strap level at its GNDS2 pin when REF reaches the REFOK threshold, and ramps up the voltage-plane outputs to the level indicated by the 2-bit boot VID. The boot VID is stored in the MAX17009 for use when PGD_IN deasserts. The MAX17009 soft-starts the output rails to limit inrush current from the DC_IN rail.
4) The MAX17009 asserts PWRGD. After PWRGD is asserted and all system-wide voltage planes and free-running clocks are within specification, then the system asserts PGD_IN.
5) The processor holds the 2-bit boot VID for at least $10 \mu s$ after PGD_IN is asserted.
6) The processor issues the set VID command through SVI.
7) The MAX17009 transitions the voltage planes to the www. Datasiset VVIDomThe set VID may be greater than, or less than the boot VID voltage.
8) The chipset enforces a 1 ms delay between PGD_IN assertion and RESET_L deassertion.

PWRGD
The MAX17009 features internal power-good fault comparators for each phase. The outputs of these individual power-good fault comparators are logically ORed to drive the gate of the open-drain PWRGD output transistor. Each phase's power-good fault comparator has an upper threshold of +200 mV (typ) and a lower threshold of -300 mV (typ). PWRGD goes low if the output of either phase exceeds its respective thresholds.

PWRGD is forced low during the startup sequence up to $20 \mu s$ after both SMPS internal DACs reach the boot VID. The 2-bit boot VID is stored when PWRGD goes high during the startup sequence. PWRGD is immediately forced low when SHDN goes low.
PWRGD is blanked high impedance while either of the internal SMPS DACs are slewing during a VID transition, plus an additional $20 \mu$ s after the DAC transition is completed. For downward VID transitions, the upper threshold of the power-good fault comparators remains blanked until the output reaches regulation again.
PWRGD goes low for a minimum of $20 \mu$ s when PGD_IN goes low, and stays low until $20 \mu$ s after both SMPS internal DACs reach the boot VID.

## PGD_IN

After the SMPS outputs reach the boot voltage, the MAX17009 switches over to the serial-interface mode when PGD_IN goes high. Anytime during normal operation, a high-to-low transition on PGD_IN causes the MAX17009 to slew all three internal DACs back to the stored boot VIDs. PWRGD goes low for a minimum of $20 \mu s$ when PGD_IN goes low, and stays low until $20 \mu s$ after the SMPS outputs are within the PWRGD thresholds. The SVC and SVD inputs are disabled during the time that PGD_IN is low. The serial interface is reenabled when PGD_IN goes high again.
In debug mode ( $\overline{\mathrm{PRO}}=$ OPEN), the function of the SVC and SVD inputs depend on the PGD_IN level. If PGD_IN is low, the SVC and SVD inputs are used as 2bit inputs to set the three internal DAC voltages. See Table 3. If PGD_IN is high, the MAX17009 switches over to serial-interface mode. A high-to-low transition on PGD_IN causes the MAX17009 to slew all three internal DACs back to the stored boot VIDs and revert to the 2-bit VID mode. See Figure 7.

## AMD Mobile Serial VID Dual-Phase Fixed-Frequency Controller


www. Datigure $\mathrm{FA}_{4}$ PGGAIN Timing Figure

Shutdown
When $\overline{\text { SHDN }}$ goes low, the MAX17009 enters the lowpower shutdown mode. PWRGD is pulled low immediately, and the SMPS output voltages ramp down at $1 \mathrm{mV} / \mu \mathrm{s}$, while the NBV_BUF output slews at a rate set by Rtime. At the end of the soft-shutdown sequence, DL_ is kept low, and the $10 \Omega$ switches from CSL_ to GND are enabled, holding the outputs low:

$$
\begin{aligned}
& t(\text { SMPS-SHDN })=\frac{\text { VOUT }}{(1 \mathrm{mV} / \mu \mathrm{s})} \\
& \mathrm{t}(\text { NBV_BUF-SHDN })=\frac{\text { VNBV_BUFRTIMECNBV_BUF }}{(7 \mu \mathrm{~A} \times 143 \mathrm{k} \Omega)}
\end{aligned}
$$

Slowly discharging the output capacitors by slewing the output over a long period of time keeps the average negative inductor current low (damped response), thereby eliminating the negative output-voltage excursion that
occurs when the controller discharges the output quickly by permanently turning on the low-side MOSFET (underdamped response). This eliminates the need for the Schottky diode normally connected between the output and ground to clamp the negative output-voltage excursion. The MAX17009 shuts down completely-the drivers are disabled, the reference turns off, and the supply currents drop to about $1 \mu \mathrm{~A}$ (max) - $20 \mu$ s after the controller reaches the OV target. When a fault condi-tion-overvoltage or undervoltage-occurs on one SMPS, the other SMPS and the NBV_BUF immediately go through the soft-shutdown sequence. To clear the fault latch and reactivate the controller, toggle SHDN or cycle Vcc power below 0.5V.
Soft-shutdown for the NB regulator is determined by the particular NB regulator's shutdown behavior. In the typical application, the NB regulator's $\overline{\text { SHDN }}$ pin or enable pin is toggled at the same time as the MAX17009's SHDN pin.

# AMD Mobile Serial VID Dual-Phase Fixed-Frequency Controller 



Figure 8. THRM Configuration

## VRHOT Temperature Comparator

The MAX17009 features an independent comparator with an accurate threshold (VHOT) that tracks the analog supply voltage (VHOT $=0.3 \times \mathrm{VCC})$. Use a resistorand thermistor-divider between Vcc and GND to generate a voltage-regulator overtemperature monitor. Place the thermistor as close to the MOSFETs and inductors as possible.
For combined-mode operations, the current-balance circuit balances the currents between phases. As such, the power loss and heat in each phase should be identical, apart from the effects of placement and airflow over each phase. A single thermistor can be placed near either of the phases and still be effective.
For separate mode operation, the load currents between phases may be very different. Using two "logic-level" thermistors (e.g., Murata PRF series POSITORS) allows the same VRHOT comparator to monitor the temperature of both phases. Figure 8 is the THRM configuration.

## Fault Protection (Latched) <br> $\overline{P R O}$ Selectable Overvoltage Protection and Debug Mode

The MAX17009 features a tri-level PRO pin that enables the overvoltage protection feature, or puts the MAX17009 in debug mode. Table 5 shows the PRO-selectable options. Debug mode is intended for applications where the serial interface is not properly functioning, and the output voltage needs to be adjusted to different levels. The DAC voltage settings in debug mode further depend on the PGD_IN level to switch between the 2-bit VID setting or the serial interface operation.
Table 5. $\overline{\text { PRO }}$ Settings

| $\overline{\text { PRO }}$ | DESCRIPTION |
| :---: | :---: |
| $V_{C C}$ | OVP disabled |
| OPEN | Debug mode, OVP disabled |
| GND | OVP enabled |

## Output Overvoltage Protection

The overvoltage-protection (OVP) circuit is designed to protect the CPU against a shorted high-side MOSFET by drawing high current and blowing the battery fuse. The MAX17009 continuously monitors the output for an overvoltage fault. The controller detects an OVP fault if the output voltage exceeds the set VID DAC voltage by more than 300 mV . The OVP threshold tracks the VID DAC voltage except during a downward VID transition. During a downward VID transition, the OVP threshold is set at $1.80 \mathrm{~V}(\mathrm{~min})$, until the output reaches regulation, when the OVP threshold is reset back to 300 mV above the VID setting.
When the OVP circuit detects an overvoltage fault, it immediately forces the external low-side driver high on the faulted side and initiates the soft-shutdown for the other SMPS and the NBV_BUF. The synchronous-rectifier MOSFETs of the faulted side are turned on with $100 \%$ duty, which rapidly discharges the output filter capacitor and forces the output low. If the condition that caused the overvoltage (such as a shorted highside MOSFET) persists, the battery fuse blows. Toggle SHDN or cycle the Vcc power supply below 0.5 V to clear the fault latch and reactivate the controller.
When in combined mode, the synchronous-rectifier MOSFETs of both phases are turned on with $100 \%$ duty in response to an overvoltage fault.
Overvoltage protection can be disabled by setting $\overline{\mathrm{PRO}}$ to high or open.

## Output Undervoltage Protection

The output UVP function is similar to foldback current limiting, but employs a timer rather than a variable current limit. If the MAX17009 output voltage is 400 mV below the target voltage, the controller activates the shutdown sequence for both SMPS and NBV_BUF, and sets the fault latch. Toggle SHDN or cycle the Vcc power supply below 0.5 V to clear the fault latch and reactivate the controller.

# AMD Mobile Serial VID Dual-Phase Fixed-Frequency Controller 

## Thermal-Fault Protection

The MAX17009 features a thermal-fault protection circuit. When the junction temperature rises above $+160^{\circ} \mathrm{C}$, a thermal sensor sets the fault latch and shuts down, immediately forcing DH and DL low, without going through the soft-shutdown sequence. Toggle SHDN or cycle the VCC power supply below 0.5 V to clear the fault latch and reactivate the controller after the junction temperature cools by $15^{\circ} \mathrm{C}$.

## MOSFET Gate Drivers

The DH and DL drivers are optimized for driving mode-rate-sized high-side and larger low-side power MOSFETs. This is consistent with the low duty factor seen in notebook applications where a large VIN - VOUT differential exists. The high-side gate drivers (DH) source and sink 2.2A, and the low-side gate drivers (DL) source 2.7A and sink 8A. This ensures robust gate drive for high-current applications. The DH floating high-side MOSFET drivers are powered by internal boost switch charge pumps at BST, while the DL syn-chronous-rectifier drivers are powered directly by the 5 V bias supply (VDD).
Adaptive dead-time circuits monitor the DL and DH drivers and prevent either FET from turning on until the other is fully off. The adaptive driver dead time allows operation without shoot-through with a wide range of MOSFETs, minimizing delays and maintaining efficiency. There must be a low-resistance, low-inductance path from the DL and DH drivers to the MOSFET gates for the adaptive dead-time circuits to work properly; otherwww. Dwiseetheusense circuitry in the MAX17009 interprets the MOSFET gates as "off" while charge actually remains. Use very short, wide traces ( 50 mils to 100 mils wide if the MOSFET is 1 in from the driver).
The internal pulldown transistor that drives DL low is robust, with a $0.25 \Omega$ (typ) on-resistance. This helps prevent DL from being pulled up due to capacitive coupling from the drain to the gate of the low-side MOSFETs when the inductor node (LX) quickly switches from ground to VIN. Applications with high input voltages and long inductive driver traces may require rising LX edges that do not pull up the low-side MOSFETs' gate, causing shoot-through currents. The capacitive coupling between LX and DL created by the MOSFET's gate-to-drain capacitance (CRSS), gate-tosource capacitance (CISS - CRSS), and additional board parasitics should not exceed the following minimum threshold:

$$
\mathrm{V}_{\mathrm{GS}(\mathrm{TH})}>\mathrm{V}_{\mathrm{IN}}\left(\frac{\mathrm{C}_{\mathrm{RSS}}}{\mathrm{C}_{\mathrm{ISS}}}\right)
$$

Typically, adding a 4700pF between DL and power ground (CNL in Figure 9), close to the low-side MOSFETs, greatly reduces coupling. Do not exceed $22 n F$ of total gate capacitance to prevent excessive turn-off delays.
Alternatively, shoot-through currents can be caused by a combination of fast high-side MOSFETs and slow lowside MOSFETs. If the turn-off delay time of the low-side MOSFET is too long, the high-side MOSFETs can turn on before the low-side MOSFETs have actually turned off. Adding a resistor less than $5 \Omega$ in series with BST slows down the high-side MOSFET turn-on time, eliminating the shoot-through currents without degrading the turn-off time (RBST in Figure 9). Slowing down the high-side MOSFET also reduces the LX node rise time, thereby reducing EMI and high-frequency coupling responsible for switching noise.


Figure 9. Gate Drive Circuit

# AMD Mobile Serial VID Dual-Phase Fixed-Frequency Controller 

## Table 6. OPTION Pin Settings

| OPTION | OFFSET ENABLED | TRANSIENT-PHASE <br> REPEAT ENABLED |
| :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | 0 | 0 |
| OPEN | 0 | 1 |
| REF | 1 | 0 |
| GND | 1 | 1 |

## Offset and Transient-Phase

 Repeat (OPTION)The +12.5 mV offset and the transient-phase repeat features of the MAX17009 can be selectively enabled and disabled by the OPTION pin setting. Table 6 shows the OPTION pin voltage levels and the features that are enabled. See the Transient Phase Repeat section for a detailed description of the respective features. When the offset is enabled, setting the PSI_L bit low disables the offset reducing power consumption in the lowpower state.

## SMPS Design Procedure

Firmly establish the input voltage range and maximum load current before choosing a switching frequency and inductor operating point (ripple-current ratio). The primary design trade-off lies in choosing a good switching frequency and inductor operating point, and the following four factors dictate the rest of the design:

- Input voltage range: The maximum value ( $\operatorname{VIN}(\operatorname{MAX}))$ must accommodate the worst-case high AC www. DataSradidtermvoltage. The minimum value (VIN(MIN)) must account for the lowest input voltage after drops due to connectors, fuses, and battery selector switches. If there is a choice at all, lower input voltages result in better efficiency.
- Maximum load current: There are two values to consider. The peak load current (ILOAD(MAX)) determines the instantaneous component stresses and filtering requirements, and thus drives output capacitor selection, inductor saturation rating, and the design of the current-limit circuit. The continuous load current (ILOAD) determines the thermal stresses and thus drives the selection of input capacitors, MOSFETs, and other critical heat-contributing components. Modern notebook CPUs generally exhibit ILOAD $=\operatorname{ILOAD}(\mathrm{MAX}) \times 80 \%$.
For multiphase systems, each phase supports a fraction of the load, depending on the current balancing. When properly balanced, the load current is evenly distributed among each phase:

$$
\operatorname{LOAD}(\text { PHASE })=\frac{\text { LOAD }}{\eta_{\text {PH }}}
$$

where $\eta_{P H}$ is the total number of active phases.

- Switching frequency: This choice determines the basic trade-off between size and efficiency. The optimal frequency is largely a function of maximum input voltage, due to MOSFET switching losses that are proportional to frequency and $\mathrm{V}_{1 \mathrm{~N}^{2}}$. The optimum frequency is also a moving target, due to rapid improvements in MOSFET technology that are making higher frequencies more practical.
When selecting a switching frequency, the minimum on-time at the highest input voltage and lowest output voltage must be greater than the 185ns (max) minimum on-time specification in the Electrical Characteristics table:

$$
\text { VOUT(MIN) / VIN(MAX) } \times \text { TSW }>\text { toNmIN }
$$

A good rule is to choose a minimum on-time of at least 200ns.
When in pulse-skipping operation SKIP_= GND, the minimum on-time must take into consideration the time needed for proper skip-mode operation. The on-time for a skip pulse must be greater than the 185ns (max) minimum on-time specification in the Electrical Characteristics table:

$$
\mathrm{t}_{\text {ONMIN }} \leq \frac{\mathrm{LV} \text { IDLE }}{\mathrm{R}_{\text {SENSE }}\left(\mathrm{V}_{\text {IN(MAX })}-\mathrm{V}_{\text {OUT(MIN })}\right)}
$$

- Inductor operating point: This choice provides trade-offs between size vs. efficiency and transient response vs. output noise. Low inductor values provide better transient response and smaller physical size, but also result in lower efficiency and higher output noise due to increased ripple current. The minimum practical inductor value is one that causes the circuit to operate at the edge of critical conduction (where the inductor current just touches zero with every cycle at maximum load). Inductor values lower than this grant no further size-reduction benefit. The optimum operating point is usually found between $20 \%$ and $50 \%$ ripple current.


## Inductor Selection

By design, the AMD Mobile Serial VID application should regard each of the MAX17009 SMPSs as independent, single-phase regulators. The switching frequency and operating point (\% ripple current or LIR) determine the inductor value as follows:

## AMD Mobile Serial VID Dual-Phase Fixed-Frequency Controller

$$
L=\left(\frac{V_{I N}-V_{\text {OUT }}}{\text { fsWILOAD(MAX)LIR }}\right)\left(\frac{V_{\text {OUT }}}{V_{\text {IN }}}\right)
$$

where ILOAD(MAX) is the maximum current per phase, and $\ddagger$ Sw is the switching frequency per phase.
Find a low-loss inductor having the lowest possible DC resistance that fits in the allotted dimensions. If using a swinging inductor (where the inductance decreases linearly with increasing current), evaluate the LIR with properly scaled inductance values. For the selected inductance value, the actual peak-to-peak inductor ripple current ( $\Delta$ IINDUCTOR) is defined by:

$$
\Delta \text { IINDUCTOR }=\frac{\operatorname{VOUT}\left(\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {OUT }}\right)}{\mathrm{V}_{\text {INfSWL }}}
$$

Ferrite cores are often the best choice, although powdered iron is inexpensive and can work well at 200 kHz . The core must be large enough not to saturate at the peak inductor current (IPEAK):

$$
\text { IPEAK }=\left(\frac{\mathrm{LOAD}(\mathrm{MAX})}{\eta_{\mathrm{PH}}}\right)+\left(\frac{\Delta \mathrm{II} \text { NDUCTOR }}{2}\right)
$$

## Peak-Inductor Current Limit (ILIM)

The MAX17009 overcurrent protection employs a peak current-sensing algorithm that uses either currentsense resistors or the inductor's DCR as the currentsense element (see the Current Sense section). Since the controller limits the peak inductor current, the maximumbeyerage load current is less than the peak cur-rent-limit threshold by an amount equal to half the inductor ripple current. Therefore, the maximum load capability is a function of the current-sense resistance, inductor value, switching frequency, and input-to-output voltage difference. When combined with the output undervoltage-protection circuit, the system is effectively protected against excessive overload conditions.
The peak current-limit threshold is set by voltage difference between ILIM and REF using an external resistordivider:

$$
\begin{aligned}
\mathrm{V}_{\mathrm{CS}(\mathrm{PK})}= & \mathrm{V}_{\text {CSP_ }}-\mathrm{V}_{\text {CSN_ }}=0.05 \times\left(\mathrm{V}_{\text {REF }}-\mathrm{V}_{\text {ILIM }}\right) \\
& \text { LIIMIT }(\mathrm{PK})=\mathrm{V}_{\text {CS(PK }}(\mathrm{PK}) / \text { RSENSE }
\end{aligned}
$$

where RSENSE is the resistance value of the currentsense element (inductors' DCR or current-sense resistor), and ILIMIT(PK) is the desired peak current limit (per phase). The peak current-limit threshold voltage-adjustment range is from 10 mV to 50 mV .

## Output-Capacitor Selection

The output filter capacitor must have low-enough ESR to meet output ripple and load-transient requirements. In CPU VCORE converters and other applications where the output is subject to large-load transients, the output capacitor's size typically depends on how much ESR is needed to prevent the output from dipping too low under a load transient. Ignoring the sag due to finite capacitance:

$$
\left(\mathrm{RESR}^{2}+\mathrm{RPCB}\right) \leq \frac{\mathrm{V}_{\text {STEP }}}{\Delta \operatorname{LIOAD}(\mathrm{MAX})}
$$

In non-CPU applications, the output capacitor's size often depends on how much ESR is needed to maintain an acceptable level of output ripple voltage. The output ripple voltage of a step-down controller equals the total inductor ripple current multiplied by the output capacitor's ESR. When operating multiphase systems out-ofphase, the peak inductor currents of each phase are staggered, resulting in lower output-ripple voltage (VRIPPLE) by reducing the total inductor ripple current. For nonoverlapping, multiphase operation (VIN $\geq$ VOUT), the maximum ESR to meet the output-ripple-voltage requirement is:

$$
R_{E S R} \leq\left[\frac{\mathrm{V}_{\text {IfswL }}}{\left(\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {OUT }}\right) \mathrm{V}_{\text {OUT }}}\right] \mathrm{V}_{\text {RIPPLE }}
$$

wherefsw is the switching frequency per phase. The actual capacitance value required relates to the physical size needed to achieve low ESR, as well as to the chemistry of the capacitor technology. Thus, the capacitor selection is usually limited by ESR and voltage rating rather than by capacitance value (this is true of polymer types).
The capacitance value required is determined primarily by the output transient-response requirements. Low inductor values allow the inductor current to slew faster, replenishing charge removed from or added to the output filter capacitors by a sudden load step. Therefore, the amount of output soar when the load is removed is a function of the output voltage and inductor value. The minimum output capacitance required to prevent overshoot (VSOAR) due to stored inductor energy can be calculated as:

$$
\operatorname{COUT} \geq \frac{(\Delta \operatorname{LIOAD}(\mathrm{MAX}))^{2} \mathrm{~L}}{2 \mathrm{~V}_{\text {OUT }} \mathrm{V}_{\text {SOAR }}}
$$

# AMD Mobile Serial VID Dual-Phase Fixed-Frequency Controller 

When using low-capacity ceramic-filter capacitors, capacitor size is usually determined by the capacity needed to prevent VSOAR from causing problems during load transients. Generally, once enough capacitance is added to meet the overshoot requirement, undershoot at the rising load edge is no longer a problem.

## Input-Capacitor Selection

The input capacitor must meet the ripple-current requirement (IRMS) imposed by the switching currents. For a dual, $180^{\circ}$ interleaved controller, the out-of-phase operation reduces the RMS input ripple current, effectively lowering the input capacitance requirements. When both outputs operate with a duty cycle less than $50 \%$ (VIN > $2 \times$ VOUT), the RMS input-ripple current is defined by the following equation:
where $I_{I N}$ is the average input current:

$$
\text { IIN }=\left(\frac{\mathrm{V}_{\text {OUT1 }}}{\mathrm{V}_{\mathrm{IN}}}\right) \text { loUT1 }+\left(\frac{\mathrm{V}_{\text {OUT2 }}}{\mathrm{V}_{\mathrm{IN}}}\right) \text { IOUT2 }
$$

In combined mode (GNDS2 = VDDIO) with both phases active, the input RMS current simplifies to:

$$
\mathrm{IRMS}=\mathrm{IOUT} \sqrt{\left(\frac{\mathrm{~V}_{\mathrm{OUT}}}{\mathrm{~V}_{\mathrm{IN}}}\right)\left(\frac{1}{2}-\frac{\mathrm{V}_{\mathrm{OUT}}}{\mathrm{~V}_{\mathrm{IN}}}\right)}
$$

For most applications, nontantalum chemistries (ceramic, www. Datauthinuth, or OS-CON) are preferred due to their resistance to inrush surge currents typical of systems with a mechanical switch or connector in series with the input. If the MAX17009 is operated as the second stage of a two-stage power-conversion system, tantalum input capacitors are acceptable. In either configuration, choose an input capacitor that exhibits less than $10^{\circ} \mathrm{C}$ temperature rise at the RMS input current for optimal circuit longevity.

## Voltage Positioning and Loop Compensation

Voltage positioning dynamically lowers the output voltage in response to the load current, reducing the output capacitance and processor's power-dissipation requirements. The controller uses two transconductance amplifiers to set the transient and DC output-voltage droop (Figure 3). The transient-compensation (TRC) amplifier determines how quickly the MAX17009 responds to the load transient. The FBDC_ amplifier adjusts the steady-state regulation voltage as a function of the load. This adjustability allows flexibility in the
selected current-sense resistor value or inductor DCR, and allows smaller current-sense resistance to be used, reducing the overall power dissipated.

## Steady-State Voltage Positioning

Connect a resistor (RFBDC_) between FBDC_ and the remote-sense point to set the steady-state $\overline{\mathrm{D}} \mathrm{C}$ droop (load line) based on the required voltage-positioning slope (RDROOPDC):

RFBDC_ = RDROOPDC / (RSENSE_ $\times$ Gm(FBDC_))
where RDROOPDC is the desired steady-state droop, $\mathrm{G}_{\mathrm{m}}($ FBDC_) is typically 1 ms as defined in the Electrical Characteristics table, and RSENSE is the value of the current-sense resistor that is used to provide the (CSP_, CSN_) current-sense voltage.
When the inductors' DCR is used as the current-sense element (RSENSE $=$ RDCR), the inductor DCR circuit should include an NTC thermistor to cancel the temperature dependence of the inductor DCR, maintaining a constant voltage-positioning slope.

## Transient Droop

Connect a resistor (RFBAC_) between FBAC_ and the remote-sense point to set the DC transient AC droop (load-line) based on the required voltage-positioning slope (RDROOPAC):

RFBAC_ = RDROOPAC / (RSENSE_ $\times$ Gm(FBAC_))
where RDROOPAC is the desired steady-state droop, Gm(FBAC_) is typically 1 mS as defined in the Electrical Characteristics table, and RSENSE_ is the value of the current-sense resistor that is used to provide the (CSP_, CSN_) current-sense voltage.
When the inductors' DCR is used as the current-sense element (RSENSE $=$ RDCR), the inductor DCR circuit should include an NTC thermistor to cancel the temperature dependence of the inductor DCR, maintaining a constant voltage-positioning slope.

## Power-MOSFET Selection

Most of the following MOSFET guidelines focus on the challenge of obtaining high load-current capability when using high-voltage (> 20V) AC adapters. Lowcurrent applications usually require less attention.
The high-side MOSFET ( $\mathrm{NH}_{\mathrm{H}}$ ) must be able to dissipate the resistive losses plus the switching losses at both VIN(MIN) and VIN(MAX). Calculate both these sums. Ideally, the losses at $\operatorname{VIN}(\mathrm{MIN})$ should be roughly equal to losses at $\operatorname{VIN}(M A X)$, with lower losses in between. If the losses at $\operatorname{VIN}(\operatorname{MIN})$ are significantly higher than the losses at $\mathrm{V}_{\mathrm{IN}}(\mathrm{MAX})$, consider increasing the size of $\mathrm{NH}_{\mathrm{H}}$ (reducing RDS(ON) but with higher CGATE). Conversely, if the losses at VIN(MAX) are significantly higher than the losses at

## AMD Mobile Serial VID Dual-Phase Fixed-Frequency Controller

$\mathrm{VIN}(\mathrm{MIN})$, consider reducing the size of NH (increasing RDS(ON) to lower CGATE). If Vin does not vary over a wide range, the minimum power dissipation occurs where the resistive losses equal the switching losses.
Choose a low-side MOSFET that has the lowest possible on-resistance (RDS(ON)), comes in a moderate-sized package (i.e., one or two 8-pin SOs, DPAK, or D2PAK), and is reasonably priced. Make sure that the DL gate driver can supply sufficient current to support the gate charge and the current injected into the parasitic gate-to-drain capacitor caused by the high-side MOSFET turning on; otherwise, cross-conduction problems may occur (see the MOSFET Gate Drivers section).

MOSFET Power Dissipation
Worst-case conduction losses occur at the duty-factor extremes. For the high-side MOSFET (NH), the worstcase power dissipation due to resistance occurs at the minimum input voltage:

$$
\mathrm{PD}(\mathrm{NHResistive})=\left(\frac{\mathrm{V}_{\mathrm{OUT}}}{\mathrm{~V}_{\mathrm{IN}}}\right) \operatorname{LOAD}{ }^{2} \mathrm{RDS}(\mathrm{ON})
$$

where ILOAD is the per-phase current.
Generally, a small high-side MOSFET is desired to reduce switching losses at high input voltages. However, the $\operatorname{RDS}(O N)$ required to stay within package power dissipation often limits how small the MOSFET can be. Again, the optimum occurs when the switching losses equal the conduction ( $\operatorname{RDS}(\mathrm{ON})$ ) losses. Highside switching losses do not usually become an issue www. Duntil the input is greater than approximately 15 V .

Calculating the power dissipation in high-side MOSFET $(\mathrm{NH})$ due to switching losses is difficult since it must allow for difficult quantifying factors that influence the turn-on and turn-off times. These factors include the internal gate resistance, gate charge, threshold voltage, source inductance, and PCB layout characteristics. The following switching-loss calculation provides only a very rough estimate and is no substitute for breadboard evaluation, preferably including verification using a thermocouple mounted on $\mathrm{NH}^{\text {: }}$

$$
\operatorname{PD}(\text { NHSwitching })=(\operatorname{VIN(MAX)})^{2}\left(\frac{\text { CRSSfsw }^{I}}{I_{\text {GATE }}}\right) \text { LOAD }
$$

where CRSS is the reverse transfer capacitance of NH and IGATE is the peak gate-drive source/sink current ( 1 A typ), and ILOAD is the per-phase current.

Switching losses in the high-side MOSFET can become an insidious heat problem when maximum AC adapter voltages are applied, due to the squared term in the C $\times \mathrm{V}_{\mathrm{IN}}{ }^{2} \times$ fsw switching-loss equation. If the high-side MOSFET chosen for adequate RDS(ON) at low-battery voltages becomes extraordinarily hot when biased from VIN(MAX), consider choosing another MOSFET with lower parasitic capacitance.
For the low-side MOSFET (NL), the worst-case power dissipation always occurs at maximum input voltage:

$$
\operatorname{PD}(\text { NLResistive })=\left[1-\left(\frac{V_{\text {OUT }}}{V_{\text {IN(MAX) }}}\right)\right]\left(\frac{\operatorname{LOAD}}{\eta_{\text {TOTAL }}}\right)^{2} \operatorname{RDS}(\mathrm{ON})
$$

The worst case for MOSFET power dissipation occurs under heavy overloads that are greater than ILOAD(MAX) but are not quite high enough to exceed the current limit and cause the fault latch to trip. To protect against this possibility, you can "overdesign" the circuit to tolerate:

$$
\begin{aligned}
\operatorname{LOAD}(\text { MAX }) & =\operatorname{IPEAK}(\text { MAX })-\frac{\Delta \operatorname{liNDUCTOR}}{2} \\
& =\operatorname{IPEAK}(\text { MAX })-\left(\frac{\operatorname{LOAD}(M A X) \operatorname{LIR}}{2}\right)
\end{aligned}
$$

where IPEAK(MAX) is the maximum valley current allowed by the current-limit circuit, including threshold tolerance and on-resistance variation. The MOSFETs must have a good-size heatsink to handle the overload power dissipation.
Choose a Schottky diode (DL) with a forward voltage low enough to prevent the low-side MOSFET body diode from turning on during the dead time. As a general rule, select a diode with a DC current rating equal to $1 / 3$ the load current per phase. This diode is optional and can be removed if efficiency is not critical.

## Boost Capacitors

The boost capacitors (Cbst) must be selected large enough to handle the gate-charging requirements of the high-side MOSFETs. Typically, $0.1 \mu \mathrm{~F}$ ceramic capacitors work well for low-power applications driving medium-sized MOSFETs. However, high-current applications driving large, high-side MOSFETs require boost capacitors larger than $0.1 \mu \mathrm{~F}$. For these applications, select the boost capacitors to avoid discharging the capacitor more than 200 mV while charging the highside MOSFETs' gates:

$$
C_{\text {BST }}=\frac{N \times Q_{G A T E}}{200 \mathrm{mV}}
$$

# AMD Mobile Serial VID Dual-Phase Fixed-Frequency Controller 

where N is the number of high-side MOSFETs used for one regulator, and QGATE is the gate charge specified in the MOSFET's data sheet. For example, assume (2) IRF7811W n-channel MOSFETs are used on the high side. According to the manufacturer's data sheet, a single IRF7811W has a maximum gate charge of 24 nC $(V G S=5 V)$. Using the above equation, the required boost capacitance would be:

$$
\mathrm{C}_{\mathrm{BST}}=\frac{2 \times 24 \mathrm{nC}}{200 \mathrm{mV}}=0.24 \mu \mathrm{~F}
$$

Selecting the closest standard value, this example requires a $0.22 \mu \mathrm{~F}$ ceramic capacitor.

## SVI Applications Information

## $I^{\mathbf{2}}$ C-Bus-Compatible Interface

The MAX17009 is a receive-only device. The 2-wire serial bus (pins SVC and SVD) is designed to attach on a low-voltage, $I^{2}$ C-like bus. In the AMD mobile application, the CPU directly drives the bus at a speed of 3.4 MHz . The CPU has a push-pull output driving to the VDDIO voltage level. External pullup resistors may be required during the initial power-up sequence before the CPU's push-pull drivers are active. Refer to AMD for specific implementation.
When not used in the specific AMD application, the serial interface can be driven to as high as 2.5 V , and operate at the lower speeds ( $100 \mathrm{kHz}, 400 \mathrm{kHz}$, or 1.7 MHz ). At lower clock speeds, external pullup resistors can be used for open-drain outputs. Connect both SVC and SVD lines to VDDIO through individual pullup resistors. Calculate the required value of the pullup resistors using:

$$
\text { RPULLUP } \leq \frac{t_{R}}{\mathrm{C}_{B U S}}
$$

where tR is the rise time, and should be less than $10 \%$ of the clock period. CBUS is the total capacitance on the bus.

The MAX17009 is compatible with the standard SVI interface protocol as defined in the following subsections.

Bus Not Busy
The SVI bus is not busy when both data and clock lines remain HIGH. Data transfers can be initiated only when the bus is not busy.

Start Data Transfer (S) Starting from an idle bus state (both SVC and SVD are high), a HIGH to LOW transition of the data (SVD) line while the clock (SVC) is HIGH determines a START condition. All commands must be preceded by a START condition.

## Stop Data Transfer (P)

A LOW to HIGH transition of the SDA line while the clock (SVC) is HIGH determines a STOP condition. All operations must be ended with a STOP condition. Figure 10 shows the SVI bus START, STOP, and data change conditions

## Slave Address

After generating a START condition, the bus master transmits the slave address consisting of a 7-bit device code (110xxxx) for the MAX17009. Since the MAX17009 is a write-only device, the eighth bit of the slave address is zero. The MAX17009 monitors the bus for its corresponding slave address continuously. It generates an acknowledge bit if the slave address was true and it is not in a programming mode.

## SVD Data Valid

The state of the data line represents valid data when, after a START condition, the data line is stable for the duration of the HIGH period of the clock signal. The data on the line must be changed during the LOW period of the clock signal. There is one clock pulse per bit of data.


Figure 10. SVI Bus START, STOP, and Data Change Conditions

## AMD Mobile Serial VID Dual-Phase Fixed-Frequency Controller

Acknowledge
Each receiving device, when addressed, is obliged to generate an acknowledge after the reception of each byte. The master device must generate an extra clock pulse that is associated with this acknowledge bit. The device that acknowledges has to pull down the SVD line during the acknowledge clock pulse so the SVD line is stable LOW during the HIGH period of the acknowledge-related clock pulse. Setup and hold times must be taken into account. See Figure 11. Figure 12 shows the SVI bus data transfer summary.

## Command Byte

A complete command consists of a START condition (S) followed by the MAX17009's slave address and a data phase, followed by a STOP condition (P).

## SMPS Applications Information

 Duty-Cycle LimitsMinimum Input Voltage
The minimum input operating voltage (dropout voltage) is restricted by stability requirements, not the minimum off-time (tOFF(MIN)). The MAX17009 does not include slope compensation, so the controller becomes unstable with duty cycles greater than $50 \%$ per phase:

$$
\operatorname{VIN}(\operatorname{MIN}) \geq 2 \times \operatorname{VOUT}(M A X)
$$

However, the controller can briefly operate with duty cycles over 50\% during heavy load transients.


Figure 11. SVI Bus Acknowledge


Figure 12. SVI Bus Data Transfer Summary

# AMD Mobile Serial VID Dual-Phase Fixed-Frequency Controller 

## Table 7. SVI Send Byte Address Description

| BITS | DESCRIPTION |
| :---: | :--- |
| $6: 4$ | Always 110b |
| 3 | X = don't care |
| 2 | VDAC2, if set, then the following data byte contains <br> the VID for VDAC2; bit 2 is ignored in combined <br> mode (GNDS2 = VDDIO) |
| 1 | VDAC1, if set, then the following data byte contains <br> the VID for VDAC1 in separate mode, and the <br> unified VDD in combined mode |
| 0 | VDAC_NB, if set then the following data byte <br> contains the VID for VDAC_NB |

## Table 8. Serial VID 8-Bit Data Field Encoding

| BITS | DESCRIPTION |
| :---: | :---: |
| 7 | PSI_L: Power-Save Indicator: <br> - 0 means the processor is at an optimal load and the regulator(s) can enter power-saving mode. Offset is disabled if previously enabled through the OPTION pin. The MAX17009 enters 1-phase operation if in combined mode (GNDS2 = H). <br> - 1 means the processor is at a high currentconsumption state. Offset is enabled if previously enabled through the OPTION pin. The MAX17009 returns to 2-phase operation if in combined mode (GNDS2 = H). |
| 6:0 | SVID[6:0] as defined in Table 7. |

Maximum Input Voltage
The MAX17009 controller has a minimum on-time, which determines the maximum input operating voltage that maintains the selected switching frequency. With higher input voltages, each pulse delivers more energy than the output is sourcing to the load. At the beginning of each cycle, if the output voltage is still above the feedback threshold voltage, the controller does not trigger an on-time pulse, resulting in pulse-skipping operation. This allows the controller to maintain regulation above the maximum input voltage, but forces the controller to effectively operate with a lower switching frequency. This results in an input threshold voltage at which the controller begins to skip pulses (VIN(SKIP)):

$$
V_{I N(S K I P)}=V_{\text {OUT }}\left(\frac{1}{f_{S W^{t} O N M I N}}\right)
$$

where fSW is the per-phase switching frequency set by the OSC resistor, and tONMIN is 185 ns (max) minus the driver's turn-on delay (DL low to DH high). For the best high-voltage performance, use the slowest switching frequency setting ( 100 kHz per phase, $\mathrm{ROSC}=432 \mathrm{k} \Omega$ ).

PCB Layout Guidelines Careful PCB layout is critical to achieve low switching losses and clean, stable operation. The switching power stage requires particular attention (Figure 13). If possible, mount all the power components on the top side of the board with their ground terminals flush against one another, and mount the controller and analog components on the bottom layer so the internal ground layers shield the analog components from any noise generated by the power components. Follow these guidelines for good PCB layout:

- Keep the high-current paths short, especially at the ground terminals. This is essential for stable, jitterfree operation.
- Connect all analog grounds to a separate solid copper plane, then connect the analog ground to the GND pins of the controller. The following sensitive components connect to analog ground: VCC, VDDIO, and REF bypass capacitors, remote-sense and GNDS bypass capacitors, and the resistive connections (ILIM, OSC, TIME).
- Keep the power traces and load connections short. This is essential for high efficiency. The use of thick copper PCBs (2oz vs. 1oz) can enhance full-load efficiency by $1 \%$ or more. Correctly routing PCB traces is a difficult task that must be approached in terms of fractions of centimeters, where a single $m \Omega$ of excess trace resistance causes a measurable efficiency penalty.
- Connections for current limiting (CSP_, CSN_) and voltage positioning (FBS, GNDS) must be made using Kelvin-sense connections to guarantee the current-sense accuracy. Place current-sense filter capacitors and voltage-positioning filter capacitors as close to the IC as possible.
- Route high-speed switching nodes and driver traces away from sensitive analog areas (REF, VCC, FBAC, FBDC, etc.). Make all pin-strap control input connections ( $\overline{\mathrm{SHDN}}, \mathrm{PGD}$ _IN, OPTION) to analog ground or VCC rather than power ground or VDD.
- Route the high-speed serial-interface signals (SVC, SVD) in parallel, keeping the trace lengths identical. Keep the SVC and SVD away from the high-current switching paths.


## AMD Mobile Serial VID Dual-Phase Fixed-Frequency Controller

- Keep the drivers close to the MOSFET, with the gate-drive traces (DL, DH, LX, and BST) short and wide to minimize trace resistance and inductance. This is essential for high-power MOSFETs that require low-impedance gate drivers to avoid shootthrough currents.
- When trade-offs in trace lengths must be made, it is preferable to allow the inductor charging path to be made longer than the discharge path. For example, it is better to allow some extra distance between the input capacitors and the high-side MOSFET than to allow distance between the inductor and the lowside MOSFET or between the inductor and the output filter capacitor.

Layout Procedure

1) Place the power components first, with ground terminals adjacent (low-side MOSFET source, CIN, Cout, and DL anode). If possible, make all these connections on the top layer with wide, copperfilled areas.
2) Mount the driver IC adjacent to the low-side MOSFETs. The DL gate traces must be short and wide ( 50 mils to 100 mils wide if the MOSFET is 1 in from the driver IC).
3) Group the gate-drive components (BST capacitors, $V_{D D}$ bypass capacitor) together near the driver IC.
4) Make the DC-DC controller ground connections as shown in the standard application circuit in Figure 2. This diagram can be viewed as having three separate ground planes: input/output ground, where all the high-power components go; the power ground plane, where the PGND pin, VDD bypass capacitor, and driver IC ground connection go; and the controller's analog ground plane where sensitive analog components, the master's GND pin, and Vcc bypass capacitor go. The controller's analog ground plane (GND) must meet the power ground plane (PGND) only at a single point directly beneath the IC. The power ground plane should connect to the high-power output ground with a short, thick metal trace from PGND to the source of the low-side MOSFETs (the middle of the star ground).
5) Connect the output power planes (VCORE and system ground planes) directly to the output-filter capacitor positive and negative terminals with multiple vias. Place the entire DC-DC converter circuit as close to the CPU as is practical. Figure 13 is a PCB layout example.


Figure 13. PCB Layout Example

# AMD Mobile Serial VID Dual-Phase Fixed-Frequency Controller 

Pin Configuration


Chip Information
TRANSISTOR COUNT: 14,497
PROCESS: BiCMOS

## AMD Mobile Serial VID Dual-Phase Fixed-Frequency Controller



## AMD Mobile Serial VID Dual-Phase Fixed-Frequency Controller

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to www.maxim-ic.com/packages.)

| COMMAN DIMENSIDNS |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PKG. | 16L $5 \times 5$ |  |  | $20 \mathrm{~L} \times 5$ |  |  | $28 L 5 \times 5$ |  |  | $32 \mathrm{~L} \times 5$ |  |  | 40L $5 \times 5$ |  |  |
| SYMBCL | MIN. | NDM. | MAX. | MIN. | NOM. | MAX. | MIN. | NDM. | MAX. | MIN. | NDM. | MAX. | MIN. | NOM. | MAX. |
| A | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 |
| Al | 0 | 0.02 | 0.05 | 0 | 0.02 | 0.05 | 0 | 0.02 | 0.05 | 0 | 0.02 | 0.05 | 0 | 0.02 | 0.05 |
| A2 | 0.20 REF. |  |  | 0.20 REF. |  |  | 0.20 REF. |  |  | 0.20 REF. |  |  | 0.20 REF. |  |  |
| $b$ | 0.25 | 0.30 | 0.35 | 0.25 | 0.30 | 0.35 | 0.20 | 0.25 | 0.30 | 0.20 | 0.25 | 0.30 | 0.15 | 0.20 | 0.25 |
| D | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 |
| E | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 |
| e | 0.80 BSC. |  |  | 0.65 BSC. |  |  | 0.50 BSC. |  |  | 0.50 BSC. |  |  | 0.40 BSC. |  |  |
| $k$ | 0.25 | - | - | 0.25 | - | - | 0.25 | - | - | 0.25 | - | - | 0.25 | - | - |
| L | 0.30 | 0.40 | 0.50 | 0.45 | 0.55 | 0.65 | 0.45 | 0.55 | 0.65 | 0.30 | 0.40 | 0.50 | 0.30 | 0.40 | 0.50 |
| N | 16 |  |  | 20 |  |  | 28 |  |  | 32 |  |  | 40 |  |  |
| ND | 4 |  |  | 5 |  |  | 7 |  |  | 8 |  |  | 10 |  |  |
| NE | 4 |  |  | 5 |  |  | 7 |  |  | 8 |  |  | 10 |  |  |
| JEDEC | WHHB |  |  | WHHC |  |  | WHHD-1 |  |  | WHHD-2 |  |  | ----- |  |  |

## notes:

1. DIMENSICNING \& TDLERANCING CINFORM TD ASME Y14.5M-1994.
2. ALL DIMENSIINS ARE IN MILLIMETERS. ANGLES ARE IN DEGREES.
3. $N$ IS THE TDTAL NUMBER DF TERMINALS.
4. THE TERMINAL *1 IDENTIFIER AND TERMINAL NUMBERING CONVENTION SHALL

CONFIRM TO JESD 95-1 SPP-012. DETAILS OF TERMINAL \#1 IDENTIFIER ARE IPTICNAL, BUT MUST BE LICATED WITHIN THE ZDNE INDICATED. THE TERMINAL \#1 IDENTIFIER MAY BE EITHER A MOLD OR MARKED FEATURE.
5. DIMENSIDN is APPLIES TD METALLIZED TERMINAL AND IS MEASURED BETVEEN 0.25 mm AND 0.30 mm FRDM TERMINAL TIP.
6. ND AND NE REFER TO THE NUMBER OF TERMINALS ON EACH D AND E SIDE RESPECTIVELY. 7. DEPDPULATIDN IS PDSSIBLE IN A SYMMETRICAL FASHICN.
8. CIPLANARITY APPLIES TO THE EXPOSED HEAT SINK SLUG AS WELL AS THE TERMINALS
9. DRAWING CINFIRMS TD JEDEC MIZ2O, EXCEPT EXPOSED PAD DIMENSIGN FIR

T2855-3, T2855-6, T4055-1 AND T4055-2.
Q WARPAGE SHALL NOT EXCEED 0.10 mm .
11. MARKING IS FIR PACKAGE DRIENTATION REFERENCE ONLY.
12. NUMBER DF LEADS SHOWN ARE FOR REFERENCE ONLY.
14. ALL CENTERLINES TO BE AT TRUE PDSITION AS DFINED BY BASIC DIMENSIDN ' $e^{\prime}$, $\pm 0.05$. 14. ALL DIMENSIINS APPLY TO BOTH LEADED AND PbFREE PARTS.
-DRAWING NOT TO SCALE-

| EXPOSED PAD VARIATIONS |  |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| PKG. <br> CDDES | D2 |  |  | EZ |  |  |
|  | MIN. | NIM. | MAX. | MIN. | NIM. | MAX. |
| T1655-2 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 |
| T1655-3 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 |
| T1655N-1 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 |
| T2055-3 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 |
| T2055-4 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 |
| T2055-5 | 3.15 | 3.25 | 3.35 | 3.15 | 3.25 | 3.35 |
| T2055MN-5 | 3.15 | 3.25 | 3.35 | 3.15 | 3.25 | 3.35 |
| T2855-3 | 3.15 | 3.25 | 3.35 | 3.15 | 3.25 | 3.35 |
| T2855-4 | 2.60 | 2.70 | 2.80 | 2.60 | 2.70 | 2.80 |
| T2855-5 | 2.60 | 2.70 | 2.80 | 2.60 | 2.70 | 2.80 |
| T2855-6 | 3.15 | 3.25 | 3.35 | 3.15 | 3.25 | 3.35 |
| T2855-7 | 2.60 | 2.70 | 2.80 | 2.60 | 2.70 | 2.80 |
| T2855-8 | 3.15 | 3.25 | 3.35 | 3.15 | 3.25 | 3.35 |
| T2855N-1 | 3.15 | 3.25 | 3.35 | 3.15 | 3.25 | 3.35 |
| T3255-3 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 |
| T3255-4 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 |
| T3255M-4 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 |
| T3255-5 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 |
| T3255N-1 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 |
| T4055-1 | 3.40 | 3.50 | 3.60 | 3.40 | 3.50 | 3.60 |
| T4055-2 | 3.40 | 3.50 | 3.60 | 3.40 | 3.50 | 3.60 |
| T4055MN-1 | 3.40 | 3.50 | 3.60 | 3.40 | 3.50 | 3.60 |

