## PROGRAMMABLE DIVIDE-BY-N COUNTER #### **FEATURES** - Synchronous programmable divide-by-n counter - Presettable down counter - Fully static operation - Mode select control of initial decade counting function (divide-by-10, 8, 5, 4 and 2) - Master preset initialization - Latchable output - Easily cascadable with other counters - Four operating modes: timer divide-by-n divide-by-10 000 master preset - Output capability: standard - I<sub>CC</sub> category: MS1 | GENER. | AL D | <b>ESCR</b> | IPTION | |--------|------|-------------|--------| |--------|------|-------------|--------| The 74HC/HCT4059 are high-speed Si-gate CMOS devices and are pin compatible with the "4059" of the "4000B" series. They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT4059 are divide-by-n counters which can be programmed to divide an input frequency by any number (n) from 3 to 15 999. There are four operating modes, timer, divide-by-n, divide-by-10 000 and master preset, which are defined by the mode select inputs ( $K_a$ to $K_c$ ) and the latch enable input (LE) as shown in the Function table. (continued on next page) | CP 1 LE 2 J1 3 J2 4 J3 5 J4 6 J16 7 J15 8 J14 9 J13 10 K <sub>c</sub> 11 GND 12 | 4059 | 24 V <sub>CC</sub> 23 0 22 J <sub>5</sub> 21 J <sub>6</sub> 20 J <sub>7</sub> 19 J <sub>8</sub> 18 J <sub>9</sub> 17 J <sub>10</sub> 16 J <sub>11</sub> 15 J <sub>12</sub> 14 K <sub>8</sub> 13 K <sub>b</sub> | |--------------------------------------------------------------------------------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Fig. 1 | Pin config | | | | | | TYP | UNIT | | |------------------|-------------------------------------------|-------------------------------------------------|-----|------|------| | SYMBOL | PARAMETER | CONDITIONS | нс | нст | UNIT | | tPHL/<br>tPLH | propagation delay<br>CP to Q | C <sub>L</sub> = 15 pF<br>V <sub>CC</sub> = 5 V | 18 | 20 | ns | | f <sub>max</sub> | maximum clock frequency | 7,00 | 40 | 40 | MHz | | CI | input capacitance | | 3.5 | 3.5 | рF | | C <sub>PD</sub> | power dissipation capacitance per package | notes 1 and 2 | 30 | 32 | pF | GND = 0 V; $$T_{amb} = 25$$ °C; $t_r = t_f = 6$ ns #### Notes 1. CPD is used to determine the dynamic power dissipation (PD in $\mu$ W): $$PD = CPD \times VCC^2 \times f_i + \Sigma (CL \times VCC^2 \times f_0)$$ where: fi = input frequency in MHz CL = output load capacitance in pF $f_0$ = output frequency in MHz $V_{CC}$ = supply voltage in V $\Sigma$ (C<sub>L</sub> x V<sub>CC</sub><sup>2</sup> x f<sub>0</sub>) = sum of outputs 2. For HC the condition is V<sub>I</sub> = GND to V<sub>CC</sub> For HCT the condition is V<sub>I</sub> = GND to V<sub>CC</sub> -- 1.5 V ### **PACKAGE OUTLINES** 24-lead DIL; plastic (SOT101A). 24-lead mini-pack; plastic (SO24; SOT137A). ### PIN DESCRIPTION | PIN NO. | SYMBOL | NAME AND FUNCTION | |------------------------------------------------------------------|-----------------------------------|----------------------------------------------------------------------| | 1 2 | CP<br>LE | clock input (LOW-to-HIGH, edge-triggered) latch enable (active HIGH) | | 3, 4, 5, 6,<br>22, 21, 20, 19,<br>18, 17, 16, 15,<br>10, 9, 8, 7 | J <sub>1</sub> to J <sub>16</sub> | programmable JAM inputs (BCD) | | 12 | GND | ground (0 V) | | 14, 13, 11 | K <sub>a</sub> to K <sub>c</sub> | mode select inputs | | 23 | Q | divide-by-n output | | 24 | vcc | positive supply voltage | ## **APPLICATIONS** - Frequency synthesizer, ideally suited for use with PC74HC/HCT4046A and PC74HC/HCT7046A (PLLs) - Fixed or programmable frequency division - "Time out" timer # GENERAL DESCRIPTION (Cont'd) The complete counter consists of a first counting stage, an intermediate counting stage and a fifth counting stage. The first counter stage consists of four independent flip-flops. Depending on the divide-by-mode, at least one flip-flop is placed at the input of the intermediate stage (the remaining flip-flops are placed at the fifth stage with a place value of thousands). The intermediate stage consists of three cascaded decade counters, each containing four flip-flops. All flip-flops can be preset to a desired state by means of the JAM inputs (J<sub>1</sub> to J<sub>16</sub>), during which the clock input (CP) will cause all stages to count from n to zero. The zero-detect circuit will then cause all stages to return to the JAM count, during which an output pulse is generated. In the timer mode, after an output pulse is generated, the output pulse remains HIGH until the latch input (LE) goes LOW. The counter will advance, even if LE is HIGH and the output is latched in the HIGH state. In the divide-by-n mode, a clock cycle wide pulse is generated with a frequency rate equal to the input frequency divided by n. The function of the mode select and JAM inputs are illustrated in the following examples. In the divide-by-2 mode, only one flip-flop is needed in the first counting section. Therefore the last (5th) counting section has three flip-flops that can be preset to a maximum count of seven with a place value of thousands. This counting mode is selected when $K_a$ to $K_c$ are set HIGH. In this case input $J_1$ is used to preset the first counting section and $J_2$ to $J_4$ are used to preset the last (5th) counting section. If the divide-by-10 mode is desired for the first section, $K_a$ and $K_b$ are set HIGH and $K_c$ is set LOW. The JAM inputs $J_1$ to $J_4$ are used to preset the first counting section (there is no last counting section). The intermediate counting section consists of three cascaded BCD decade (divide-by-10) counters, presettable by means of the JAM inputs $J_5$ to $J_{16}$ . #### **GENERAL DESCRIPTION** The preset of the counter to a desired divide-by-n is achieved as follows: - n = (MODE\*) (1 000 x decade 5 preset - + 100 x decade 4 preset - + 10 x decade 3 preset - + 1 x decade 2 preset) - + decade 1 preset - \* MODE = first counting section divider (10, 8, 5, 4 or 2). To calculate preset values for any "n" count, divide the "n" count by the selected mode. The resultant is the corresponding preset value of the 5th to the 2nd decade with the remainder being equal to the 1st decade value; preset value = n/mode. If n=8 479, and the selected mode = 5, the preset value = 8 479/5 = 1 695 with a remainder of 4, thus the JAM inputs must be set as shown in Table 1. To verify the results, use the given equation: $$n = 5 (1 000 \times 1 + 100 \times 6 + 10 \times 9 + 1 \times 5) + 4$$ n = 8479 If n = 12 382 and the selected mode = 8, the preset value = 12 382/8 = 1 547 with a remainder of 6, thus the JAM inputs must be set as shown in Table 2. To verify: n = 12 382. If n = 8 479 and the selected mode = 10, the preset value = 8 479/10 with a remainder of 9, thus the JAM inputs must be set as shown in Table 3. To verify: n = 8 479. The three decades of the intermediate counting section can be preset to a binary 15 instead of a BCD 9. In this case the first cycle of a counter consists of 15 count pulses, the next cycles consisting of 10 counting pulses. Thus the place value of the three decades are still 1, 10 and 100. For example, in the divide-by-8 mode, the number from which the intermediate counting section begins to count-down can be preset to: 3rd decade: 1 500 2nd decade: 150 1st decade: 15 The last counting section can be preset to a maximum of 1, with a place value of 1 000. The first counting section can be preset to a maximum of 7. To calculate n: $$n = 8 (1\ 000 \times 1 + 100 \times 15 + 10 \times 15 + 1 \times 15) + 7$$ n = 21 327. (continued on next page) ### **FUNCTION TABLE** | LATCH<br>ENABLE<br>INPUT | S | MODE<br>ELEC<br>NPUT | T | | ST COUN<br>SECTION<br>DECADE | 1 | LA | ST COUNT<br>SECTION<br>DECADE! | | | NTER<br>NGE | OPERATION | |--------------------------|----|----------------------|----------------|------|------------------------------|-------------------------------------------------------------|--------------|--------------------------------|-----------------------|-----------------|----------------|-----------------------| | LE | Ка | Κ <sub>b</sub> | Κ <sub>c</sub> | MODE | MAX.<br>PRESET<br>STATE | JAM<br>INPUTS<br>USED | DIVIDE<br>BY | MAX.<br>PRESET<br>STATE | JAM<br>INPUTS<br>USED | BCD<br>MAX. | BINARY<br>MAX. | OFERATION | | Н | Н | Н | Н | 2 | 1 | J <sub>1</sub> | 8 | 7 | J2J3J4 | 15 999 | 17 331 | | | Н | L | н | н | 4 | 3 | J <sub>1</sub> J <sub>2</sub> | 4 | 3 | J3J4 | 15 999 | 18 663 | | | Н | Н | L | Н | 5 | 4 | J <sub>1</sub> J <sub>2</sub> J <sub>3</sub> | 2 | 1 | J4 | 9 999 | 13 329 | timer mode | | Н | L | L | Н | 8 | 7 | J <sub>1</sub> J <sub>2</sub> J <sub>3</sub> | 2 | 1 | J <sub>4</sub> | 15 999 | 21 327 | | | Н | Н | Н | L | 10 | 9 | J <sub>1</sub> J2J3J4 | 1 | 0 | _ | 9 999 | 16 659 | | | L | Н | Н | Н | 2 | 1 | J <sub>1</sub> | 8 | 7 | J2J3J4 | 15 999 | 17 331 | | | L | L | Н | Н | 4 | 3 | J <sub>1</sub> J <sub>2</sub> | 4 | 3 | J3J4 | 15 999 | 18 663 | | | L | Н | L | Н | 5 | 4 | J <sub>1</sub> J <sub>2</sub> J <sub>3</sub> | 2 | 1 | J <sub>4</sub> | 9 999 | 13 329 | divide-by-n mode | | L | L | L | н | 8 | 7 | J <sub>1</sub> J <sub>2</sub> J <sub>3</sub> | 2 | 1 | J <sub>4</sub> | 15 999 | 21 327 | divide-by-fi filode | | L | Н | Н | L | 10 | 9 | J <sub>1</sub> J <sub>2</sub> J <sub>3</sub> J <sub>4</sub> | 1 | 0 | _ | 9 999 | 16 659 | ] | | H | L | Н | L | 10 | 9 | J <sub>1</sub> J <sub>2</sub> J <sub>3</sub> J <sub>4</sub> | 1 | 0 | _ | 9 999 | 16 659 | | | L | L | Н | L | p | reset inhib | ited | р | reset inhibi | ted | fixed<br>10 000 | _ | divide-by-10 000 mode | | X | X | L | L | | master pre | eset | | master pres | et | _ | - | master preset mode | ## Where: H = HIGH voltage level L = LOW voltage level X = don't care #### Note It is recommended that the device is in the master preset mode ( $K_b = K_c = logic 0$ ) in order to correctly initialize the device prior to start-up. An example of a suitable external circuit is shown in Fig. 14. | | 4 | ···· | 1 | | 5<br>J <sub>5</sub> J <sub>6</sub> J <sub>7</sub> J <sub>8</sub> | | | | | 9 | | 6 | | | | |----------------|----------------|------|----|----------------|------------------------------------------------------------------|----------------|----|----|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | J <sub>1</sub> | J <sub>2</sub> | JЗ | J4 | J <sub>5</sub> | J <sub>6</sub> | J <sub>7</sub> | Jg | Jg | J <sub>10</sub> | J <sub>11</sub> | J <sub>12</sub> | J <sub>13</sub> | <sup>j</sup> 14 | J <sub>15</sub> | <sup>J</sup> 16 | | L | L | Н | Н | Н | L | Н | L | Н | L | L | Н | L | Н | Н | L | #### Table 2 | | 6 | | 1 | | 7<br>J <sub>5</sub> J <sub>6</sub> J <sub>7</sub> J <sub>8</sub> | | | | | 4 | | | | | | |----------------|----------------|----|----|----------------|------------------------------------------------------------------|----------------|----|----|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | J <sub>1</sub> | J <sub>2</sub> | Jз | J4 | J <sub>5</sub> | J <sub>6</sub> | J <sub>7</sub> | Jg | Jg | J <sub>10</sub> | J <sub>11</sub> | J <sub>12</sub> | J <sub>13</sub> | J <sub>14</sub> | J <sub>15</sub> | J <sub>16</sub> | | L | Н | Н | Н | н | Н | Н | L | L | L | Н | L | Н | L | Н | L | #### Table 3 | | 9 | | | | | 7 | | 4 | | | | 8 | | | | | |----------------|----------------|----|----|----------------|----------------|----------------|----|----|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|--| | J <sub>1</sub> | J <sub>2</sub> | Jз | J4 | J <sub>5</sub> | J <sub>6</sub> | J <sub>7</sub> | J8 | Jg | J <sub>10</sub> | J <sub>11</sub> | J <sub>12</sub> | J <sub>13</sub> | J <sub>14</sub> | J <sub>15</sub> | J <sub>16</sub> | | | Н | L | L | Н | Н | Н | Н | L | L | L | Н | L | L | L | L | Н | | #### GENERAL DESCRIPTION (Cont'd) 21 327 is the maximum possible count in the divide-by-8 mode. The highest count of the various modes is shown in the Function table, in the column entitled "binary counter range". The mode select inputs permit, when used with decimal programming, a non-BCD least significant digit. For example, the channel spacing in a radio is 12.5 kHz, it may be convenient to program the counter in decimal steps of 100 kHz subdivided into 8 steps of 12.5 kHz controlled by the least significant digit. Also frequency synthesizer channel separations of 10, 12.5, 20, 25 and 50 parts can be chosen by the mode select inputs. This is called "Fractional extension". A similar extension called "Half channel offset" can be obtained in modes 2, 4, 6 and 8, if the JAM inputs are switched between zero and 1, 2, 3 and 4 respectfully. This is illustrated in Fig. 5. This features is used primarily is cases where radio channels are allocated according to the following formula: Channel frequency = channel spacing x (N + 0.5) N is an integer. Control inputs $K_b$ and $K_c$ can be used to initiate and lock the counter in the "master preset" mode. In this condition the flip-flops in the counter are preset in accordance with the JAM inputs and the counter remains in that mode as long as Kb and Kc both remain LOW. The counter begins to count down from the preset state when a counting mode other than the "master preset" mode is selected. Whenever the "master preset" mode is used, control signals $K_b = K_c = LOW$ must be applied for at least 2 full clock pulses. After the "master preset" mode inputs have been changed to one of the counting modes, the next positive-going clock transition changes an internal flip-flop so that the count-down begins on the second positive-going clock transition. Thus, after a "master preset" mode, there is always one extra count before the output goes HIGH. Figure 6 illustrates the operation of the counter in the divide-by-8 mode starting from the preset state 3. If the "master preset" mode is started two clock cycles or less before an output pulse, the output pulse will appear at the correct moment. When the output pulse appears and the "master preset" mode is not selected, the counter is preset according to the states of the JAM inputs. When $K_a$ , $K_b$ , $K_c$ and LE are LOW, the counter operates in the "preset inhibit" mode, during which the counter divides at a fixed rate of 10 000, independent of the state of the JAM inputs. However, the first cycle length after leaving the "master preset" mode is determined by the JAM inputs. When $K_a$ , $K_b$ and $K_c$ are LOW and input LE = HIGH, the counter operates in the normal divide-by-10 mode, however, without the latch operation at the output. This device is particularly advantageous in digital frequency synthesizer circuits (VHF, UHF, FM, AM etc.) for communication systems, where programmable divide-by-"n" counters are an integral part of the synthesizer phase-locked-loop sub-system. The 74HC/HCT4059 can also be used to perform the synthesizer "fixed divide-by-n" counting function, as well as general purpose counting for instrumentation functions such as totalizers, production counters and "time out" timers. Schmitt-trigger action at the clock input makes the circuit highly tolerant to slower clock rise and fall times. ### DC CHARACTERISTIC FOR 74HC For the DC characteristics see chapter "HCMOS family characteristics", section "Family specifications". Output capability: standard ICC category: MSI ### **AC CHARACTERISTICS FOR 74HC** $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ | | | | | 1 | amb (° | C) | | | | 1 | TEST CONDITIONS | |------------------------------------------------|-------------------------------------------------------|-----------------|----------------|-----------------|-----------------|-----------------|-----------------|-----------------|------|-----------------------|-----------------| | CVMDOL | DADAMETER | | | | 74H | C | | | | ., | WAVEFORMS | | SYMBOL | PARAMETER | | +25 | | <b>-40</b> | to +85 | -40 t | o +125 | UNIT | V <sub>C</sub> C<br>V | WAVEFORMS | | | | min. | typ. | max. | min. | max. | min. | max. | | | | | tPHL/<br>tPLH | propagation delay<br>CP to Q | | 58<br>21<br>17 | 200<br>40<br>34 | | 250<br>50<br>43 | | 300<br>60<br>51 | ns | 2.0<br>4.5<br>6.0 | Fig. 7 | | tPHL/<br>tPLH | propagation delay<br>LE to Q | | 50<br>18<br>14 | 175<br>35<br>30 | | 220<br>44<br>37 | | 265<br>53<br>45 | ns | 2.0<br>4.5<br>6.0 | Fig. 8 | | <sup>t</sup> THL <sup>/</sup> <sup>t</sup> TLH | output transition time | | 19<br>7<br>6 | 75<br>15<br>13 | | 95<br>19<br>16 | | 110<br>22<br>19 | ns | 2.0<br>4.5<br>6.0 | Fig. 7 | | tW | clock pulse width<br>CP | 90<br>18<br>15 | 7<br>6<br>5 | | 115<br>23<br>90 | | 135<br>27<br>23 | | ns | 2.0<br>4.5<br>6.0 | Fig. 7 | | t <sub>rem</sub> | removal time<br>K <sub>b</sub> , K <sub>c</sub> to CP | 75<br>15<br>13 | 19<br>7<br>6 | | 95<br>19<br>16 | | 110<br>22<br>19 | | ns | 2.0<br>4.5<br>6.0 | Fig. 9; note 1 | | f <sub>max</sub> | maximum clock pulse frequency | 4.2<br>21<br>25 | 12<br>36<br>43 | | 3.4<br>17<br>20 | | 2.8<br>14<br>17 | | MHz | 2.0<br>4.5<br>6.0 | Fig. 7 | ### Note to the characteristic table 1. From master preset mode to any other mode. ## DC CHARACTERISTICS FOR 74HCT For the DC characteristics see chapter "HCMOS family characteristics", section "Family specifications". Output capability: standard ICC category: MSI ### Note to HCT types The value of additional quiescent supply current ( $\Delta I_{CC}$ ) for a unit load of 1 is given in the family specifications. To determine $\Delta I_{CC}$ per input, multiply this value by the unit load coefficient shown in the table below. | INPUT | UNIT LOAD<br>COEFFICIENT | |----------------|--------------------------| | СР | 0.65 | | LE | 0.65 | | Jn | 0.50 | | Ka | 1.00 | | Κb | 1.50 | | Κ <sub>c</sub> | 0.85 | ## **AC CHARACTERISTICS FOR 74HCT** GND = 0 V; $t_r = t_f = 6$ ns; $C_L = 50$ pF | | | | | 7 | amb ( | °C) | | | | - | TEST CONDITIONS | | |------------------|-------------------------------------------------------|------|------|------|-------|--------|-------|--------|-------|-----|--------------------------------------------|--| | CVMDOL | DADAMETED | | | | 74HC | T | | | LINUT | | WAVEFORMS | | | SYMBOL | PARAMETER | | +25 | | -40 | to +85 | -40 t | o +125 | UNIT | VCC | | | | | | min. | typ. | max. | min. | max. | min. | max. | | | Fig. 7 Fig. 7 Fig. 7 Fig. 7 Fig. 9; note 1 | | | tpHL/<br>tpLH | propagation delay<br>CP to Q | | 24 | 46 | | 58 | | 69 | ns | 4.5 | Fig. 7 | | | tPHL/<br>tPLH | propagation delay<br>LE to Q | | 24 | 46 | | 58 | | 69 | ns | 4.5 | Fig. 8 | | | tTHL/<br>tTLH | output transition time | | 7 | 15 | | 19 | | 22 | ns | 4.5 | Fig. 7 | | | tw | clock pulse width<br>CP | 20 | 7 | | 25 | | 30 | | ns | 4.5 | Fig. 7 | | | <sup>t</sup> rem | removal time<br>K <sub>b</sub> , K <sub>c</sub> to CP | 15 | 7 | | 9 | | 22 | | ns | 4.5 | Fig. 9; note 1 | | | f <sub>max</sub> | maximum clock pulse frequency | 21 | 36 | | 17 | | 14 | | MHz | 4.5 | Fig. 7 | | #### Note to the characteristic table 1. From master preset mode to any other mode. ## **AC WAVEFORMS** Fig. 7 Waveforms showing the clock (CP) to output (Q) propagation delays, the clock pulse width, the output transition times and the maximum clock frequency. Fig. 8 Waveforms showing the LE input to ${\bf Q}$ output propagation delay. Fig. 9 Waveforms showing the $\rm K_{\rm b}$ or $\rm K_{\rm c}$ removal times, when the operating mode is switched from master preset to any other mode. ## Note to AC waveforms (1) HC : $V_M$ = 50%; $V_I$ = GND to $V_{CC}$ . HCT: $V_M$ = 1.3 V; $V_I$ = GND to 3 V. #### APPLICATION INFORMATION Calculating the minimum and maximum divide-by-n values: Output frequency range = 87.6 to 103.8 MHz (CCIR band 2) Channel spacing frequency (f<sub>c</sub>) = 300 kHz Division factor prescaler (k) = 10 Reference frequency $(f_r) =$ $$\frac{f_C}{k} = \frac{300}{10} = 30 \text{ kHz}$$ Maximum divide-by-n value = $$\frac{103.8 \text{ MHz}}{300 \text{ kHz}} = 346$$ Minimum divide-by-n value = $$\frac{87.6 \text{ MHz}}{300 \text{ kHz}} = 292$$ Fixed divide-by-n value = $$\frac{3 \text{ MHz}}{30 \text{ kHz}}$$ = 100 Application of the "4059" as divide-by-n counter allows programming of the channel spacing (shown in equations as 300 kHz). A channel in the CCIR band 2 is selected by the divide-by-n counter as follows: channel = n - 290 Figure 11 shows a BCD switch compatible arrangement suitable for divide-by-5 and divide-by-8 modes, which can be adapted (with minimal changes) to the other divide-by-modes. In order to be able to preset to any number from 3 to 256 000, while preserving the BCD switch compatible character of the JAM inputs, a rather complex cascading scheme is necessary because the "4059" can never be preset to count less than 3. Logic circuitry is required to detect a condition where one of the numbers to be preset in the "4059" is < 3. In order to simplify the detection logic, only that condition is detected where the JAM inputs to terminals 6, 7 and 9 would be LOW during one count. If such a condition is detected, and if at least 1 is expected to be jammed into the MSB counter, the detection logic removes one from the number to be jammed into the MSB counter (with a place value of 2 000 times the divide-by-mode) and jams the same 2 000 into the "4059" by forcing pins 6, 7 and 9 HIGH. The general circuit in Fig. 11 can be simplified considerably if the range of the cascaded counters do not start at a very low value. Figure 12 shows an arrangement in the divide-by-4 mode, where the counting range extends in a BCD switch compatible manner from 99 003 to 114 999. The arrangement shown in Fig. 12 is easy to follow; once during every cycle the programmed digits are jammed in (15 616 in this example) and then a round number of 11 000 is jammed in, nine times in succession, by forcing the JAM inputs via AND/OR gates. Numbers larger than the extended counter range can also be produced by cascading the PC74HC/HCT4059 with some other counting devices. Figure 13 shows such an arrangement where only one fixed divide-by number is desired. The dual flip-flop wired to produce a divide-by-3 count can be replaced by other counters such as the "190", "191", "192", "193", "4017", "4510" and "4516". In Fig. 13 the divide-by-n sub-system is preset once to a number which represents the least significant digits of the divide-by number (15 690 in the example shown in Fig. 13). The sub-system is then preset twice to a round number (8 000 in the example shown in Fig. 13) and multiplied by the number of the divide-by mode (2 in the example shown in Fig. 13). $15690 + 2 \times 8000 \times 2 = 47690.$ It is important that the second counting device has an output that is HIGH or LOW during only one of its counting states. ## Note to Fig. 11 Each AND gate is 1/4 of PC74HC/HCT08. Each OR gate is 1/3 of PC74HC/HCT4075. Each NOR gate is 1/2 of PC74HC/HCT4002. Each inverter is 1/6 of PC74HC/HCT04. ## **APPLICATION INFORMATION (Cont'd)** Fig. 14 External circuit for master preset at start-up. ## Notes to Fig. 14 - 1. RC $\geq \frac{1}{0.2 \text{ x f}_{CP} \text{ (Hz)}}$ - 2. It is assumed that the f<sub>CP</sub> starts directly after the power-on. Any additional delay in starting f<sub>CP</sub> must be added to the RC time.