

# plerow<sup>™</sup> APL0189.19- R/T PLL Synthesizer Module

### Features

- · 7dBm Output Level at 189.19 MHz
- · Channel Step Size:10 kHz
- · 2<sup>nd</sup> Harmonic: <-20 -dBc
- · Spurious Level: < -65dBc
- Lock Time : <10ms</li>
- · 35mA Current Consumption

Parameter

## **Specifications**

Frequency Range Output Power

Supply Voltage

2<sup>nd</sup> Harmonics

Spurious Level

Lock Time

**Current Consumption** 

**Reference Frequency** 

**Reference Input Level** 

@ 10 kHz

@ 100 kHz

Phase Noise (C / N) @ 1 kHz

**Output Impedance** 

**Channel Step Size** 

### Description

Min.

5

4.75

The plerow<sup>™</sup> PLL synthesizer module was designed for use in wireless and wireline systems in a wide range of frequency from 50 MHz to 6 GHz. ASB's PLL provides exceptionally low spurious and phase noise performance with fast locking time and low current consumption. All products are available in a surface-mount type package.

Typical

189.19

7

5

25

10

-25

-70

3

13

-

-81

-107

-120

50

Max.

5.25

35

-20

-78

-103

-115

80



## **More Information**

Website: www.asb.co.kr E-mail: sales@asb.co.kr

Tel: (82) 42-528-7220 Fax: (82) 42-528-7222

ASB Inc., 4th Fl. Venture Town Bldg., 367-17 Goijeong-Dong, Seo-Gu, Daejeon 302-716, Korea

| Operating Temp. Range | °C | -40 | 25               |      |
|-----------------------|----|-----|------------------|------|
| Package Type & Size   | mm | SM  | r, 19.0W×19.0L×8 | 5.8H |

Unit

MHz

dBm

V

mΑ

kHz

dBc

dBc

MHz

dBm

dBc/Hz

Ω

1) Measurement conditions are as follows: T = 25°C,  $V_{CC}$  = 5 V, Freq. = 562.75MHz, 50 ohm system.

2) Frequency stability of internal ref. TCXO is +/- 2.5 ppm (max.) over the operating temperature range.



PLL Synthesizer Module

#### **Outline Drawing**

## APL0000-R/T Type



| Pin No. | Application | Pin No. | Application |
|---------|-------------|---------|-------------|
| 1       | GROUND      | 9       | VCC (VCO)   |
| 2       | GROUND      | 13      | RF OUT      |
| 3       | GROUND      | 15      | VCC (PLL)   |
| 4       | GROUND      | 16      | LOCK DETECT |

