

## STL135N8F7AG

# Automotive-grade N-channel 80 V, 3.15 mΩ typ., 130 A STripFET™ F7 Power MOSFET in a PowerFLAT™ 5x6 package

Datasheet - production data



Figure 1: Internal schematic diagram



#### **Features**

| Order code   | V <sub>DS</sub> | R <sub>DS(on)</sub> max. | Ι <sub>D</sub> | P <sub>TOT</sub> |
|--------------|-----------------|--------------------------|----------------|------------------|
| STL135N8F7AG | 80 V            | $3.6~\text{m}\Omega$     | 130 A          | 135 W            |

- Designed for automotive applications and AEC-Q101 qualified
- Among the lowest R<sub>DS(on)</sub> on the market
- Excellent figure of merit (FoM)
- Low C<sub>rss</sub>/C<sub>iss</sub> ratio for EMI immunity
- High avalanche ruggedness
- Wettable flank package

#### **Applications**

• Switching applications

## Description

This N-channel Power MOSFET utilizes STripFET™ F7 technology with an enhanced trench gate structure that results in very low onstate resistance, while also reducing internal capacitance and gate charge for faster and more efficient switching.

**Table 1: Device summary** 

| Order code   | Marking | Package        | Packing       |
|--------------|---------|----------------|---------------|
| STL135N8F7AG | 135N8F7 | PowerFLAT™ 5x6 | Tape and reel |

Contents STL135N8F7AG

# Contents

| 1 | Electrical ratings |                                              |    |  |  |  |
|---|--------------------|----------------------------------------------|----|--|--|--|
| 2 | Electric           | al characteristics                           | 4  |  |  |  |
|   | 2.1                | Electrical characteristics (curves)          | 6  |  |  |  |
| 3 | Test cir           | cuits                                        | 8  |  |  |  |
| 4 | Packag             | e information                                | 9  |  |  |  |
|   | 4.1                | PowerFLAT™ 5x6 WF type C package information | 9  |  |  |  |
|   | 4.2                | PowerFLAT™ 5x6 WF packing information        | 11 |  |  |  |
| 5 | Revisio            | n history                                    | 13 |  |  |  |

STL135N8F7AG Electrical ratings

# 1 Electrical ratings

Table 2: Absolute maximum ratings

| Symbol                            | Parameter                                                | Value      | Unit |
|-----------------------------------|----------------------------------------------------------|------------|------|
| V <sub>DS</sub>                   | Drain-source voltage                                     | 80         | V    |
| $V_{GS}$                          | Gate-source voltage                                      | ±20        | V    |
| I <sub>D</sub> (1)                | Drain current (continuous) at T <sub>case</sub> = 25 °C  | 130        | ۸    |
| ייטו                              | Drain current (continuous) at T <sub>case</sub> = 100 °C | 93         | Α    |
| I <sub>DM</sub> <sup>(1)(2)</sup> | Drain current (pulsed)                                   | 560        | Α    |
| I <sub>D</sub> (3)                | Drain current (continuous) at T <sub>pcb</sub> = 25 °C   | 26         | А    |
| ID(°)                             | Drain current (continuous) at T <sub>pcb</sub> = 100 °C  | 19         | A    |
| I <sub>DM</sub> <sup>(2)(3)</sup> | Drain current (pulsed)                                   | 104        | Α    |
| P <sub>TOT</sub> <sup>(1)</sup>   | Total dissipation at T <sub>case</sub> = 25 °C           | 135        | W    |
| P <sub>TOT</sub> (3)              | Total dissipation at T <sub>pcb</sub> = 25 °C            | 4.8        | W    |
| E <sub>AS</sub> <sup>(4)</sup>    | Single pulse avalanche energy                            | 1.2        | J    |
| T <sub>stg</sub>                  | Storage temperature range                                | -55 to 175 | °C   |
| Tj                                | Operating junction temperature range                     |            | °C   |

#### Notes:

Table 3: Thermal data

| Symbol                              | Parameter Value                      |      | Unit |
|-------------------------------------|--------------------------------------|------|------|
| R <sub>thj-pcb</sub> <sup>(1)</sup> | Thermal resistance junction-pcb      | 31.3 | 9000 |
| R <sub>thj-case</sub>               | Thermal resistance junction-case 1.1 |      | °C/W |

#### Notes:

 $<sup>^{(1)}</sup>$  This value is rated according to  $R_{\text{thj-c}}.$ 

<sup>(2)</sup> Pulse width is limited by safe operating area.

 $<sup>^{(3)}</sup>$  This value is rated according to  $R_{\text{thj-pcb}}$ 

 $<sup>^{(4)}</sup>$  Starting  $T_j$  = 25 °C,  $I_D$  = 13 A,  $V_{DD}$  = 50 V

<sup>(1)</sup> When mounted on a 1-inch<sup>2</sup> FR-4 board, 2oz Cu, t < 10 s

Electrical characteristics STL135N8F7AG

## 2 Electrical characteristics

4/14

(T<sub>case</sub> = 25 °C unless otherwise specified)

Table 4: Static

| Symbol               | Parameter                             | Test conditions                                                          | Min. | Тур. | Max. | Unit     |
|----------------------|---------------------------------------|--------------------------------------------------------------------------|------|------|------|----------|
| V <sub>(BR)DSS</sub> | Drain-source breakdown voltage        | $V_{GS} = 0 \text{ V}, I_D = 250 \mu\text{A}$                            | 80   |      |      | <b>V</b> |
|                      | Zaro goto voltago drain               | $V_{GS} = 0 \text{ V}, V_{DS} = 80 \text{ V}$                            |      |      | 1    |          |
| IDSS                 | Zero gate voltage drain current       | $V_{GS} = 0 \text{ V}, V_{DS} = 80 \text{ V},$<br>$T_j = 125 \text{ °C}$ |      |      | 10   | μΑ       |
| I <sub>GSS</sub>     | Gate-body leakage current             | V <sub>DS</sub> = 0 V, V <sub>GS</sub> = 20 V                            |      |      | 100  | nA       |
| V <sub>GS(th)</sub>  | Gate threshold voltage                | $V_{DS} = V_{GS}$ , $I_D = 250 \mu A$                                    | 2.5  |      | 4.5  | V        |
| R <sub>DS(on)</sub>  | Static drain-source on-<br>resistance | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 13 A                            |      | 3.15 | 3.6  | mΩ       |

Table 5: Dynamic

| Symbol           | Parameter                    | Test conditions                                                         | Min. | Тур. | Max. | Unit |
|------------------|------------------------------|-------------------------------------------------------------------------|------|------|------|------|
| Ciss             | Input capacitance            |                                                                         | -    | 6800 | -    |      |
| Coss             | Output capacitance           | $V_{DS} = 40 \text{ V}, f = 1 \text{ MHz},$                             | -    | 1350 | -    | pF   |
| C <sub>rss</sub> | Reverse transfer capacitance | Ves = 0 V                                                               | -    | 95   | 1    | '    |
| Qg               | Total gate charge            | $V_{DD} = 40 \text{ V}, I_D = 26 \text{ A},$                            | -    | 103  | -    |      |
| Q <sub>gs</sub>  | Gate-source charge           | V <sub>GS</sub> = 10 V (see Figure 14:<br>"Test circuit for gate charge | -    | 35   | -    | nC   |
| Q <sub>gd</sub>  | Gate-drain charge            | behavior")                                                              | -    | 28   | 1    |      |

Table 6: Switching times

| Symbol              | Parameter           | Test conditions                                                                   | Min. | Тур. | Max. | Unit |
|---------------------|---------------------|-----------------------------------------------------------------------------------|------|------|------|------|
| t <sub>d(on)</sub>  | Turn-on delay time  | $V_{DD} = 40 \text{ V}, I_D = 13 \text{ A R}_G = 4.7 \Omega,$                     | -    | 30   | -    |      |
| tr                  | Rise time           | V <sub>GS</sub> = 10 V (see Figure 13: "Test circuit for resistive load switching | -    | 28   | -    |      |
| t <sub>d(off)</sub> | Turn-off delay time | times" and Figure 18: "Switching                                                  | -    | 73   | -    | ns   |
| t <sub>f</sub>      | Fall time           | time waveform")                                                                   | -    | 30   | -    |      |

Table 7: Source-drain diode

| Symbol                          | Parameter                     | Test conditions                                                                                                       | Min. | Тур. | Max. | Unit |
|---------------------------------|-------------------------------|-----------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| Isp                             | Source-drain current          |                                                                                                                       | -    |      | 26   | Α    |
| I <sub>SDM</sub> <sup>(1)</sup> | Source-drain current (pulsed) |                                                                                                                       | -    |      | 104  | Α    |
| V <sub>SD</sub> <sup>(2)</sup>  | Forward on voltage            | V <sub>GS</sub> = 0 V, I <sub>SD</sub> = 26 A                                                                         | -    |      | 1.2  | V    |
| t <sub>rr</sub>                 | Reverse recovery time         | $I_{SD} = 26 \text{ A}, \text{ di/dt} = 100 \text{ A/}\mu\text{s},$                                                   | -    | 47   |      | ns   |
| Qrr                             | Reverse recovery charge       | V <sub>DD</sub> = 64 V (see Figure 15:<br>"Test circuit for inductive load<br>switching and diode recovery<br>times") | -    | 66   |      | nC   |
| I <sub>RRM</sub>                | Reverse recovery current      |                                                                                                                       | -    | 2.8  |      | А    |

#### Notes:

 $<sup>^{\</sup>left( 1\right) }$  Pulse width is limited by safe operating area.

 $<sup>^{(2)}</sup>$  Pulse test: pulse duration = 300  $\mu s,$  duty cycle 1.5%.

# 2.1 Electrical characteristics (curves)



Figure 3: Thermal impedance K  $\begin{array}{c} K \\ \delta=0.5 \\ \delta=0.2 \\ 10^{-1} \end{array}$   $\begin{array}{c} \delta=0.1 \\ \delta=0.05 \\ \delta=0.05 \\ \delta=0.05 \\ \delta=0.01 \\ \end{array}$   $\begin{array}{c} \delta=0.1 \\ \delta=0.01 \\ \delta=0.01 \\ \end{array}$   $\begin{array}{c} \delta=0.1 \\ \delta=0.05 \\ \delta=0.05 \\ \delta=0.01 \\ \end{array}$   $\begin{array}{c} \delta=0.1 \\ \delta=0.05 \\ \delta=0.05 \\ \delta=0.01 \\ \end{array}$   $\begin{array}{c} \delta=0.1 \\ \delta=0.01 \\ \delta=0.01 \\ \end{array}$ 

Figure 4: Output characteristics

GIPG2608150D88A1LOCH

(A)

V<sub>GS</sub> = 8,9,10 V

V<sub>GS</sub> = 7 V

200

150

100

V<sub>GS</sub> = 6 V

V<sub>GS</sub> = 5 V

0 1 2 3 4 5 V<sub>DS</sub> (V)







Figure 9: Normalized gate threshold voltage vs temperature

V<sub>GS(th)</sub>

GIPG2608150D88A1LVTH

(norm.)

1.2

1.0

0.8

0.6

0.4

-75

-25

25

75

125

T<sub>j</sub> (°C)

Figure 10: Normalized on-resistance vs temperature

R<sub>DS(on)</sub> GIPG2608150D88A1LRON (norm.)

1.8

1.6

1.4

1.2

1.0

0.8

0.6

-75

-25

25

75

125

T<sub>j</sub> (°C)





Test circuits STL135N8F7AG

## 3 Test circuits

Figure 13: Test circuit for resistive load switching times

Figure 14: Test circuit for gate charge behavior

12 V 47 kΩ 100 nF D.U.T.

Vos 1 1 kΩ 100 nF D.U.T.

AM01469v1

Figure 15: Test circuit for inductive load switching and diode recovery times







# 4 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: **www.st.com**. ECOPACK® is an ST trademark.

## 4.1 PowerFLAT™ 5x6 WF type C package information

Figure 19: PowerFLAT™ 5x6 WF type C package outline BOTTOM VIEW D3 5 E7 Detail A E3 Scale 3:1 0.04 0.08 D5(x4) L(x4) b(x8) SIDE VIEW A Detail A TOP VIEW 8231817\_WF\_typeC\_r12

577

Table 8: PowerFLAT™ 5x6 WF type C mechanical data

| Table 8: PowerFLAT™ 5x6 WF type C mechanical data |       |       |       |
|---------------------------------------------------|-------|-------|-------|
| Dim.                                              |       | mm    |       |
| Dilli.                                            | Min.  | Тур.  | Max.  |
| А                                                 | 0.80  |       | 1.00  |
| A1                                                | 0.02  |       | 0.05  |
| A2                                                |       | 0.25  |       |
| b                                                 | 0.30  |       | 0.50  |
| С                                                 | 5.80  | 6.00  | 6.20  |
| D                                                 | 5.00  | 5.20  | 5.40  |
| D2                                                | 4.15  |       | 4.45  |
| D3                                                | 4.05  | 4.20  | 4.35  |
| D4                                                | 4.80  | 5.0   | 5.20  |
| D5                                                | 0.25  | 0.4   | 0.55  |
| D6                                                | 0.15  | 0.3   | 0.45  |
| е                                                 |       | 1.27  |       |
| Е                                                 | 6.20  | 6.40  | 6.60  |
| E2                                                | 3.50  |       | 3.70  |
| E3                                                | 2.35  |       | 2.55  |
| E4                                                | 0.40  |       | 0.60  |
| E5                                                | 0.08  |       | 0.28  |
| E6                                                | 0.2   | 0.325 | 0.450 |
| E7                                                | 0.85  | 1.00  | 1.15  |
| К                                                 | 1.05  |       | 1.35  |
| L                                                 | 0.90  | 1.00  | 1.10  |
| L1                                                | 0.175 | 0.275 | 0.375 |
| θ                                                 | 0°    |       | 12°   |

STL135N8F7AG Package information



Figure 20: PowerFLAT™ 5x6 recommended footprint (dimensions are in mm)

## 4.2 PowerFLAT™ 5x6 WF packing information

Figure 21: PowerFLAT™ 5x6 WF tape



Figure 22: PowerFLAT™ 5x6 package orientation in carrier tape



Figure 23: PowerFLAT™ 5x6 reel



STL135N8F7AG Revision history

# 5 Revision history

Table 9: Document revision history

| Date        | Revision | Changes                                                                                                      |
|-------------|----------|--------------------------------------------------------------------------------------------------------------|
| 07-Sep-2015 | 1        | First release.                                                                                               |
| 15-Sep-2015 | 2        | Minor text edits. On cover page: - updated Title and Features                                                |
| 26-Jan-2016 | 3        | Updated Table 2: "Absolute maximum ratings" and Section 4.1: "PowerFLAT™ 5x6 WF type C package information". |

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2016 STMicroelectronics - All rights reserved

