## **AN8101** ## Super High speed Low Power Consumption 8-Bit A/D Converter #### Overview The AN8101 is a 8-bit A/D converter for measurement which uses the high frequency bipolar process to suppress the power consumption. It can operate with single power supply of –5.2V and maximum conversion rate of 500 MSPS, realizing the low error rate. #### Features - 8-bit resolution - Super high speed : maximum conversion rate of 500 MSPS (min.) - Low error rate: 10<sup>-12</sup> tps or lower - Low input capacitance: 17pF - Input/Output form : ECL level $V_{\text{EE}} \\$ 4 \ 9 \ 15 (34 (51) 10 (18) (22) (36) (48) (52) (60) (63) CLK (20 #### ■ Absolute Maximum Rating $(Ta=25^{\circ}C)$ | Parameter | Symbol | Rating U | | | |-------------------------------|------------------------------------------------------------------------------|-------------------------|----|--| | Supply voltage | V <sub>EE</sub> | -6.0 to $+0.5$ | V | | | Analogue input voltage | V <sub>IN</sub> | V <sub>EE</sub> to +0.5 | V | | | Digital input voltage | V <sub>CLK</sub> /V <sub>CLK</sub> | V <sub>EE</sub> to +0.5 | V | | | Digital output current | I <sub>CLKOA</sub> /I <sub>CLKOB</sub> /I <sub>DIA</sub> to I <sub>D8B</sub> | -20 | mA | | | Reference resistive current | $I_{RT}/I_{RB}$ | -20/+20 | mA | | | Reference input voltage | V <sub>RB</sub> /V <sub>RT</sub> | V <sub>EE</sub> to +0.5 | V | | | Power dissipation | P <sub>D</sub> | 1582* | mW | | | Operating ambient temperature | Topr | 0 to 75 | °C | | | Storage temperature | T <sub>stg</sub> | -55 to +150 | C | | <sup>\*</sup> Ta=25℃ #### ■ Recommended Operating Conditions (Ta=25°C) | Parameter | Symbol | min | typ | max | Unit | |---------------------------|-------------------|----------|------|-----------------|------| | Negative supply voltage | . V <sub>EE</sub> | -5.4 | -5.2 | -5.0 | V | | Reference voltage | Vrt | | 0 | x///- | V | | TRETERIORE VOITAGE | $V_{RB}$ | | -2.0 | 2 | V | | Analogue input voltage | V <sub>IN</sub> | $V_{RB}$ | 7,00 | V <sub>RT</sub> | V | | Digital input voltage | V <sub>IH</sub> | | -0.9 | | V | | Digital input voltage | $V_{\mathrm{IL}}$ | _ | 1.7 | — | V | | Clock input pulse width * | t <sub>H</sub> | | 0,10 | | ns | <sup>\*</sup> f<sub>CLK</sub>=500MHz ## ■ Electrical Characteristics ( $V_{EE} = -5.2V$ , $Ta = 25^{\circ}$ C) | Parameter | Symbol | Condition | min | typ | max | Unit | |-------------------------------|-------------------|--------------------------------------------------------|-------|-----|-------|-----------| | Supply current | $I_{ ext{EE}}$ | 11/2 July 260 16 | -900 | 790 | ÷9' | mA | | Reference current | $I_{RT}$ | $V_{RT} = 0V$ | 12 | 6 | 12 | mA | | Reference current | $I_{RB}$ | $V_{RB} = -2.0V$ | -12 | -6 | ۸. — | mA | | Input bias current | $I_{IN}$ | $V_{IN} = -1.0V$ | 300 | 400 | 1000 | μΑ | | Clock input current | $I_{IH}$ | $V_{CLK} = -1.105V$ | / _ < | (O | 20 | μΑ | | Digital output voltage | V <sub>OH</sub> | $R_L = 100 \Omega$ TO $V_T = -2.0V$ | -1.0 | | | V | | Digital output voltage | V <sub>OL</sub> | 910, 01, 10 | 0 | _ | -1.6 | V | | Linearity error | E <sub>L</sub> | $V_{IN}=2V_{p-p}$ | | | ±1.0 | LSB | | Differential linearity error | E <sub>D</sub> | $V_{IN}=2V_{p-p}$ | | | ±0.5 | LSB | | Maximum conversion rate | F <sub>CMAX</sub> | The Think | 500 | | | MHz | | Input dynamic range | | 113 1194 | | 2 | | $V_{p-p}$ | | Equivalent input impedance *1 | R <sub>IN</sub> | $V_{IN} = -1V$ | | 60 | | kΩ | | Input capacitance *1 | C <sub>IN</sub> | $V_{IN} = -1V$ | | 17 | | pF | | Error rate *1 | | $f_{CLK}$ =500MHz, $f_{IN}$ =62.5MHz<br>8LSB or higher | | | 10-12 | tps | | Quantization noise *2 | noise *2 SINAD | $f_{CLK} = 500MHz, f_{IN} = 50MHz$ | | 42 | | dB | | Quantization noise | SINAD | $f_{CLK}=500MHz$ , $f_{IN}=100MHz$ | | 35 | | dB | | Input band *1 | $BW_{F}$ | -3dB | 250 | | | MHz | | Clock duty *1 | | f <sub>CLK</sub> =500MHz | 40 | 50 | 60 | % | | Clock output delay *1 | $ au_{ m c}$ | | (1.0) | 1.2 | (1.4) | ns | | Digital output delay *1 | τd | | (0.4) | 0.6 | (0.8) | ns | <sup>\*1</sup> Design reference value but not guaranteed one <sup>\*2</sup> Total harmonics distortion included ## Timing Chart #### Output Code | | Input signal | Digital output | | | |------|------------------------|---------------------------------------|-----------------|--| | | | INV=L | INV=H | | | Step | 2.000VFS 7.8125mV STEP | M L<br>87654321 | M L<br>87654321 | | | 000 | -2.0000000 | 00000000 | 11111111 | | | 001 | -1.9921875 | 00000001 | 11111110 | | | | | o interior | : -st 11 :0/6. | | | | | Mai wall will had | , 762 CO:74 | | | 127 | -1.0078125 | 01111111 | 10000000 | | | 128 | -1.0000000 | 10000000 | 01111111 | | | | | 41, 91, 411, 92 | 1000 m | | | | 60) | ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ | <i>y</i> . | | | 254 | -0.0078125 | 11111110 | 0000001 | | | 255 | -0.0000000 | 1111111 | 00000000 | | #### Pin Descriptions | Pin No. | Symbol | Pin name | Standard waveform | Voltage level | Description | |---------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 2 | V <sub>IN</sub> | Analogue input | | 0 to -2V | It is an input pin of analogue signal for A/D conversion circuit. | | 3, 8<br>11, 14<br>16, 54<br>56, 59<br>62, 67 | AGND | Analogue ground | · | ov | Connect AGND and DGND with the possible lowest impedance at one point as near as possible to the chip. | | 4, 7<br>9, 10<br>15, 18<br>22, 34<br>36, 48<br>51, 52<br>55, 60<br>61, 63<br>66 | $ m V_{EE}$ | Negative power supply pin | | -5.2V | Connect tantalum capacitor of several $\mu F$ and ceramic capacitor of $0.1 \mu F$ as near as possible to this pin between this pin and AGND or DGND. | | 5<br>12<br>13<br>57<br>58<br>65<br>68 | V <sub>RM1</sub> V <sub>TRTS</sub> V <sub>RT</sub> V <sub>RB</sub> V <sub>RBS</sub> V <sub>RM3</sub> V <sub>RM2</sub> | Reference voltage middle point level<br>Sense pin<br>Reference voltage high level<br>Reference voltage low level<br>Sense pin,<br>Reference voltage middle point level<br>Reference voltage middle point level | | -0.5V<br>0V<br>0V<br>-2.0V<br>-2.0V<br>-1.0V<br>-1.5V | It is used to set the reference voltage for comparator. Normally, $V_{RT}$ is given 0V and $V_{RB}$ is given $-2V$ . Connect tantalum capacitor of several $\mu F$ and ceramic capacitor of $0.1\mu F$ in parallel between each pin and analogue ground. $V_{RM}$ is provided for linearity compensation which gives middle point potential between $V_{RT}$ and $V_{RB}$ . However, it is normally opened. | | 6, 17<br>21, 25<br>31, 35<br>39, 45<br>49, 53<br>64 | DGND | Digital ground | cillides, | 0V | Connect AGND and DGND with the possible lowest impedance at one point as near as possible to the chip. | | 19<br>20 | CLK<br>CLK | Clock input | Refer to the timing chart | ECL | It is a clock for sampling. For their timing, refer to the timing chart. | | 23<br>47 | CLK <sub>OB</sub><br>CLK <sub>OA</sub> | Clock output | 6 0 | ECL | It is a clock output pin of ECL level. With this signal, the digital output of A or B ch. can be latched. | | 24<br>26<br>27<br>28<br>29<br>30<br>32<br>33 | D1B<br>D2B<br>D3B<br>D4B<br>D5B<br>D6B<br>D7B<br>D8B | Bch. digital output (LSB) Bch. digital output (MSB) | Refer to the timing chart | ECL | It is an output pin of ECL Level. | | 37<br>38<br>40<br>41<br>42<br>43<br>44<br>46 | D1A<br>D2A<br>D3A<br>D4A<br>D5A<br>D6A<br>D7A<br>D8A | Ach. digital output (LSB) Ach. digital output (MSB) | Refer to the timing chart | ECL | It is an output pin of ECL level. | | 50 | INV | Digital output reverse pin | | ECL | Setting the INV pin to "H" level reverses all the data outputs (DIA~D8A, DIB~D8B). It operates synchronously with clock. | # Request for your special attention and precautions in using the technical information and semiconductors described in this book - (1) If any of the products or technical information described in this book is to be exported or provided to non-residents, the laws and regulations of the exporting country, especially, those with regard to security export control, must be observed. - (2) The technical information described in this book is intended only to show the main characteristics and application circuit examples of the products. No license is granted in and to any intellectual property right or other right owned by Panasonic Corporation or any other company. Therefore, no responsibility is assumed by our company as to the infringement upon any such right owned by any other company which may arise as a result of the use of technical information described in this book. - (3) The products described in this book are intended to be used for standard applications or general electronic equipment (such as office equipment, communications equipment, measuring instruments and household appliances). - Consult our sales staff in advance for information on the following applications: - Special applications (such as for airplanes, aerospace, automobiles, traffic control equipment, combustion equipment, life support systems and safety devices) in which exceptional quality and reliability are required, or if the failure or malfunction of the products may directly jeopardize life or harm the human body. - · Any applications other than the standard applications intended. - (4) The products and product specifications described in this book are subject to change without notice for modification and/or improvement. At the final stage of your design, purchasing, or use of the products, therefore, ask for the most up-to-date Product Standards in advance to make sure that the latest specifications satisfy your requirements. - (5) When designing your equipment, comply with the range of absolute maximum rating and the guaranteed operating conditions (operating power supply voltage and operating environment etc.). Especially, please be careful not to exceed the range of absolute maximum rating on the transient state, such as power-on, power-off and mode-switching. Otherwise, we will not be liable for any defect which may arise later in your equipment. - Even when the products are used within the guaranteed values, take into the consideration of incidence of break down and failure mode, possible to occur to semiconductor products. Measures on the systems such as redundant design, arresting the spread of fire or preventing glitch are recommended in order to prevent physical injury, fire, social damages, for example, by using the products. - (6) Comply with the instructions for use in order to prevent breakdown and characteristics change due to external factors (ESD, EOS, thermal stress and mechanical stress) at the time of handling, mounting or at customer's process. When using products for which damp-proof packing is required, satisfy the conditions, such as shelf life and the elapsed time since first opening the packages. - (7) This book may be not reprinted or reproduced whether wholly or partially, without the prior written permission of our company. 20080805