## AN8102FBP

## Super High Speed Low Power Consumption 8-Bit A/D Converter

#### Overview

The AN8102FBP is a 8-bit A/D converter for measurement which uses the high frequency bipolar process to suppress the power consumption.

It can operate with single power supply of –5.2V and maximum conversion rate of 125MSPS, realizing the low error rate.

#### ■ Features

- 8-bit resolution
- Super high speed: maximum conversion rate of 125 MSPS (min.)
- Low error rate: 10<sup>-12</sup> tps or lower
- Low input capacitance: 15pF
- Input/Output form : ECL level

#### Application Field

- Measuring equipment such as digital oscilloscope
- Image processing



#### Block Diagram



#### ■ Absolute Maximum Rating (Ta=25°C)

| Parameter                             | Symbol                        | Rating                  | Unit |
|---------------------------------------|-------------------------------|-------------------------|------|
| Supply voltage                        | $V_{\mathtt{EE}}$             | -6.0  to  +0.3          | V    |
| Analogue input voltage                | V <sub>IN</sub>               | V <sub>EE</sub> to +0.3 | V    |
| Digital input voltage                 | $V_{CLK}/\overline{V_{CLK}}$  | $V_{EE}$ to $\pm 0.3$   | V    |
| Digital output current                | $I_{CLKO}/I_{D0} \sim I_{D7}$ | -20                     | mA   |
| Reference power supply output current | $I_{RO}$                      | 25                      | mA   |
| Reference resistive current           | $I_{RT}/I_{RB}$               | +20/-20                 | mA   |
| Reference voltage                     | $V_{RT}/V_{RB}/V_{RM}$        | $V_{EE}$ to $+0.3$      | V    |
| Power dissipation                     | $P_{D}$                       | 964*                    | mW   |
| Operating ambient temperature         | T <sub>opr</sub>              | -20  to  +70            | °C   |
| Storage temperature                   | $T_{\rm stg}$                 | -55  to  +150           | °C   |

<sup>\*</sup> Ta=70℃

## ■ Recommended Operating Conditions (Ta=25°C)

| Parameter                 | Symbol                         | min      | typ          | max             | Unit |
|---------------------------|--------------------------------|----------|--------------|-----------------|------|
| Supply voltage            | V <sub>EE</sub>                | -5.4     | -5.2         | -5.0            | V    |
| Reference voltage         | V <sub>RT</sub>                |          | 0.0          | 1160            | V    |
| Reference voltage         | $V_{RB}$                       |          | -2.0         | <u> </u>        | V    |
| Analogue input voltage    | V <sub>IN</sub>                | $V_{RB}$ | - <u>(</u> ) | V <sub>RT</sub> | V    |
| Digital input voltage     | $V_{\mathrm{IH}}$              | -1.1     | -0.9         |                 | V    |
| Digital input voltage     | $V_{IL}$                       |          | -1.7         | -1.5            | V    |
| Clock input pulse width * | t <sub>H</sub> /t <sub>L</sub> |          | 50           |                 | ns   |

<sup>\*</sup> f<sub>CLK</sub>=100MHz

#### ■ Electrical Characteristics ( $V_{EE} = -5.2V$ , $Ta = 25^{\circ}C$ )

| Parameter                             | Symbol             | Condition                                                 | min   | typ   | max   | Unit                                                                                                                                      |
|---------------------------------------|--------------------|-----------------------------------------------------------|-------|-------|-------|-------------------------------------------------------------------------------------------------------------------------------------------|
| Supply current                        | $I_{EE}$           | 16, 76, 6, 9                                              | -195  | -135  | -85   | mA                                                                                                                                        |
| Reference power supply output voltage | $V_{RO}$           | $I_{RO} = 10 \text{mA}, V_{RGND} = 0 \text{V}$            | -2.2  | -2.0  | -1.8  | V                                                                                                                                         |
| Reference supply current              | I <sub>RGND</sub>  | Reference power supply output under no Load               | 0.5   | 2.0   | 5     | mA                                                                                                                                        |
| Reference resistive current           | I <sub>RT</sub>    | V <sub>RT</sub> =0V                                       | 4     | 10    | 20    | mA                                                                                                                                        |
| Reference resistive current           | $I_{RB}$           | $V_{RB} = -2.0V$                                          | -20   | -10   | -4    | mA                                                                                                                                        |
| Input bias current                    | $I_{IN}$           | $V_{IN} = -1.0V$                                          | y — n | 120   | 250   | μΑ                                                                                                                                        |
| Clock input current                   | $I_{IH}$           | $V_{CLK} = -1.105V$                                       | 45    | 1.0   | 5.0   | μA                                                                                                                                        |
| District many states                  | V <sub>OH</sub>    | D 1000 TO V                                               | 1.1   | -0.9  | -0.6  | v                                                                                                                                         |
| Digital output voltage                | V <sub>OL</sub>    | $R_L=100\Omega$ TO $V_T=-2.0V$                            | -2.0  | -1.8  | -1.6  | V                                                                                                                                         |
| Linearity error                       | E <sub>L</sub>     | $V_{RT}-V_{RB}=2.0V$                                      |       | ±0.25 | ±0.5  | LSB                                                                                                                                       |
| Differential linearity error          | E <sub>D</sub>     | $V_{RT}-V_{RB}=2.0V$                                      |       | ±0.25 | ±0.5  | LSB                                                                                                                                       |
| Maximum conversion rate               | F <sub>CMAX</sub>  | 1, 1/2,                                                   | 125   |       |       | MHz                                                                                                                                       |
| Input dynamic range                   |                    | 25 Hill.                                                  | _     | 2     |       | $V_{p-p}$                                                                                                                                 |
| Equivalent input impedance *1         | R <sub>IN</sub>    | $V_{IN} = -1V$                                            |       | 350   |       | kΩ                                                                                                                                        |
| Input capacitance *1                  | C <sub>IN</sub>    | $V_{IN} = -1V$                                            | -     | 15    | 20    | pF                                                                                                                                        |
| Error rate *1                         |                    | $f_{CLK} = 125MHz$ , $f_{IN} = 40.5MHz$<br>8LSB or higher |       |       | 10-12 | tps                                                                                                                                       |
| Quantization noise *2                 | SINAD              | $f_{CLK}=125MHz$ , $f_{IN}=10MHz$                         | 38    | 43    |       | dB                                                                                                                                        |
| Quantization noise                    | SINAD              | $f_{CLK}=125MHz$ , $f_{IN}=50MHz$                         | 30    | 35    | ·     | $\begin{array}{c} V \\ mA \\ mA \\ mA \\ \mu A \\ \mu A \\ V \\ V \\ LSB \\ LSB \\ MHz \\ V_{p-p} \\ k\Omega \\ pF \\ tps \\ \end{array}$ |
| Input band *1                         | $BW_F$             | $V_{IN}=2V_{p-p}, -3dB$                                   |       | 125   | _     | MHz                                                                                                                                       |
| Clock duty *1                         | DTY                | f <sub>CLK</sub> =125MHz                                  | 30    | 50    | 70    | %                                                                                                                                         |
| Clock output delay *1                 | $	au_{\mathrm{c}}$ |                                                           | 5     | 7     | 9     | ns                                                                                                                                        |
| Digital output delay *1               | $	au_{ m d}$       |                                                           |       | 1.3   |       | ns                                                                                                                                        |

<sup>\*1</sup> Design reference value but not guaranteed one \*2 Total harmonics distortion included



## ■ Timing Chart



#### Output Code

|      | Input signal           | Digital output               |                 |                  |  |
|------|------------------------|------------------------------|-----------------|------------------|--|
| Step |                        | MINV=L, LINV=L MINV=H, LINV= |                 | L MINV=L, LINV=H |  |
| Step | 2.000VFS 7.8125mV STEP | M L 76543210                 | M L<br>76543210 | M L<br>76543210  |  |
| 000  | -2.0000000             | 00000000                     | 10000000        | 01111111         |  |
| 001  | -1.9921875             | 00000001                     | 10000001        | 01111110         |  |
|      | 100                    | 1,0, 19, "                   | ar will it      | , co.);          |  |
|      |                        | 9,76,4                       | 90,110          |                  |  |
|      |                        |                              | 11, 10, co      |                  |  |
| 127  | -1.0078125             | 01111111                     | 11111111        | 00000000         |  |
| 128  | -1.0000000             | 10000000                     | 00000000        | 11111111         |  |
| 129  | -0.9921875             | 10000001                     | 0000001         | 11111110         |  |
| •    | COL                    | 11/10                        | silo.           | •                |  |
| •    | ·                      | : 1/03                       | · (S)           | •                |  |
| ×    |                        | 11.10. 14                    |                 | •                |  |
| 254  | -0.0078125             | 11111110                     | 01111110        | 10000001         |  |
| 255  | -0.0000000             | 11111111                     | 01111111        | 10000000         |  |

## **■** Pin Descriptions

| Pin No.                                                                                                                | Symbol                                                | Pin name                                                                                                                                                                         | Standard waveform         | Voltage level        | Description                                                                                                                                                                                                                                                                                                                                                                                                |
|------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 37<br>34                                                                                                               | V <sub>IN</sub>                                       | Analogue input                                                                                                                                                                   |                           | -2 to 0V             | It is an input pin of analogue signal for A/D conversion circuit.                                                                                                                                                                                                                                                                                                                                          |
| 36, 38<br>43, 46                                                                                                       | AGND                                                  | Analogue ground                                                                                                                                                                  |                           | ov                   | Connect AGND and DGND with the possible lowest impedance at one point as near as possible to the chip.                                                                                                                                                                                                                                                                                                     |
| 5, 6, 7<br>8, 11, 13<br>19, 22, 25<br>27, 28, 29<br>30, 32, 33<br>39, 40, 42<br>45, 50, 51<br>52, 54, 55<br>56, 57, 60 | $\mathrm{AV}_{\mathtt{EE}}$                           | Analogue negative power supply pin                                                                                                                                               |                           | -5.2V                | It is a power supply pin for analogue circuit block. Connect tantalum capacitor of several $\mu$ F and ceramic capacitor of $0.1\mu$ F as near as possible to this pin between this pin and AGND.                                                                                                                                                                                                          |
| 20, 59                                                                                                                 | $\mathrm{DV}_{\mathtt{EE}}$                           | Digital negative power supply pin                                                                                                                                                |                           | -5.2V                | It is a power supply pin for digital circuit block. Connect tantalum capacitor of several $\mu F$ and ceramic cap capacitor of $0.1  \mu F$ as near as possible to this pin between this pin and DGND.                                                                                                                                                                                                     |
| 26<br>41<br>53                                                                                                         | $egin{array}{c} V_{RT} \ V_{RM} \ V_{RB} \end{array}$ | Reference voltage high level<br>Reference voltage middle point level<br>Reference voltage low level                                                                              |                           | 0V<br>-1.0V<br>-2.0V | It is used to set the reference voltage for comparator. Normally, $V_{RT}$ is given 0V and $V_{RB}$ is given -2 V. Connect tantalum capacitor of several $\mu F$ and ceramic capacitor of 0.1 $\mu F$ in parallel between each pin and analogue ground. $V_{RM}$ is provided for linearity compensation which gives middle point potential between $V_{RT}$ and $V_{RB}$ . However, it is normally opened. |
| 16, 17<br>61, 62                                                                                                       | DGND                                                  | Digital ground                                                                                                                                                                   | Y included                | ov                   | Connect AGND and DGND with the possible lowest impedance at one point as near as possible to the chip.                                                                                                                                                                                                                                                                                                     |
| 23<br>24                                                                                                               | CLK<br>CLK                                            | Clock input                                                                                                                                                                      | Refer to the timing chart | ECL                  | It is a clock for sampling. For their timing, refer to the timing chart.                                                                                                                                                                                                                                                                                                                                   |
| 15                                                                                                                     | CLKo                                                  | Clock output                                                                                                                                                                     | Refer to the timing chart | ECL                  | It is a clock output pin of ECL level.                                                                                                                                                                                                                                                                                                                                                                     |
| 1<br>2<br>3<br>4<br>9<br>10<br>12<br>14                                                                                | D0<br>D1<br>D2<br>D3<br>D4<br>D5<br>D6<br>D7          | Digital output (LSB) Digital output (MSB) | Refer to the timing chart | ECL                  | It is an output pin of ECL Level.                                                                                                                                                                                                                                                                                                                                                                          |
| 21<br>58                                                                                                               | MINV<br>LINV                                          | Digital output setting pin Digital output setting pin                                                                                                                            |                           | ECL                  | Setting the MINV pin to "H" level inverts the data output, D7. Setting the LINV pin to "H" level inverts the data outputs (D0 ~D6). The output is inverts synchronously with clock.                                                                                                                                                                                                                        |
| 34<br>35                                                                                                               | $V_{ m RGND} \ V_{ m RO}$                             | Ground pin for reference power supply reference power supply output                                                                                                              |                           | 0V<br>-2.0V          | It is a GND pin for reference power supply. It is an output pin for power supply for A/D reference voltage low level.                                                                                                                                                                                                                                                                                      |



# Request for your special attention and precautions in using the technical information and semiconductors described in this book

- (1) If any of the products or technical information described in this book is to be exported or provided to non-residents, the laws and regulations of the exporting country, especially, those with regard to security export control, must be observed.
- (2) The technical information described in this book is intended only to show the main characteristics and application circuit examples of the products. No license is granted in and to any intellectual property right or other right owned by Panasonic Corporation or any other company. Therefore, no responsibility is assumed by our company as to the infringement upon any such right owned by any other company which may arise as a result of the use of technical information described in this book.
- (3) The products described in this book are intended to be used for standard applications or general electronic equipment (such as office equipment, communications equipment, measuring instruments and household appliances).
  - Consult our sales staff in advance for information on the following applications:
  - Special applications (such as for airplanes, aerospace, automobiles, traffic control equipment, combustion equipment, life support systems and safety devices) in which exceptional quality and reliability are required, or if the failure or malfunction of the products may directly jeopardize life or harm the human body.
  - · Any applications other than the standard applications intended.
- (4) The products and product specifications described in this book are subject to change without notice for modification and/or improvement. At the final stage of your design, purchasing, or use of the products, therefore, ask for the most up-to-date Product Standards in advance to make sure that the latest specifications satisfy your requirements.
- (5) When designing your equipment, comply with the range of absolute maximum rating and the guaranteed operating conditions (operating power supply voltage and operating environment etc.). Especially, please be careful not to exceed the range of absolute maximum rating on the transient state, such as power-on, power-off and mode-switching. Otherwise, we will not be liable for any defect which may arise later in your equipment.
- Even when the products are used within the guaranteed values, take into the consideration of incidence of break down and failure mode, possible to occur to semiconductor products. Measures on the systems such as redundant design, arresting the spread of fire or preventing glitch are recommended in order to prevent physical injury, fire, social damages, for example, by using the products.
- (6) Comply with the instructions for use in order to prevent breakdown and characteristics change due to external factors (ESD, EOS, thermal stress and mechanical stress) at the time of handling, mounting or at customer's process. When using products for which damp-proof packing is required, satisfy the conditions, such as shelf life and the elapsed time since first opening the packages.
- (7) This book may be not reprinted or reproduced whether wholly or partially, without the prior written permission of our company.

20080805