# Supervisory Circuits with Williams DEVICES Watchdog and Manual Reset in 5-Lead SOT-23 **Data Sheet** ADM8323/ADM8324 #### **FEATURES** Windowed watchdog, 8 timeout options 26 reset threshold options 2.5 V to 5 V in 100 mV increments 4 reset timeout options 1 ms, 20 ms, 140 ms, and 1120 ms (minimum) Manual reset input Open-drain or push-pull RESET outputs Low power consumption Specified over wide temperature range (-40°C to +125°C) **Qualified for automotive applications** 5-lead SOT-23 package #### **APPLICATIONS** **Automotive Microprocessor systems Computers Controllers Intelligent instruments** Portable equipment #### **GENERAL DESCRIPTION** The ADM8323/ADM8324 are supervisory circuits that monitor power supply voltage levels and code execution integrity in microprocessor-based systems. An on-chip watchdog timer checks for activity within a preset timeout window. A reset signal can also be asserted by an external push-button switch through a manual reset input. The RESET output is either pushpull (ADM8323) or open-drain (ADM8324). A watchdog failure results in a low output on the RESET pin. A failure can be triggered either by a fast watchdog error (watchdog pulses too close together) or by a slow watchdog error (no watchdog pulse within the timeout period). This effectively gives a window in which to observe the watchdog #### **FUNCTIONAL BLOCK DIAGRAMS** pulse. The watchdog timeout is measured from the last falling edge of the watchdog input (WDI). There are eight different watchdog windows available, as shown in Table 5. Each device is available in a choice of 26 reset threshold options from 2.5 V to 5 V in 100 mV increments. There are also four reset timeout options of 1 ms, 20 ms, 140 ms, and 1120 ms (minimum). The ADM8323/ADM8324 are available in a 5-lead SOT-23 package and typically consume only 10 µA, making them suitable for use in low power portable applications. # **TABLE OF CONTENTS** | Features | 1 | |---------------------------------------------|----| | Applications | | | Functional Block Diagrams | 1 | | General Description | 1 | | Revision History | 2 | | Specifications | 3 | | Absolute Maximum Ratings | 5 | | ESD Caution | 5 | | Pin Configuration and Function Descriptions | 6 | | Typical Performance Characteristics | 7 | | Theory of Operation | 10 | | Circuit Description | 10 | | Push-Pull RESET Output | 10 | |-------------------------------------------------------|----| | Open-Drain RESET Output | 10 | | Manual Reset Input | 10 | | Windowed Watchdog Input | 10 | | Applications Information | 11 | | Watchdog Input Current | 11 | | Negative Going V <sub>CC</sub> Transients | 11 | | Ensuring $\overline{RESET}$ Valid to $V_{CC} = 0 \ V$ | 11 | | Options | 12 | | Outline Dimensions | 13 | | Ordering Guide | 13 | | Automotive Products | 14 | #### **REVISION HISTORY** 10/13—Revision 0: Initial Version ## **SPECIFICATIONS** $V_{CC}$ = ( $V_{TH}$ + 1.5%) to 5.5 V, $T_A$ = -40°C to +125°C, unless otherwise noted. Typical values are at $T_A$ = 25°C. Table 1. | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |------------------------------------------------------|------------------------|---------------------|----------------------|--------|------------------------------------------------------------| | SUPPLY | | | | | | | V <sub>CC</sub> Operating Voltage Range <sup>1</sup> | 0.9 | | 5.5 | V | | | V <sub>cc</sub> that Guarantees Valid Output | 0.9 | | | | | | Supply Current | | 10 | 20 | μA | $V_{CC} = 5.5 \text{ V, WDI} = 0 \text{ V}$ | | | | 10 | 18 | μA | $V_{CC} = 3.6 \text{ V}, \text{WDI} = 0 \text{ V}$ | | RESET THRESHOLD VOLTAGE <sup>2</sup> | V <sub>TH</sub> - 1% | V <sub>TH</sub> | V <sub>TH</sub> + 1% | V | T <sub>A</sub> = 25°C | | | V <sub>TH</sub> - 1.5% | $V_{TH}$ | $V_{TH} + 1.5\%$ | V | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | RESET THRESHOLD TEMPERATURE COEFFICIENT | | 20 | | ppm/°C | | | RESET THRESHOLD HYSTERESIS | | $2.5 \times V_{TH}$ | | mV | | | RESET TIMEOUT PERIOD | | | | | See Table 4 | | Reset Timeout Option A | 1 | 1.4 | 1.8 | ms | | | Reset Timeout Option B | 20 | 28 | 36 | ms | | | Reset Timeout Option C | 140 | 200 | 260 | ms | | | Reset Timeout Option D | 1120 | 1600 | 2080 | ms | | | V <sub>CC</sub> TO RESET DELAY, t <sub>RD</sub> | | 90 | | μs | V <sub>cc</sub> falling at 1 mV/μs | | PUSH-PULL OUTPUT (ADM8323) | | | | | | | RESET Output Voltage | | | 0.2 | V | $V_{CC} \ge 0.9 \text{ V}, I_{SINK} = 25 \mu\text{A}$ | | | | | 0.2 | V | $V_{CC} \ge 1.2 \text{ V, } I_{SINK} = 100 \mu\text{A}$ | | | | | 0.2 | V | $V_{CC} \ge 2.7 \text{ V}, I_{SINK} = 1.2 \text{ mA}$ | | | | | 0.3 | V | $V_{CC} \ge 4.5 \text{ V}, I_{SINK} = 3.2 \text{ mA}$ | | | 0.9 × V <sub>CC</sub> | | | V | $V_{CC} \ge 2.7 \text{ V, } I_{SOURCE} = 500 \mu\text{A}$ | | | 0.9 × V <sub>CC</sub> | | | V | $V_{CC} \ge 4.5 \text{ V}, I_{SOURCE} = 800 \mu\text{A}$ | | RESET Rise Time | | 50 | 100 | ns | From 10% to 90% $V_{cc}$ , $C_L = 5$ pF, $V_{cc} = 3.3$ V | | OPEN-DRAIN OUTPUT (ADM8324) | | | | | | | RESET Output Voltage | | | 0.2 | V | $V_{CC} \ge 0.9 \text{ V}, I_{SINK} = 25 \mu\text{A}$ | | , , | | | 0.2 | V | $V_{CC} \ge 1.2 \text{ V, } I_{SINK} = 100 \mu\text{A}$ | | | | | 0.2 | V | $V_{CC} \ge 2.7 \text{ V, } I_{SINK} = 1.2 \text{ mA}$ | | | | | 0.3 | V | $V_{CC} \ge 4.5 \text{ V}, I_{SINK} = 3.2 \text{ mA}$ | | Open-Drain Reset Output Leakage Current | | | 1 | μΑ | , | | WATCHDOG INPUT | | | | T. | See Table 5 | | Watchdog Timeout Period (Fast), two-fast | | | | | | | Watchdog Timeout Option A | 1 | | 1.5 | ms | | | Watchdog Timeout Option B | 10 | | 15 | ms | | | Watchdog Timeout Option C | 10 | | 15 | ms | | | Watchdog Timeout Option D | 10 | | 15 | ms | | | Watchdog Timeout Option E | 10 | | 15 | ms | | | Watchdog Timeout Option F | 16 | | 24 | ms | | | Watchdog Timeout Option G | 27 | | 41 | ms | | | Watchdog Timeout Option H | 512 | | 768 | ms | | | Watchdog Timeout Period (Slow), twp-slow | | | | | | | Watchdog Timeout Option A | 10 | | 15 | ms | | | Watchdog Timeout Option B | 100 | | 150 | ms | | | Watchdog Timeout Option C | 300 | | 450 | ms | | | Watchdog Timeout Option D | 10 | | 15 | sec | | | Watchdog Timeout Option E | 60 | | 90 | sec | | | Watchdog Timeout Option F | 44 | | 66 | ms | | | Watchdog Timeout Option G | 76 | | 114 | ms | | | Watchdog Timeout Option H | 1.24 | | 1.86 | sec | | | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |-----------------------|---------------------|-------|---------------------|------|-------------------------------------------------------------| | WDI Pulse Width | 200 | | | ns | $V_{IL} = 0.3 \times V_{CC}$ , $V_{IH} = 0.7 \times V_{CC}$ | | WDI Glitch Immunity | | 100 | | ns | | | WDI Input Threshold | $0.3 \times V_{CC}$ | | $0.7 \times V_{CC}$ | V | | | WDI Input Current | | 0.35 | 1 | μΑ | $V_{WDI} = V_{CC}$ | | | -1 | -0.35 | | μΑ | $V_{WDI} = 0 V$ | | MANUAL RESET INPUT | | | | | | | $V_{IL}$ | | | 0.8 | V | | | V <sub>IH</sub> | 2.0 | | | V | | | MR Input Pulse Width | 1 | | | μs | | | MR Glitch Rejection | | 100 | | ns | | | MR Pull-Up Resistance | 35 | 75 | 125 | kΩ | | | MR to Reset Delay | | 350 | | ns | $V_{CC} = 5 V$ | $<sup>^1</sup>$ The device switches from undervoltage reset to normal operation when 1.5 V < $V_{CC}$ < 2.5 V. $^2$ The device monitors $V_{CC}$ through an internal factory trimmed voltage divider, which programs the nominal reset threshold. Factory trimmed reset thresholds are available in approximately 100 mV increments from 2.5 V to 5 V. #### **ABSOLUTE MAXIMUM RATINGS** $T_A = 25$ °C, unless otherwise noted. #### Table 2. | Parameter | Rating | |-----------------------------------------|-----------------------------------------------| | Vcc | -0.3 V to +6 V | | All Other Pins | $-0.3 \text{ V to } (V_{CC} + 0.3 \text{ V})$ | | Output Current (RESET) | 20 mA | | Operating Temperature Range | -40°C to +125°C | | Storage Temperature Range | −65°C to +150°C | | $\theta_{JA}$ Thermal Impedance, SOT-23 | 270°C/W | | Lead Temperature | | | Soldering (10 sec) | 300°C | | Vapor Phase (60 sec) | 215°C | | Infrared (15 sec) | 220°C | Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ESD CAUTION** **ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. # PIN CONFIGURATION AND FUNCTION DESCRIPTIONS Figure 3. ADM8323/ADM8324 Pin Configuration Table 3. ADM8323/ADM8324 Pin Function Descriptions | Pin No. | Mnemonic | Description | |---------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | RESET | Active Low Reset Output. Asserted whenever V <sub>CC</sub> is below the reset threshold, V <sub>TH</sub> . This pin is a push-pull output stage for the ADM8323 and an open-drain output stage for the ADM8324. | | 2 | GND | Ground. | | 3 | MR | Manual Reset Input. This is an active low input that, when forced low for greater than the glitch filter time, generates a reset. It features a 75 k $\Omega$ internal pull-up resistor. | | 4 | WDI | Watchdog Input. Generates a reset if the WDI pulse is not within the watchdog window. | | 5 | Vcc | Power Supply Voltage Being Monitored. | ## TYPICAL PERFORMANCE CHARACTERISTICS Figure 4. Supply Current (Icc) vs. Temperature Figure 5. Supply Current (Icc) vs. Supply Voltage (Vcc) ${\it Figure~6.~Normalized~Reset~Threshold~vs.~Temperature}$ Figure 7. Vcc to Reset Delay vs. Temperature Figure 8. Manual Reset to Reset Propagation Delay vs. Temperature Figure 9. Normalized Reset Timeout vs. Temperature Figure 10. Normalized Watchdog Timeout vs. Temperature, Fast Timeout Figure 11. Normalized Watchdog Timeout vs. Temperature, Slow Timeout Figure 12. Fast Watchdog Timeout Period, Watchdog Timeout Option A Figure 13. Slow Watchdog Timeout Period, Watchdog Timeout Option A Figure 14. Maximum V<sub>CC</sub> Transient Duration vs. Reset Threshold Overdrive Figure 15. Manual Reset (MR) Minimum Pulse Width vs. Temperature Figure 16. $\overline{RESET}$ Open-Drain $V_{OL}$ Voltage vs. $V_{CC}$ Voltage ( $V_{TH} = 3 V$ ) Figure 17. $\overline{RESET}$ Push-Pull $V_{OL}$ Voltage vs. $V_{CC}$ Voltage ( $V_{TH} = 4 V$ ) Figure 18. $\overline{RESET}$ Push-Pull V<sub>OH</sub> Voltage vs. V<sub>CC</sub> Voltage (V<sub>TH</sub> = 3 V) Figure 19. $\overline{RESET}$ Push-Pull Rise Time vs. $V_{CC}$ Voltage # THEORY OF OPERATION CIRCUIT DESCRIPTION The ADM8323/ADM8324 provide microprocessor supply voltage supervision by controlling the microprocessor reset input. Code execution errors are avoided during power-up, power-down, and brownout conditions by asserting a reset signal when the supply voltage is below a preset threshold and by allowing supply voltage stabilization with a fixed timeout reset pulse after the supply voltage rises above the threshold. In addition, problems with microprocessor code execution can be monitored and corrected with a windowed watchdog timer. If the user detects a problem with system operation, a manual reset input is available to reset the microprocessor, for example, by means of an external push-button switch. #### **PUSH-PULL RESET OUTPUT** The ADM8323 features an active low push-pull reset output. The reset signal is guaranteed to be valid for $V_{\text{CC}}$ down to 0.9 V. The reset output is asserted when $V_{\text{CC}}$ is below the reset threshold ( $V_{\text{TH}}$ ), when $\overline{MR}$ is driven low, or when WDI is not serviced within the watchdog timeout window. Reset remains asserted for the duration of the reset active timeout period ( $t_{\text{RP}}$ ) after $V_{\text{CC}}$ rises above the reset threshold, after $\overline{MR}$ transitions from low to high, or after the watchdog timer fault occurs. Figure 20 illustrates the behavior of the reset output. Figure 20. Reset Timing Diagram #### **OPEN-DRAIN RESET OUTPUT** The ADM8324 has an active low, open-drain reset output. This output structure requires an external pull-up resistor to connect the reset output to a voltage rail no higher than Vcc. Use a resistor that complies with the logic low and logic high voltage level requirements of the microprocessor while supplying input current and leakage paths on the $\overline{RESET}$ line. A 10 $k\Omega$ resistor is adequate in most situations. #### **MANUAL RESET INPUT** The ADM8323/ADM8324 feature a manual reset input $(\overline{MR})$ , which when driven low, asserts the reset output. When $\overline{MR}$ transitions from low to high, the reset output remains asserted for the duration of the reset active timeout period before deasserting. The $\overline{MR}$ input has a 75 k $\Omega$ , internal pull-up resistor so that the input is always high when unconnected. An external push-button switch can be connected between $\overline{MR}$ and ground so that the user can generate a reset. Debounce circuitry for this purpose is integrated on chip. Noise immunity is provided on the $\overline{MR}$ input, and fast, negative going transients of up to 100 ns (typical) are ignored. A 0.1 $\mu F$ capacitor between $\overline{MR}$ and ground provides additional noise immunity. #### WINDOWED WATCHDOG INPUT The ADM8323/ADM8324 feature a windowed watchdog timer that monitors microprocessor activity. A timer circuit is cleared with every high-to-low logic transition on the watchdog input pin (WDI), which detects pulses as short as 200 ns. If this watchdog pulse does not occur within the defined time window, a reset asserts. Failure of the microprocessor to toggle WDI within the watchdog window, therefore, indicates a code execution error, and the reset pulse generated restarts the microprocessor in a known state. As well as logic transitions on WDI, the watchdog timer is also cleared by a reset assertion due to an undervoltage condition on $V_{\rm CC}$ or due to $\overline{MR}$ being pulled low. When a reset is asserted, the watchdog timer is cleared and does not begin counting again until the reset deassserts. The windowed watchdog timer cannot be disabled. All WDI input pulses are ignored while a reset is asserted. After the reset deasserts, the first WDI falling edge is ignored for the fast fault condition. # APPLICATIONS INFORMATION WATCHDOG INPUT CURRENT There is no way to disable the windowed watchdog functionality. Do not leave the WDI pin floating because this is not a valid mode of operation. If the WDI pin is not in a defined state at startup, this can lead to high supply current until the microprocessor is enabled and takes control of the WDI pin. A solution to this is to add a 100 k $\Omega$ pull-up or pull-down resistor on the WDI pin to hold it in a defined state until the microprocessor is enabled. #### **NEGATIVE GOING V<sub>CC</sub> TRANSIENTS** To avoid unnecessary resets caused by fast power supply transients, the ADM8323/ADM8324 are equipped with glitch rejection circuitry. The typical performance characteristic in Figure 14 plots $V_{\rm CC}$ transient duration vs. reset threshold overdrive. The curves show combinations of reset threshold overdrive and duration for which a reset is not generated for 5 V, 4.63 V, and 2.93 V reset threshold devices. For example, with the 2.93 V threshold, a transient that goes 100 mV below the threshold and lasts 80 $\mu$ s typically does not cause a reset, but if the transient is any larger in reset threshold overdrive or duration, a reset generates. An optional 0.1 $\mu$ F bypass capacitor mounted near $V_{\rm CC}$ provides additional glitch rejection. #### ENSURING $\overline{RESET}$ VALID TO $V_{cc} = 0$ V The reset output is guaranteed valid for $V_{\rm CC}$ as low as 0.9 V. However, by using an external resistor with the push-pull configured reset output on the ADM8323, a valid output for $V_{\rm CC}$ as low as 0 V is possible. For this active low reset output, a resistor connected between $\overline{\rm RESET}$ and ground pulls the output low when it is unable to sink current. Use a large resistance, such as $100~k\Omega,$ so that it does not overload the reset output when $V_{\rm CC}$ is above 0.9 V. Figure 24. Ensuring $\overline{RESET}$ Valid to $V_{CC} = 0 V$ Figure 25. ADM8323 Typical Application Circuit # **OPTIONS** **Table 4. Reset Timeout Options** | Suffix | Minimum | Typical | Maximum | Unit | |--------|---------|---------|---------|------| | A | 1 | 1.4 | 1.8 | ms | | В | 20 | 28 | 36 | ms | | C | 140 | 200 | 260 | ms | | D | 1120 | 1600 | 2080 | ms | **Table 5. Watchdog Timeout Options** | | Fast | | SI | low | |--------|---------|------|---------|------| | Suffix | Maximum | Unit | Minimum | Unit | | A | 1.5 | ms | 10 | ms | | В | 15 | ms | 100 | ms | | C | 15 | ms | 300 | ms | | D | 15 | ms | 10 | sec | | E | 15 | ms | 60 | sec | | F | 24 | ms | 44 | ms | | G | 41 | ms | 76 | ms | | Н | 768 | ms | 1.24 | sec | **Table 6. Reset Voltage Threshold Options** | | T <sub>A</sub> = 25°C | | T <sub>A</sub> = -4 | 0°C to +125°C | | | |------------------------|-----------------------|---------|---------------------|---------------|---------|------| | Reset Threshold Number | Minimum | Typical | Maximum | Minimum | Maximum | Unit | | 50 | 4.950 | 5.000 | 5.050 | 4.925 | 5.075 | V | | 49 | 4.851 | 4.900 | 4.949 | 4.826 | 4.974 | V | | 48 | 4.752 | 4.800 | 4.848 | 4.728 | 4.872 | V | | 47 | 4.653 | 4.700 | 4.747 | 4.629 | 4.771 | V | | 46 | 4.584 | 4.630 | 4.676 | 4.560 | 4.700 | V | | 45 | 4.455 | 4.500 | 4.545 | 4.432 | 4.568 | V | | 44 | 4.346 | 4.390 | 4.434 | 4.324 | 4.456 | V | | 43 | 4.257 | 4.300 | 4.343 | 4.235 | 4.365 | V | | 42 | 4.158 | 4.200 | 4.242 | 4.137 | 4.263 | V | | 41 | 4.059 | 4.100 | 4.141 | 4.038 | 4.162 | V | | 40 | 3.960 | 4.00 | 4.040 | 3.940 | 4.060 | V | | 39 | 3.861 | 3.900 | 3.939 | 3.841 | 3.959 | V | | 38 | 3.762 | 3.800 | 3.838 | 3.743 | 3.857 | V | | 37 | 3.663 | 3.700 | 3.737 | 3.644 | 3.756 | V | | 36 | 3.564 | 3.600 | 3.636 | 3.546 | 3.654 | V | | 35 | 3.465 | 3.500 | 3.535 | 3.447 | 3.553 | V | | 34 | 3.366 | 3.400 | 3.434 | 3.349 | 3.451 | V | | 33 | 3.267 | 3.300 | 3.333 | 3.250 | 3.350 | V | | 32 | 3.168 | 3.200 | 3.232 | 3.152 | 3.248 | V | | 31 | 3.049 | 3.080 | 3.111 | 3.033 | 3.127 | V | | 30 | 2.970 | 3.000 | 3.030 | 2.955 | 3.045 | V | | 29 | 2.901 | 2.930 | 2.959 | 2.886 | 2.974 | V | | 28 | 2.772 | 2.800 | 2.828 | 2.758 | 2.842 | V | | 27 | 2.673 | 2.700 | 2.727 | 2.659 | 2.741 | V | | 26 | 2.604 | 2.630 | 2.656 | 2.590 | 2.670 | V | | 25 | 2.475 | 2.500 | 2.525 | 2.462 | 2.538 | V | #### **Table 7. Standard Models** | Model | Reset Threshold (V) | Maximum Fast Timeout (ms) | Minimum Slow Timeout (ms) | Minimum Reset Timeout (ms) | |--------------------|---------------------|---------------------------|---------------------------|----------------------------| | ADM8323WCC29ARJZR7 | 2.93 | 15 | 300 | 140 | | ADM8323WCC46ARJZR7 | 4.63 | 15 | 300 | 140 | | ADM8324WCA29ARJZR7 | 2.93 | 1.5 | 10 | 140 | | ADM8324WCA46ARJZR7 | 4.63 | 1.5 | 10 | 140 | #### **OUTLINE DIMENSIONS** Figure 26. 5-Lead Small Outline Transistor Package [SOT-23] (RJ-5) Dimensions shown in millimeters Figure 27. Ordering Code Structure #### **ORDERING GUIDE** | Model 1, 2, 3, 4 | Temperature Range | Ordering Quantity <sup>5</sup> | Package Description | Package Option | Branding | |--------------------|-------------------|--------------------------------|---------------------|----------------|----------| | ADM8323WxxxxARJZR7 | −40°C to +125°C | 3,000 | 5-Lead SOT-23 | RJ-5 | LNO | | ADM8324WxxxxARJZR7 | −40°C to +125°C | 3,000 | 5-Lead SOT-23 | RJ-5 | LMU | $<sup>^1</sup> Complete the ordering code by inserting reset timeout, watchdog timeout, and reset threshold suffixes from Table 4 to Table 6.\\$ <sup>&</sup>lt;sup>2</sup> Contact sales for the availability of nonstandard models. See Table 7 for a list of standard models. $<sup>^{3}</sup>$ Z = RoHS Compliant Part. $<sup>^4</sup>$ W = Qualified for Automotive Applications. $<sup>^{\</sup>rm 5}$ A minimum of 12,000 (four reels) must be ordered for nonstandard models. #### **AUTOMOTIVE PRODUCTS** The ADM8323W/ADM8324W model are available with controlled manufacturing to support the quality and reliability requirements of automotive applications. Note that these automotive models may have specifications that differ from the commercial models; therefore, designers should review the Specifications section of this data sheet carefully. Only the automotive grade products shown are available for use in automotive applications. Contact your local Analog Devices account representative for specific product ordering information and to obtain the specific Automotive Reliability reports for these models. # NOTES **NOTES**