

MARVELL

# Alaska<sup>®</sup> 88E1118R Technical Product Brief

Gigabit Ethernet Transceiver

Doc. No. MV-S105538-00, Rev. --May 6, 2011 Document Classification: Proprietary Information



#### **Document Conventions**

|                 | Note: Provides related information or information of special importance.      |                              |  |  |
|-----------------|-------------------------------------------------------------------------------|------------------------------|--|--|
| ļ               | Caution: Indicates potential damage to hardware or software, or loss of data. |                              |  |  |
| Ţ               | Warning: Indicates a risk of personal injury.                                 |                              |  |  |
| Document Status |                                                                               |                              |  |  |
| Doc Status: A   | dvance                                                                        | Technical Publications: 1.00 |  |  |

For more information, visit our website at: www.marvell.com

#### Disclaimer

Patent(s) Pending—Products identified in this document may be covered by one or more Marvell patents and/or patent applications.

No part of this document may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, for any purpose, without the express written permission of Marvell. Marvell retains the right to make changes to this document at any time, without notice. Marvell makes no warranty of any kind, expressed or implied, with regard to any information contained in this document, including, but not limited to, the implied warranties of merchantability or fitness for any particular purpose. Further, Marvell does not warrant the accuracy or completeness of the information, text, graphics, or other items contained within this document. Marvell products are not designed for use in life-support equipment or applications that would cause a life-threatening situation if any such products failed. Do not use Marvell products in these types of equipment or applications.

With respect to the products described herein, the user or recipient, in the absence of appropriate U.S. government authorization, agrees:

<sup>1)</sup> Not to re-export or release any such information consisting of technology, software or source code controlled for national security reasons by the U.S. Export Control

Regulations ("EAR"), to a national of EAR Country Groups D:1 or E:2; 2) Not to export the direct product of such technology or such software, to EAR Country Groups D:1 or E:2, if such technology or software and direct products thereof are controlled for national security reasons by the EAR; and,

<sup>3)</sup> In the case of technology controlled for national security reasons under the EAR where the direct product of the technology is a complete plant or component of a plant, not to export to EAR Country Groups D:1 or E:2 the direct product of the plant or major component thereof, if such direct product is controlled for national security reasons by the EAR, or is subject to controls under the U.S. Munitions List ("USML").

At all times hereunder, the recipient of any such information agrees that they shall be deemed to have manually signed this document in connection with their receipt of any such information.

Copyright © 1999–2011. Marvell International Ltd. All rights reserved. Marvell, Moving Forward Faster, the Marvell logo, Alaska, AnyVoltage, DSP Switcher, Fastwriter, Feroceon, Libertas, Link Street, PHYAdvantage, Prestera, TopDog, Virtual Cable Tester, Yukon, and ZJ are registered trademarks of Marvell or its affiliates. CarrierSpan, LinkCrypt, Powered by Marvell Green PFC, Qdeo, QuietVideo, Sheeva, TwinD, and VCT are trademarks of Marvell or its affiliates.



### OVERVIEW

The Alaska<sup>®</sup> 88E1118R Gigabit Ethernet Transceiver is a physical layer device containing a single Gigabit Ethernet transceiver. The transceiver implements the Ethernet physical layer portion of the 1000BASE-T, 100BASE-TX, and 10BASE-T standards. It is manufactured using standard digital CMOS process and contains all the active circuitry required to implement the physical layer functions to transmit and receive data on standard CAT 5 unshielded twisted pair.

The 88E1118R device supports the RGMII (Reduced pin count GMII) for direct connection to a MAC/Switch port.

The 88E1118R device integrates MDI interface termination resistors into the PHY. This resistor integration simplifies board layout and reduces board cost by reducing the number of external components. The new Marvell<sup>®</sup> calibrated resistor scheme will achieve and exceed the accuracy requirements of the IEEE 802.3 return loss specifications.

The 88E1118R device can run off a single 1.8V, 2.5V, or 3.3V supply. Alternatively if the regulators are not used then the 88E1118R device can run off 1.8V and 1.2V supply.

The 88E1118R device has two regulators to generate all required voltages. The 88E1118R device supports 1.8V, 2.5V, and 3.3V HSTL/SSTL and 2.5V LVCMOS I/ O Standards

The 88E1118R device incorporates the Marvell<sup>®</sup> Virtual Cable Tester<sup>®</sup> (VCT<sup>™</sup>) feature, which uses Time Domain Reflectometry (TDR) technology for the remote identification of potential cable malfunctions, thus reducing equipment returns and service calls. Using VCT, the Alaska 88E1118R device detects and reports potential cabling issues such as pair swaps, pair polarity and excessive pair skew. The device will also detect cable opens, shorts or any impedance mismatch in the cable and reporting accurately within one meter the distance to the fault.

The 88E1118R device uses advanced mixed-signal processing to perform equalization, echo and crosstalk

cancellation, data recovery, and error correction at a gigabit per second data rate. The device achieves robust performance in noisy environments with very low power dissipation.

### **F**EATURES

- 10/100/1000BASE-T IEEE 802.3 compliant
- Four RGMII timing modes This eliminates the need for adding trace delays on the PCB
- Supports LVCMOS, SSTL, and HSTL I/O Standards on the RGMII interface
- Integrated MDI interface termination resistors that eliminate twelve passive components
- Energy Detect and Energy Detect+ low power modes
- Three loopback modes for diagnostics
- "Downshift" mode for two-pair cable installations
- Fully integrated digital adaptive equalizers, echo cancellers, and crosstalk cancellers
- Advanced digital baseline wander correction
- Automatic MDI/MDIX crossover at all speeds of operation
- Automatic polarity correction
- IEEE 802.3u compliant Auto-Negotiation
- Software programmable LED modes including LED testing
- Supports IEEE 1149.1 JTAG
- MDC/MDIO Management Interface
- CRC checker, packet counter
- Packet generation
- Virtual Cable Tester (VCT)
- Auto-Calibration for MAC Interface outputs
- 125 MHz Clock Output
- Requires a single 1.8V supply
- I/O pads can be supplied with 1.8V, 2.5V, or 3.3V
- Two regulators generate all required voltages. Regulator can be supplied with 1.8V, 2.5V or 3.3V.
- Commercial grade
- 64-Pin QFN package



88E1118R Device used in Copper Application

Copyright © 2011 Marvell May 6, 2011, Advance



## **Table of Contents**

| SEC | TION 1. | SIGNAL DESCRIPTION                                    | 5  |
|-----|---------|-------------------------------------------------------|----|
|     |         | scription<br>Pin Type Definitions                     |    |
|     |         | QFN Pin Assignment List - Alphabetical by Signal Name |    |
| SEC | TION 2. | PACKAGE MECHANICAL DIMENSIONS1                        | 4  |
| 2.1 | 64-Pin  | QFN Package                                           | 14 |

## Section 1. Signal Description

The 88E1118R device is a 10/100/1000BASE-T Gigabit Ethernet transceiver.







## 1.1 Pin Description

### 1.1.1 Pin Type Definitions

| Pin Type | Definition            |  |
|----------|-----------------------|--|
| н        | Input with hysteresis |  |
| I/O      | Input and output      |  |
| 1        | Input only            |  |
| 0        | Output only           |  |
| PU       | Internal pull up      |  |
| PD       | Internal pull down    |  |
| D        | Open drain output     |  |
| Z        | Tri-state output      |  |
| mA       | DC sink capability    |  |

| 64-QFN<br>Pin # | Pin Name           | Pin<br>Type | Description                                                                                                                                                                                               |  |  |
|-----------------|--------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 30<br>31        | MDIN[0]<br>MDIP[0] | I/O, D      | Media Dependent Interface[0].<br>In 1000BASE-T mode in MDI configuration, MDIN/P[0] correspond to<br>BI_DA±. In MDIX configuration, MDIN/P[0] correspond to BI_DB±.                                       |  |  |
|                 |                    |             | In 100BASE-TX and 10BASE-T modes in MDI configuration, MDIN/P[0] are used for the transmit pair. In MDIX configuration, MDIN/P[0] are used for the receive pair.                                          |  |  |
|                 |                    |             | "The unused MDI pins cannot be connected to ground. They need to be left floating, because they have internal bias.The 88E1118R device contains an internal 100 ohm resistor between the MDIP/N[0] pins.  |  |  |
| 25              | MDIN[1]            | I/O, D      | Media Dependent Interface[1].                                                                                                                                                                             |  |  |
| 26              | MDIP[1]            |             | In 1000BASE-T mode in MDI configuration, MDIN/P[1] correspond to BI_DB±. In MDIX configuration, MDIN/P[1] correspond to BI_DA±.                                                                           |  |  |
|                 |                    |             | In 100BASE-TX and 10BASE-T modes in MDI configuration, MDIN/P[1] are used for the receive pair. In MDIX configuration, MDIN/P[1] are used for the transmit pair.                                          |  |  |
|                 |                    |             | "The unused MDI pins cannot be connected to ground. They need to be left floating, because they have internal bias.The 88E1118R device contains an internal 100 ohm resistor between the MDIP/N[0] pins.  |  |  |
| 23<br>24        | MDIN[2]            | I/O, D      | Media Dependent Interface[2].                                                                                                                                                                             |  |  |
| 24              | MDIP[2]            |             | In 1000BASE-T mode in MDI configuration, MDIN/P[2] correspond to BI_DC±. In MDIX configuration, MDIN/P[2] corresponds to BI_DD±.                                                                          |  |  |
|                 |                    |             | In 100BASE-TX and 10BASE-T modes, MDIN/P[2] are not used.                                                                                                                                                 |  |  |
|                 |                    |             | "The unused MDI pins cannot be connected to ground. They need to be left floating, because they have internal bias.The 88E1118R device contains an internal 100 ohm resistor between the MDIP/N[0] pins.  |  |  |
| 19<br>20        | MDIN[3]            | I/O, D      | Media Dependent Interface[3].                                                                                                                                                                             |  |  |
| 20              | MDIP[3]            |             | In 1000BASE-T mode in MDI configuration, MDIN/P[3] correspond to BI_DD±. In MDIX configuration, MDIN/P[3] correspond to BI_DC±.                                                                           |  |  |
|                 |                    |             | In 100BASE-TX and 10BASE-T modes, MDIN/P[3] are not used.                                                                                                                                                 |  |  |
|                 |                    |             | "The unused MDI pins cannot be connected to ground. They need to be left floating, because they have internal bias. The 88E1118R device contains an internal 100 ohm resistor between the MDIP/N[0] pins. |  |  |



The RGMII interface supports 10/100/1000BASE-T mode of operation.

| RGMII Interface                      |                                                                                                                                                                  |                                                                                                                                                                                                                                                                                        |  |
|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Pin Name                             | Pin<br>Type                                                                                                                                                      | Description                                                                                                                                                                                                                                                                            |  |
| TX_CLK                               | I                                                                                                                                                                | RGMII Transmit Clock provides a 125 MHz, 25 MHz, or 2.5 MHz reference clock with $\pm$ 50 ppm tolerance depending on speed.                                                                                                                                                            |  |
| TX_CTRL                              | I                                                                                                                                                                | RGMII Transmit Control. TX_EN is presented on the rising edge of TX_CLK.<br>A logical derivative of TX_EN and TX_ER is presented on the falling edge of TX_CLK.                                                                                                                        |  |
| TXD[3]<br>TXD[2]<br>TXD[1]<br>TXD[0] | 1                                                                                                                                                                | RGMII Transmit Data.<br>TXD[3:0] run at double data rate with bits [3:0] presented on the rising edge of TX_CLK, and bits [7:4] presented on the falling edge of TX_CLK.<br>In 10/100BASE-T modes, the transmit data nibble is presented on TXD[3:0] on the rising edge of TX_CLK.     |  |
| RX_CLK                               | 0                                                                                                                                                                | RGMII Receive Clock provides a 125 MHz, 25 MHz, or 2.5 MHz reference clock with ± 50 ppm tolerance derived from the received data stream depending on speed.                                                                                                                           |  |
| RX_CTRL                              | 0                                                                                                                                                                | RGMII Receive Control. RX_DV is presented on the rising edge of RX_CLK.<br>A logical derivative of RX_DV and RX_ER is presented on the falling edge of RX_CLK.                                                                                                                         |  |
| RXD[3]<br>RXD[2]<br>RXD[1]<br>RXD[0] | 0                                                                                                                                                                | RGMII Receive Data. RXD[3:0] run at double data rate with bits [3:0] presented<br>on the rising edge of RX_CLK, and bits [7:4] presented on the falling edge of<br>RX_CLK.<br>In 10/100BASE-T modes, the receive data nibble is presented on RXD[3:0] on<br>the rising edge of RX_CLK. |  |
|                                      | Pin Name         TX_CLK         TX_CTRL         TXD[3]         TXD[2]         TXD[1]         TXD[0]         RX_CLK         RX_D[3]         RXD[3]         RXD[1] | Pin NamePin<br>TypeTX_CLKITX_CTRLITXD[3]<br>TXD[2]<br>TXD[1]<br>TXD[0]IRX_CLKORX_CTRLORXD[3]<br>RXD[2]<br>RXD[1]O                                                                                                                                                                      |  |

| 64-QFN<br>Pin # |      |     | Description                                                                                                                                                                          |
|-----------------|------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 48              | MDC  | I   | MDC is the management data clock reference for the serial management<br>interface. A continuous clock stream is not expected. The maximum fre-<br>quency supported is 8.3 MHz.       |
| 45              | MDIO | I/O | MDIO is the management data. MDIO transfers management data in and out of the device synchronously to MDC. This pin requires a pull-up resistor in a range from 1.5 kohm to 10 kohm. |

Table 3: Management Interface and Interrupt

#### Table 4: LED Interface

| 64-QFN<br>Pin # | Pin Name                   | Pin<br>Type | Description            |
|-----------------|----------------------------|-------------|------------------------|
| 6<br>8<br>9     | LED[0]<br>LED[1]<br>LED[2] | 0           | LED/Interrupt outputs. |

### Table 5: JTAG Interface

| 64-QFN<br>Pin # | Pin Name | Pin<br>Type | Description                                                                                                                                                                                                                                                                                                                         |  |
|-----------------|----------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 43              | TDI      | I           | Boundary scan test data input.                                                                                                                                                                                                                                                                                                      |  |
| 41              | TMS      | I, PU       | Boundary scan test mode select input.<br>TMS contains an internal 150 kohm pull-up resistor.                                                                                                                                                                                                                                        |  |
| 42              | ТСК      | I, PU       | Boundary scan test clock input.<br>TCK contains an internal 150 kohm pull-up resistor.                                                                                                                                                                                                                                              |  |
| 11              | TRSTn    | I, PU       | Boundary scan test reset input. Active low. TRSTn contains an internal 150 kohm pull-up resistor as per the 1149.1 specification. After power up, the JTAG state machine should be reset by applying a low signal on this pin, or by keeping TMS high and applying 5 TCK pulses, or by pulling this pin low by a 4.7 kohm resistor. |  |
| 44              | TDO      | 0           | Boundary scan test data output.                                                                                                                                                                                                                                                                                                     |  |

Doc. No. MV-S105538-00, Rev. --



| 64-QFN<br>Pin # | Pin Name  | Pin<br>Type | Description                                                                                                                                                                                                                                     |  |
|-----------------|-----------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 64              | CONFIG[0] | I           | Hardware Configuration                                                                                                                                                                                                                          |  |
| 1               | CONFIG[1] | I           | Hardware Configuration                                                                                                                                                                                                                          |  |
| 2               | CONFIG[2] | I           | Hardware Configuration                                                                                                                                                                                                                          |  |
| 3               | CONFIG[3] | I           | Hardware Configuration                                                                                                                                                                                                                          |  |
| 4               | CLK125    | 0           | 125 MHz Clock Output. When Hardware reset is asserted, a 25 MHz clock is generated output, otherwise a 125 MHz clock is output.                                                                                                                 |  |
| 38              | XTAL_IN   | I           | Reference Clock. 25 MHz ± 50 ppm tolerance crystal reference or oscillator<br>input.<br>NOTE: If AVDDC is tied to 1.8V, then the XTAL_IN pin is not 2.5V/3.3V tolerant.<br>If AVDDC is tied to 2.5V, then the XTAL_IN pin is not 3.3V tolerant. |  |
| 39              | XTAL_OUT  | 0           | Reference Clock. 25 MHz $\pm$ 50 ppm tolerance crystal reference. When the XTAL_OUT pin is not connected, it should be left floating.                                                                                                           |  |
| 10              | RESETn    | 1           | Hardware reset. Active low.<br>0 = Reset<br>1 = Normal                                                                                                                                                                                          |  |
| 57              | VREF      | I           | RGMII input voltage reference.<br>Must be set to VDDOR/2 when used as 1.8V HSTL, 2.5V SSTL_2, and 3.3V.<br>Set to VDDOR when used as 2.5V LV CMOS.                                                                                              |  |

### Table 6: Clock/Configuration/Reset/I/O

| Table | 7: | Test |
|-------|----|------|
|       |    |      |

| 64-QFN<br>Pin # | Pin Name         | Pin<br>Type | Description                                                                                                                                                                                                                                                                                         |  |
|-----------------|------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 35<br>36        | HSDACN<br>HSDACP | 0<br>0      | AC Test Point. Positive and Negative.<br>These pins are also used to bring out a differential TX_TCLK. Connect<br>these pins with a 50 ohm termination resistor to VSS for IEEE testing and<br>debug purposes. If debug and IEEE testing are not of importance, these<br>pins can be left floating. |  |
| 32              | TSTPT            | 0           | Test Point.                                                                                                                                                                                                                                                                                         |  |

| Table 8: Control and Reference |
|--------------------------------|
|--------------------------------|

| 64-QFN<br>Pin # | Pin Name  | Pin<br>Type | Description                                                                                                                 |
|-----------------|-----------|-------------|-----------------------------------------------------------------------------------------------------------------------------|
| 33              | RSET      | I           | Constant voltage reference. External 4.99 kohm 1% resistor connection to VSS required for each pin.                         |
| 17              | CTRL18    | 0           | 1.8V Regulator Control. This signal ties to the base of the BJT. If the 1.8V regulator is not used it can be left floating. |
| 12              | DIS_REG12 | I           | 1.2V Regulator Disable. Tie to VDDO to disable, tie to VSS to enable.                                                       |

Page 11



#### Table 9: Power & Ground

| 64-QFN<br>Pin #       | Pin Name | Pin<br>Type | Description                                                                                                                                                                                                                                                                                                                    |  |
|-----------------------|----------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 21<br>22<br>27<br>29  | AVDD     | Power       | Analog supply. 1.8V <sup>1</sup> . AVDD can be supplied externally with 1.8V, or via the 1.8V regulator.                                                                                                                                                                                                                       |  |
| 34<br>37              | AVDDC    |             | Analog supply - 1.8V or 2.5V, or $3.3V^2$ .<br>AVDDC must be supplied externally. Do not use the 1.8V regulator to power AVDDC.                                                                                                                                                                                                |  |
| 14<br>15              | AVDDR    |             | 1.2V Regulator supply - 1.8V<br>AVDDR can be supplied externally with 1.8V, or via the 1.8V regulator. If the<br>1.2V regulator is not used, AVDDR must still be tied to 1.8V.                                                                                                                                                 |  |
| 16                    | AVDDX    | Power       | <ul> <li>1.8V Regulator supply - 2.5V, 3.3V, (or 1.8V).</li> <li>AVDDX must be supplied externally. Note that this supply must be the same voltage as AVDDC.</li> <li>If the 1.8V regulator is not used, then it means a 1.8V supply is in the system. AVDDX (along with AVDDC) would be tied to 1.8V in this case.</li> </ul> |  |
| 5<br>13<br>40<br>47   | DVDD     | Power       | Digital core supply - 1.2V.<br>DVDD can be supplied externally with 1.2, or via the 1.2V regulator.                                                                                                                                                                                                                            |  |
| 7<br>46               | VDDO     | Power       | 1.8V, 2.5V, or 3.3V non-RGMII digital I/O supply <sup>3</sup> .<br>VDDO must be supplied externally. Do not use the 1.8V regulator to power<br>VDDO.                                                                                                                                                                           |  |
| 52<br>56              | VDDOR    | Power       | 1.8V, 2.5V, or 3.3V RGMII digital I/O supply <sup>4</sup> .<br>VDDOR must be supplied externally. Do not use the 1.8V regulator to power VDDOR.                                                                                                                                                                                |  |
| EPAD                  | VSS      | GND         | Ground to device. The 64-pin QFN package has an exposed die pad (E-<br>PAD) at its base. This E-PAD must be soldered to VSS.<br>Refer to the package mechanical drawings for the exact location and dimen-<br>sions of the EPAD.                                                                                               |  |
| 18<br>28 <sup>5</sup> | NC       | NC          | No connect. These pins are not connected to the die so they can be con-<br>nected to anything on the board.                                                                                                                                                                                                                    |  |

1. AVDD supplies the MDIP/N[3:0] pins.

2. AVDDC supplies the XTAL\_IN and XTAL\_OUT pins.

3. VDDO supplies the MDC, MDIO, RESETn, LED[2:0], CONFIG[3:0], TDI, TMS, TCK, TRSTn, TDO, DIS\_REG12, CTRL18, HSDAC, and TSTPT

4. VDDOR supplies the TXD[3:0], TX\_CLK, TX\_CTRL, RXD[3:0], RX\_CLK, and RX\_CTRL pins.

5. Pin 28 must be connected to AVDD in Revision A0. Refer to the Rev A0 Release Notes for Pin 28 connection details.

| Pin # | Pin Name  | Pin # | Pin Name |  |
|-------|-----------|-------|----------|--|
| 21    | AVDD      | 24    | MDIP[2]  |  |
| 22    | AVDD      | 20    | MDIP[3]  |  |
| 27    | AVDD      | 18    | NC       |  |
| 29    | AVDD      | 28    | NC       |  |
| 34    | AVDDC     | 53    | RX_CLK   |  |
| 37    | AVDDC     | 49    | RX_CTRL  |  |
| 14    | AVDDR     | 10    | RESETn   |  |
| 15    | AVDDR     | 33    | RSET     |  |
| 16    | AVDDX     | 50    | RXD[0]   |  |
| 4     | CLK125    | 51    | RXD[1]   |  |
| 64    | CONFIG[0] | 54    | RXD[2]   |  |
| 1     | CONFIG[1] | 55    | RXD[3]   |  |
| 2     | CONFIG[2] | 42    | тск      |  |
| 3     | CONFIG[3] | 43    | TDI      |  |
| 17    | CTRL18    | 44    | TDO      |  |
| 12    | DIS_REG12 | 41    | TMS      |  |
| 5     | DVDD      | 11    | TRSTn    |  |
| 13    | DVDD      | 60    | TX_CLK   |  |
| 40    | DVDD      | 63    | TX_CTRL  |  |
| 47    | DVDD      | 58    | TXD[0]   |  |
| 35    | HSDACN    | 59    | TXD[1]   |  |
| 36    | HSDACP    | 61    | TXD[2]   |  |
| 6     | LED[0]    | 62    | TXD[3]   |  |
| 8     | LED[1]    | 32    | TSTPT    |  |
| 9     | LED[2]    | 7     | VDDO     |  |
| 48    | MDC       | 46    | VDDO     |  |
| 30    | MDIN[0]   | 52    | VDDOR    |  |
| 25    | MDIN[1]   | 56    | VDDOR    |  |
| 23    | MDIN[2]   | 57    | VREF     |  |
| 19    | MDIN[3]   | EPAD  | VSS      |  |
| 45    | MDIO      | 38    | XTAL_IN  |  |
| 31    | MDIP[0]   | 39    | XTAL_OUT |  |
| 26    | MDIP[1]   |       |          |  |

### 1.2 64-Pin QFN Pin Assignment List - Alphabetical by Signal Name



## Section 2. Package Mechanical Dimensions

## 2.1 64-Pin QFN Package



|         | Dimensions in | n mm          | 1    |  |
|---------|---------------|---------------|------|--|
| Symbol  | MIN           | NOM           | МАХ  |  |
| А       | 0.80          | 0.85          | 1.00 |  |
| A1      | 0.00          | 0.02          | 0.05 |  |
| A2      |               | 0.65          | 1.00 |  |
| A3      |               | 0.20 REF      |      |  |
| b       | 0.18          | 0.18 0.23     |      |  |
| D       |               | 9.00 BSC      |      |  |
| D1      |               | 8.75 BSC      |      |  |
| E       | 9.00 BSC      |               |      |  |
| E1      | 8.75 BSC      |               |      |  |
| е       | 0.50 BSC      |               |      |  |
| L       | 0.30          | 0.30 0.40 0.5 |      |  |
| θ       | 0°            |               | 12°  |  |
| aaa     |               |               | 0.25 |  |
| bbb     |               |               | 0.10 |  |
| chamfer |               |               | 0.60 |  |

 Table 10:
 64-Pin QFN Mechanical Dimensions

| Die Pad Size   |                 |  |  |
|----------------|-----------------|--|--|
| Symbol         | Dimension in mm |  |  |
| D <sub>2</sub> | 5.21 ± 0.20     |  |  |
| E <sub>2</sub> | 6.25 ± 0.20     |  |  |



MARVELL



Tel: 1.408.222.2500 Fax: 1.408.988.8279

www.marvell.com

Marvell. Moving Forward Faster