

# STFI10NK60Z

## N-channel 600 V, 0.65 Ω, 10 A, Zener-protected SuperMESH<sup>™</sup> Power MOSFET in I<sup>2</sup>PAKFP package

#### Datasheet — production data

### **Features**

| Туре        | V <sub>DSS</sub> | R <sub>DS(on)</sub><br>max | ID   | P <sub>TOT</sub> |
|-------------|------------------|----------------------------|------|------------------|
| STFI10NK60Z | 600 V            | < 0.75 Ω                   | 10 A | 35 W             |

- Fully insulated and low profile package with increased creepage path from pin to heatsink plate
- Extremely high dv/dt capability
- 100% avalanche tested
- Gate charge minimized

### **Applications**

Switching applications

### Description

This device is an N-channel Zener-protected Power MOSFET developed using STMicroelectronics' SuperMESH<sup>™</sup> technology, achieved through optimization of ST's wellestablished strip-based PowerMESH<sup>™</sup> layout. In addition to a significant reduction in onresistance, this device is designed to ensure a high level of dv/dt capability for the most demanding applications.

#### Table 1. Device summary

| Order code  | Marking | Package                          | Packaging |
|-------------|---------|----------------------------------|-----------|
| STFI10NK60Z | 10NK60Z | I <sup>2</sup> PAKFP<br>(TO-281) | Tube      |



This is information on a product in full production.



Figure 1. Internal schematic diagram



## Contents

| 1 | Electrical ratings                      | 3 |
|---|-----------------------------------------|---|
| 2 | Electrical characteristics              | 4 |
|   | 2.1 Electrical characteristics (curves) | 6 |
| 3 | Test circuits                           | 9 |
| 4 | Package mechanical data 10              | D |
| 5 | Revision history                        | 2 |



## 1 Electrical ratings

| Table 2. Absolute maximu | m ratings |
|--------------------------|-----------|
|--------------------------|-----------|

| Symbol                             | Parameter                                                                                                      | Value              | Unit |
|------------------------------------|----------------------------------------------------------------------------------------------------------------|--------------------|------|
| V <sub>DS</sub>                    | Drain-source voltage                                                                                           | 600                | V    |
| V <sub>GS</sub>                    | Gate-source voltage                                                                                            | ± 30               | V    |
| ۱ <sub>D</sub>                     | Drain current (continuous) at T <sub>C</sub> = 25 °C                                                           | 10 <sup>(1)</sup>  | А    |
| I <sub>D</sub>                     | Drain current (continuous) at T <sub>C</sub> = 100 °C                                                          | 5.7 <sup>(1)</sup> | А    |
| I <sub>DM</sub> <sup>(2)</sup>     | Drain current (pulsed)                                                                                         | 36 <sup>(1)</sup>  | А    |
| P <sub>TOT</sub>                   | Total dissipation at $T_{C} = 25 \ ^{\circ}C$                                                                  | 35                 | W    |
| ESD                                | Gate-source human body model (R=1,5 k $\Omega$ C=100 pF)                                                       | 4                  | kV   |
| dv/dt <sup>(3)</sup>               | Peak diode recovery voltage slope                                                                              | 4.5                | V/ns |
| V <sub>ISO</sub>                   | Insulation withstand voltage (RMS) from all three leads to external heat sink (t=1 s;T_C=25 $^\circ\text{C}$ ) | 2500               | V    |
| T <sub>j</sub><br>T <sub>stg</sub> | Operating junction temperature<br>Storage temperature                                                          | -55 to 150         | °C   |

1. Limited by maximum junction temperature

2. Pulse width limited by safe operating area

3.  $I_{SD}$  < 10A, di/dt < 200A/µs,  $V_{DD}$  =80%  $V_{(BR)DSS}$ 

#### Table 3.Thermal data

| Symbol                | Parameter                            | Value | Unit |
|-----------------------|--------------------------------------|-------|------|
| R <sub>thj-case</sub> | Thermal resistance junction-case Max | 3.6   | °C/W |
| R <sub>thj-amb</sub>  | Thermal resistance junction-amb Max  | 62.5  | °C/W |

#### Table 4. Avalanche characteristics

| Symbol          | Parameter                                                                                                      | Value            | Unit |
|-----------------|----------------------------------------------------------------------------------------------------------------|------------------|------|
| I <sub>AR</sub> | Repetitive or non repetitive avalanche current                                                                 | 9 <sup>(1)</sup> | А    |
| E <sub>AS</sub> | Single pulse avalanche energy<br>(starting Tj=25 °C, I <sub>D</sub> =I <sub>AR</sub> , V <sub>DD</sub> = 50 V) | 300              | mJ   |

1. Limited by maximum junction temperature

### 2 Electrical characteristics

(Tcase = 25 °C unless otherwise specified).

| Symbol               | Parameter                                                | Test conditions                                         | Min. | Тур. | Max.    | Unit     |
|----------------------|----------------------------------------------------------|---------------------------------------------------------|------|------|---------|----------|
| V <sub>(BR)DSS</sub> | Drain-source breakdown<br>voltage, (V <sub>GS</sub> = 0) | I <sub>D</sub> = 250 μA                                 | 600  |      |         | ۷        |
| I <sub>DSS</sub>     | Zero gate voltage drain<br>current (V <sub>GS</sub> = 0) | $V_{DS} = 600 V$<br>$V_{DS} = 600 V$ , $T_{C} = 125 °C$ |      |      | 1<br>50 | μΑ<br>μΑ |
| I <sub>GSS</sub>     | Gate body leakage<br>current (V <sub>DS</sub> = 0)       | $V_{GS} = \pm 20 V$                                     |      |      | ±10     | μA       |
| V <sub>GS(th)</sub>  | Gate threshold voltage                                   | $V_{DS}$ = $V_{GS}$ , $I_D$ = 250 $\mu$ A               | 3    | 3.75 | 4.5     | V        |
| R <sub>DS(on)</sub>  | Static drain-source on resistance                        | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 4.5 A          |      | 0.65 | 0.75    | Ω        |

#### Table 5. On /off states

#### Table 6. Dynamic

| Symbol                                                   | Parameter                                                                  | Test conditions                                                                              | Min. | Тур.              | Max. | Unit           |
|----------------------------------------------------------|----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|------|-------------------|------|----------------|
| 9 <sub>fs</sub> <sup>(1)</sup>                           | Forward<br>transconductance                                                | $V_{DS} = 15 \text{ V}, \text{ I}_{D} = 4.5 \text{ A}$                                       | -    | 7.8               |      | S              |
| C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub> | Input capacitance<br>Output capacitance<br>Reverse transfer<br>capacitance | V <sub>DS</sub> =25 V, f=1 MHz, V <sub>GS</sub> =0                                           | -    | 1370<br>156<br>37 |      | pF<br>pF<br>pF |
| C <sub>oss eq</sub> <sup>(2)</sup>                       | Equivalent output capacitance                                              | $V_{GS}$ =0, $V_{DS}$ =0 to 480 V                                                            | -    | 90                |      | pF             |
| Q <sub>g</sub><br>Q <sub>gs</sub><br>Q <sub>gd</sub>     | Total gate charge<br>Gate-source charge<br>Gate-drain charge               | V <sub>DD</sub> =480 V, I <sub>D</sub> = 8 A<br>V <sub>GS</sub> =10 V <i>(see Figure 16)</i> | -    | 50<br>10<br>25    | 70   | nC<br>nC<br>nC |

1. Pulsed: pulse duration = 300µs, duty cycle 1.5%

2.  $C_{oss\ eq}$  is defined as a constant equivalent capacitance giving the same charging time as  $C_{oss}$  when  $V_{DS}$  increases from 0 to 80%

| Symbol                                | Parameter                        | Test conditions                                                                                                  | Min. | Тур.     | Max | Unit     |
|---------------------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------|------|----------|-----|----------|
| t <sub>d(on)</sub><br>t <sub>r</sub>  | Turn-on delay time<br>Rise time  | $V_{DD}$ =300 V, I <sub>D</sub> =4 A,<br>R <sub>G</sub> =4.7 $\Omega$ , V <sub>GS</sub> =10 V<br>(see Figure 15) | -    | 20<br>20 | -   | ns<br>ns |
| t <sub>d(off)</sub><br>t <sub>f</sub> | Turn-off delay time<br>Fall time | $V_{DD}$ =300 V, I <sub>D</sub> =4 A,<br>R <sub>G</sub> =4.7 $\Omega$ , V <sub>GS</sub> =10 V<br>(see Figure 15) | -    | 55<br>30 | -   | ns<br>ns |

#### Table 7. Switching times



| Symbol                                                 | Parameter                                                                    | Test conditions                                                             | Min. | Тур.             | Max.     | Unit          |
|--------------------------------------------------------|------------------------------------------------------------------------------|-----------------------------------------------------------------------------|------|------------------|----------|---------------|
| I <sub>SD</sub><br>I <sub>SDM</sub> <sup>(1)</sup>     | Source-drain current<br>Source-drain current (pulsed)                        |                                                                             | -    |                  | 10<br>36 | A<br>A        |
| V <sub>SD</sub> <sup>(2)</sup>                         | Forward on voltage                                                           | I <sub>SD</sub> =10 A, V <sub>GS</sub> =0                                   | -    |                  | 1.6      | V             |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time<br>Reverse recovery charge<br>Reverse recovery current | I <sub>SD</sub> =8 A, di/dt = 100 A/µs,<br>V <sub>DD</sub> =40 V, Tj=150 °C | -    | 570<br>4.3<br>15 |          | ns<br>μC<br>Α |

 Table 8.
 Source drain diode

1. Pulse width limited by safe operating area

2. Pulsed: pulse duration = 300µs, duty cycle 1.5%

| Table 9. | Gate-source Zener diode |  |
|----------|-------------------------|--|
|----------|-------------------------|--|

| Symbol               | Parameter                                            | Test conditions          | Min. | Тур. | Max. | Unit |
|----------------------|------------------------------------------------------|--------------------------|------|------|------|------|
| V <sub>(BR)GSO</sub> | Gate-source breakdown<br>voltage (I <sub>D</sub> =0) | I <sub>GS</sub> = ± 1 mA | 30   | -    |      | V    |

The built-in back-to-back Zener diodes have specifically been designed to enhance not only the device's ESD capability, but also to make them safely absorb possible voltage transients that may occasionally be applied from gate to source. In this respect the Zener voltage is appropriate to achieve an efficient and cost-effective intervention to protect the device's integrity. These integrated Zener diodes thus avoid the usage of external components.



### 2.1 Electrical characteristics (curves)







Figure 6. Transconductance













#### Figure 8. Gate charge vs gate-source voltage Figure 9. Capacitance variations





Figure 12. Source-drain diode forward characteristics

Figure 11. Normalized on resistance vs temperature



Figure 13. Maximum avalanche energy vs temperature



57



Figure 14. Normalized  $\mathsf{B}_{\mathsf{VDSS}}$  vs temperature



#### **Test circuits** 3

Figure 15. Switching times test circuit for resistive load



Figure 17. Test circuit for inductive load switching and diode recovery times







 $47 k\Omega$ 

Figure 16. Gate charge test circuit

12V

circuit









Doc ID 018968 Rev 3

### 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.



| Dim.  | mm    |      |       |  |  |
|-------|-------|------|-------|--|--|
| Dini. | Min.  | Тур. | Max.  |  |  |
| А     | 4.40  |      | 4.60  |  |  |
| В     | 2.50  |      | 2.70  |  |  |
| D     | 2.50  |      | 2.75  |  |  |
| D1    | 0.65  |      | 0.85  |  |  |
| E     | 0.45  |      | 0.70  |  |  |
| F     | 0.75  |      | 1.00  |  |  |
| F1    |       |      | 1.20  |  |  |
| G     | 4.95  | -    | 5.20  |  |  |
| Н     | 10.00 |      | 10.40 |  |  |
| L1    | 21.00 |      | 23.00 |  |  |
| L2    | 13.20 |      | 14.10 |  |  |
| L3    | 10.55 |      | 10.85 |  |  |
| L4    | 2.70  |      | 3.20  |  |  |
| L5    | 0.85  |      | 1.25  |  |  |
| L6    | 7.30  |      | 7.50  |  |  |

 Table 10.
 I<sup>2</sup>PAKFP (TO-281) mechanical data

Figure 21. I<sup>2</sup>PAKFP (TO-281) drawing





## 5 Revision history

#### Table 11. Document revision history

| Date        | Revision | Changes                                                                                              |
|-------------|----------|------------------------------------------------------------------------------------------------------|
| 27-Jun-2011 | 1        | First release                                                                                        |
| 03-Nov-2011 | 2        | <i>Figure 2: Safe operating area</i> and <i>Figure 3: Thermal impedance</i> have been added.         |
| 19-Mar-2012 | 3        | Document status promoted from preliminary data to production data.<br>Package name has been updated. |



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2012 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com



Doc ID 018968 Rev 3