# MN3728MFE, MN3728MAE

6mm (1/3 inch) 768H High-Resolution CCD Area Image Sensors

#### Overview

The MN3728MFE and MN3728MAE are 6mm (1/3 inch) Interline Transfer CCD (IT-CCD) solid state image sensor devices.

This device uses photodiodes in the optoelectric conversion section and CCDs for signal read out. The electronic shutter function has made possible an exposure time of 1/10000 seconds. Further, this device has the features of high sensitivity, low noise, broad dynamic range, and low smear.

This device has a total of 470K pixels (803 horizontal × 584 vertical) and provides stable and clear images with a resolution of 480 horizontal TV-lines and 420 vertical TV-lines.

| Type No.  | Size           | System | Color or B/W |  |  |
|-----------|----------------|--------|--------------|--|--|
| MN3728MFE | (1/2 in th)    | NTSC   | Color        |  |  |
| MN3728MAE | 6mm (1/3 inch) | CCIR   | B/W          |  |  |

#### Features

- Total number of pixels: 803 (horizontal) × 584 (vertical)
- High sensitivity
- Low noise
- Broad dynamic range
- Low smear
- · Low image lag
- Electronic shutter function present
- No image distortion
- Small size enables design of compact equipment
- High reliability
- 16 Pin DIL ceramic package (cerdip)

#### ■ Pin Assignments



### Applications

- Compact lightweight camcoders
- Cameras for surveillance, measurement, and medical use

## ■ Block Diagram



## ■ Pin Descriptions

| Pin No. | Symbol          | Descriptions                        | Pin No. | Symbol | Descriptions                            |
|---------|-----------------|-------------------------------------|---------|--------|-----------------------------------------|
| 1       | OD              | Output drain                        | 9       | IS     | Horizontal CCD input source             |
| 2       | Ø <sub>R</sub>  | Reset pulse                         | 10      | Sub    | Substrate                               |
| 3       | RD              | Reset drain                         | 11      | PT     | P-well for protection circuit           |
| 4       | VO              | Video output                        | 12      | Ø vı   | Vertical shift register clock pulse (1) |
| 5       | LG              | Output load transistor gate         | 13      | Ø V2   | Vertical shift register clock pulse (2) |
| 6       | OG              | Output gate                         | 14      | Ø v3   | Vertical shift register clock pulse (3) |
| 7       | Ø <sub>H2</sub> | Horizontal register clock pulse (2) | 15      | Ø V4   | Vertical shift register clock pulse (4) |
| 8       | Ø HI            | Horizontal register clock pulse (1) | 16      | PW     | P-well                                  |

| Parameter                                     |                   | C11                            | Rating Note 2)        |                   | Operating condition Note 1) |                           |                            | 11-:4 |  |
|-----------------------------------------------|-------------------|--------------------------------|-----------------------|-------------------|-----------------------------|---------------------------|----------------------------|-------|--|
|                                               |                   | Symbol                         | min                   | max               | min                         | typ                       | max                        | Unit  |  |
| Reset drain voltage                           | $V_{RD}$          | - 0.2                          | 18                    | 14.5              | 15.0                        | 15.5                      | V                          |       |  |
| Output drain voltage                          |                   | $V_{\mathrm{OD}}$              | - 0.2                 | 18                | 14.5                        | 15.0                      | 15.5                       | V     |  |
| Output load transistor gate                   | e voltage Note 3) | $V_{ m LG}$                    |                       | V                 |                             |                           |                            |       |  |
| Output gate voltage Note 3)                   |                   | $V_{OG}$                       | (Supplied internally) |                   |                             |                           |                            |       |  |
| Horizontal CCD input sou                      | rce voltage       | $V_{IS}$                       | - 0.2                 | 18                | 14.5                        | 15.0                      | 15.5                       | V     |  |
| Protection P well voltage                     |                   | $V_{PT}$                       | -10.0                 | 0.2               | ø <sub>V(L)</sub><br>-1.2   | ø <sub>V(L)</sub><br>-1.0 | ø <sub>V(L)</sub><br>- 0.7 | V     |  |
| P well voltage                                |                   | $V_{\mathrm{PW}}$              | Referenc              | e voltage         |                             | 0                         | _                          | V     |  |
| D ( 1 1)                                      | H-L               | V øR (H-L) * 1                 |                       | 18                | 4.7                         | 5.0                       | 5.3                        | V     |  |
| Reset pulse voltage                           | Bias              | V øR (Bias) * 1                | -0.2                  |                   | 0                           | Adjust                    | 5.0                        | V     |  |
| Horizontal register clock pulse voltage 1     |                   | $V_{\text{ø H1 (H)}}$          |                       | 18                | 4.7                         | 5.0                       | 5.3                        | V     |  |
|                                               |                   | Vø H1 (L)                      | - 0.2                 | _                 | 0                           | 0                         | 0                          | V     |  |
| Horizontal register clock pulse voltage 2     |                   | $V_{\text{ø H2 (H)}}$          |                       | 18                | 4.7                         | 5.0                       | 5.3                        | V     |  |
|                                               |                   | $V_{\text{ø H2 (L)}}$          | - 0.2                 |                   | 0                           | 0                         | 0                          | V     |  |
| Vertical shift register                       |                   | $V_{\emptyset \text{ V1 (H)}}$ |                       | 18                | 14.5                        | 15.0                      | 15.5                       | V     |  |
| clock pulse voltage 1                         |                   | $V_{\text{ø V1 (M)}}$          |                       |                   | - 0.2                       | 0                         | 0.2                        | V     |  |
| clock pulse voltage i                         |                   | V <sub>Ø V1 (L)</sub>          | <b>-9</b>             | _                 | -7.3                        | -7.0                      | -6.7                       | V     |  |
| Vertical shift register clock pulse voltage 2 |                   | V <sub>Ø V2 (M)</sub>          |                       | 15                | 0.8                         | 1.0                       | 1.2                        | V     |  |
|                                               |                   | Vø V2 (L)                      | -9                    | _                 | -7.3                        | -7.0                      | -6.7                       | V     |  |
| V                                             |                   | V <sub>ø V3 (H)</sub>          |                       | 18                | 14.5                        | 15.0                      | 15.5                       | V     |  |
| Vertical shift register clock pulse voltage 3 |                   | $V_{\text{ø V3 (M)}}$          |                       | 7/0               | -0.2                        | 0                         | 0.2                        | V     |  |
| clock pulse voltage 5                         |                   | V <sub>Ø</sub> V3 (L)          | <b>-</b> 9            | "(5) '            | -7.3                        | -7.0                      | -6.7                       | V     |  |
| Vertical shift register                       |                   | Vø V4 (M)                      |                       | 15                | 0.8                         | 1.0                       | 1.2                        | V     |  |
| clock pulse voltage 4                         |                   | $V_{\text{ø V4}(L)}$           | -9                    | £ 20              | -7.3                        | -7.0                      | -6.7                       | V     |  |
| Substrate voltage                             |                   | $V_{Sub}^*$ 2                  | -0.2                  | 45                | 3.0                         | Adjust                    | 14.5                       | V     |  |
| Substrate voltage                             |                   | ø V <sub>Sub</sub> * 2         | 0° .0                 | 430               | 24.5                        | 25.0                      | 25.5                       | O V   |  |
| Operating temperature                         |                   | $T_{ m opr}$                   | -10                   | 70                | ~// <u>~</u> //             | 25.0                      | 1                          | °C    |  |
| Storage temperature                           | $T_{ m stg}$      | -30                            | 80                    | $V_{i,j} = i Q_i$ | 1.40,                       | <b>Q</b>                  | °C                         |       |  |

Note 1) The initial setting of V<sub>Sub</sub> shall be 8.0V and shall be adjusted to the minimum voltage at which no blooming is caused at a light input of 100 times the standard value. The standard light input is the one when the exposure is done at an aperture of F/4 using a light source of 2856K and 1050nt, and placing a color temperature conversion filter LB-40 (Hoya) and an IR cutting filter CAW-500 (t=2.5mm) in the light path.

Note 2) Absolute maximum ratings: 
$$-0.2 < V_{Sub} - V_{PT} < +55 \; (V) \\ -0.2 < V_{ØV} - V_{PT} < +24.5 \; (V)$$

Note 3) The LG and OG pins should each be grounded via a capacitor of  $0.047\mu F$  or more.





### ■ Optical Characteristics

|           | Color     | v and pix | pixels | S/N          | Saturation<br>output<br>typ.<br>(mV) | Sensitivity<br>F8<br>typ.<br>(mV) | Vertical<br>smear<br>Sm<br>typ. (%) | Image lag<br>typ.<br>(%) | Horizontal<br>resolution<br>typ.<br>(TV-lines) | Vertical<br>resolution<br>typ.<br>(TV-lines) |
|-----------|-----------|-----------|--------|--------------|--------------------------------------|-----------------------------------|-------------------------------------|--------------------------|------------------------------------------------|----------------------------------------------|
| Type No.  | or<br>B/W | Н         | V      | typ.<br>(dB) |                                      |                                   |                                     |                          |                                                |                                              |
| MN3728MFE | Color     | 753       | 582    | 60           | 700                                  | 280                               | 0.01                                | 0                        | 480                                            | 420                                          |
| MN3728MAE | B/W       | 753       | 582    | 60           | 1,000                                | 300                               | 0.01                                | 0                        | 550                                            | 420                                          |

# ■ Graphs of Characteristics

CCD Spectral Characteristics



# Color Filter Spectral Characteristics



- Example of Recommended Driving Pulses
- V Rate timing

< Field A >





#### • H Rate timing



# • High speed pulse timing



# Request for your special attention and precautions in using the technical information and semiconductors described in this book

- (1) If any of the products or technical information described in this book is to be exported or provided to non-residents, the laws and regulations of the exporting country, especially, those with regard to security export control, must be observed.
- (2) The technical information described in this book is intended only to show the main characteristics and application circuit examples of the products, and no license is granted under any intellectual property right or other right owned by our company or any other company. Therefore, no responsibility is assumed by our company as to the infringement upon any such right owned by any other company which may arise as a result of the use of technical information described in this book.
- (3) The products described in this book are intended to be used for standard applications or general electronic equipment (such as office equipment, communications equipment, measuring instruments and household appliances).

  Consult our sales staff in advance for information on the following applications:
  - Special applications (such as for airplanes, aerospace, automobiles, traffic control equipment, combustion equipment, life support systems and safety devices) in which exceptional quality and reliability are required, or if the failure or malfunction of the products may directly jeopardize life or harm the human body.
  - Any applications other than the standard applications intended.
- (4) The products and product specifications described in this book are subject to change without notice for modification and/or improvement. At the final stage of your design, purchasing, or use of the products, therefore, ask for the most up-to-date Product Standards in advance to make sure that the latest specifications satisfy your requirements.
- (5) When designing your equipment, comply with the range of absolute maximum rating and the guaranteed operating conditions (operating power supply voltage and operating environment etc.). Especially, please be careful not to exceed the range of absolute maximum rating on the transient state, such as power-on, power-off and mode-switching. Otherwise, we will not be liable for any defect which may arise later in your equipment.
- Even when the products are used within the guaranteed values, take into the consideration of incidence of break down and failure mode, possible to occur to semiconductor products. Measures on the systems such as redundant design, arresting the spread of fire or preventing glitch are recommended in order to prevent physical injury, fire, social damages, for example, by using the products.
- (6) Comply with the instructions for use in order to prevent breakdown and characteristics change due to external factors (ESD, EOS, thermal stress and mechanical stress) at the time of handling, mounting or at customer's process. When using products for which damp-proof packing is required, satisfy the conditions, such as shelf life and the elapsed time since first opening the packages.
- (7) This book may be not reprinted or reproduced whether wholly or partially, without the prior written permission of Matsushita Electric Industrial Co., Ltd.