# Product Preview Intelligent Power Module (IPM) 1200 V, 25 A

The STK5U4UFB0D-E is a fully-integrated inverter power module consisting of an independent gate driver, six IGBT's and a thermistor, suitable for driving permanent magnet synchronous (PMSM) motors, brushless DC (BLDC) motors and AC asynchronous motors. The IGBT's are configured in a three-phase bridge with separate emitter connections for the lower legs for maximum flexibility in the choice of control algorithm.

The power stage has undervoltage lockout protection (UVP) and V<sub>CE</sub> desaturation protection (DESATP) with a fault detection output flag. Internal boost diodes are provided for high side gate boost drive.

#### Features

- Three-phase 1200 V, 25 A IGBT module with independent drivers.
- Negative logic interface.
- Built-in undervoltage protection (UVP) and V<sub>CE</sub> desaturation Protection (DESATP) with a fault detection output flag.
- Integrated bootstrap diodes and resistors.
- Separate low-side IGBT emitter connections for individual current sensing of each phase.
- Thermistor

### **Typical Applications**

- Industrial Drives
- Industrial Pumps
- Industrial Fans
- Industrial Automation



Figure 1. Functional Diagram



### **ON Semiconductor®**

www.onsemi.com

### PACKAGE PICTURE



#### MARKING DIAGRAM



STK5U4UFB0D = Specific Device Code A = Year B = Month C = Production Site

DD = Factory Lot Code

#### ORDERING INFORMATION

| Device        | Package | Shipping<br>(Qty / Packing) |
|---------------|---------|-----------------------------|
| STK5U4UFB0D-E | TBD     | TBD                         |

This document contains information on a product under development. ON Semiconductor reserves the right to change or discontinue this product without notice.





Figure 2. Application Schematic





### **PIN FUNCTION DESCRIPTION**

| Pin      | Name | Description                                |
|----------|------|--------------------------------------------|
| 2        | TH1  | Thermistor connection                      |
| 3        | TH2  | Thermistor connection                      |
| 5        | FoN  | Fault output low side                      |
| 6        | LINW | Logic Input Low Side Gate Driver - Phase W |
| 7        | LINV | Logic Input Low Side Gate Driver - Phase V |
| 8        | LINU | Logic Input Low Side Gate Driver - Phase U |
| 10       | VDN  | Control power supply low side              |
| 11       | GND  | Control power GND low side                 |
| 15       | VDW  | Control power supply high side – Phase W   |
| 16       | HINW | Logic input high side – Phase W            |
| 17       | FoW  | Fault output high side – Phase W           |
| 18       | GNDW | Control power GND high side – Phase W      |
| 22       | VDV  | Control power supply high side – Phase V   |
| 23       | HINV | Logic input high side – Phase V            |
| 24       | FoV  | Fault output high side – Phase V           |
| 25       | GNDV | Control power GND high side – Phase V      |
| 29       | VDU  | Control power supply high side – Phase U   |
| 30       | HINU | Logic input high side – Phase U            |
| 31       | FoU  | Fault output high side – Phase U           |
| 32       | GNDU | Control power GND high side – Phase U      |
| 33,34,35 | VP   | Positive Bus Input Voltage                 |
| 39,40,41 | U    | U Phase Output                             |
| 45,46,47 | V    | V Phase Output                             |
| 51,52,53 | W    | W Phase Output                             |
| 57,58    | NU   | Low Side Emitter Connection - Phase U      |
| 60,61    | NV   | Low Side Emitter Connection - Phase V      |
| 63,64    | NW   | Low Side Emitter Connection - Phase W      |

Note : Pins 1, 4, 9, 12, 13, 14, 19, 20, 21, 26, 27, 28, 36, 37, 38, 42, 43, 44, 48, 49, 50, 54, 55, 56, 59 and 62 are not present

### ABSOLUTE MAXIMUM RATINGS at Tc = 25°C (Notes 1 2)

| Rating                                                         | Symbol               | Conditions                                                                                     | Value       | Unit  |
|----------------------------------------------------------------|----------------------|------------------------------------------------------------------------------------------------|-------------|-------|
| Supply voltage                                                 | VCC                  | VP to NU, NV, NW, surge < 1000 V (Note 3)                                                      | 900         | V     |
| Collector-emitter voltage                                      | VCE                  | VP to U, V, W; U to NU, V to NV, W to NW                                                       | 1200        | V     |
| Self-protection supply<br>voltage limit (DESATP<br>capability) | V <sub>CC</sub> (SC) | VD1, 2, 3, 4 = between 13.5 V and 16.5 V,<br>Tj $\leq$ 150°C, up to "tdesatbl", non-repetitive | 800         | V     |
| Output current                                                 | lo                   | VP, NU, NV, NW, U, V, W terminal current                                                       | ±25         | А     |
| Output peak current                                            | Іор                  | VP, NU, NV, NW, U, V, W terminal current<br>pulse width 1 ms                                   | ±50         | А     |
| Gate driver supply voltages                                    | VD                   | VDU to GNDU, VDV to GNDV, VDW to GNDW,<br>VDN to GND (Note 4)                                  | -0.3 to VD  | V     |
| Input signal voltage                                           | VIN                  | HINU to GNDU, HINV to GNDV, HINW to GNDW;<br>LINU, LINV, LINW to GND                           | -0.3 to VD  | V     |
| FAULT terminal voltage                                         | VFo                  | FoU to GNDU, FoV to GNDV, FoW to GNDW,<br>FoN to GND                                           | -0.3 to VD  | V     |
|                                                                | IFo                  | FoU, FoV, FoW, FoN Source current                                                              | 25          | mA    |
| Fault output                                                   | IFO                  | FoU, FoV, FoW, FoN Sink current                                                                | 10          |       |
| Maximum power dissipation                                      | Pd                   | IGBT per channel                                                                               | TBD         | W     |
| Junction temperature                                           | Tj                   | IGBT, FRD                                                                                      | 150         | °C    |
| Storage temperature                                            | Tstg                 |                                                                                                | -40 to +125 | °C    |
| Operating case temperature                                     | Тс                   | IPM case temperature                                                                           | -40 to +100 | °C    |
| Package mounting torque                                        |                      | Case mounting screw M4 (Note 5)                                                                | 1.17        | Nm    |
| Isolation voltage                                              | Vis                  | 50 Hz sine wave AC 1 minute                                                                    | 2500        | V rms |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. Refer to ELECTRICAL CHARACTERISTICS, RECOMMENDED OPERATING RANGES and/or APPLICATION INFORMATION for 1.

2. Safe Operating parameters.

This surge voltage developed by the switching operation due to the wiring inductance between VP and NU, NV, NW terminal. VD1 = VDU to GNDU, VD2 = VDV to GNDV, VD3 = VDW to GNDW, VD4 = VDN to GND 3.

4.

Flatness tolerance of the heatsink should be within  $-50 \ \mu m$  to  $+100 \ \mu m$ . 5.

| Rating                      | Symbol    | Conditions                               | Min  | Тур | Max  | Unit |
|-----------------------------|-----------|------------------------------------------|------|-----|------|------|
| Supply voltage              | VCC       | VP to NU, NV, NW                         | 0    | -   | 800  | V    |
| Gate driver supply voltage  | VD1, 2, 3 | VDU to GNDU, VDV to GNDV,<br>VDW to GNDW | 12.6 | 15  | 17.5 | V    |
| outo unitor ouppij ronago   | VD4       | V <sub>DD</sub> to GND                   | 13.5 | 15  | 16.5 | V    |
| ON-state input voltage      | VIN(ON)   | HINU to GNDU, HINV to GNDV, HINW         | 0    | -   | 0.7  | V    |
| OFF-state input voltage     | VIN(OFF)  | to GNDW; LINU, LINV, LINW to GND         | 3.3  | -   | 15   | V    |
| PWM frequency               | fPWM      |                                          | 1    | -   | 20   | kHz  |
| Dead time                   | DT        | Turn-off to Turn-on (external)           | 2    | -   | -    | μs   |
| Allowable input pulse width | PWIN      | ON and OFF                               | 1    | -   | -    | μs   |
| Package mounting torque     |           | M4 type screw                            | 0.79 | -   | 1.17 | Nm   |

#### **RECOMMENDED OPERATING RANGES** (Note 6)

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to 6. stresses beyond the Recommended Operating Ranges limits may affect device reliability.

### **ELECTRICAL CHARACTERISTICS** at Tc = 25°C, VD = 15 V (Note 7)

| Parameter                                                | Test Conditions                                      | Symbol                | Min  | Тур    | Max  | Unit                                         |
|----------------------------------------------------------|------------------------------------------------------|-----------------------|------|--------|------|----------------------------------------------|
| Power output section                                     |                                                      |                       |      | •      |      | <u>.                                    </u> |
| Collector-emitter leakage current                        | V <sub>CE</sub> = 1200 V                             | ICE                   | -    | -      | 1    | mA                                           |
|                                                          | IC = 25 A, Tj = 25°C                                 |                       | -    | (2.1)  | TBD  | V                                            |
| Collector to emitter saturation voltage                  | IC = 25 A, Tj = 100°C                                | V <sub>CE</sub> (SAT) | -    | (2.2)  | -    | V                                            |
|                                                          | IF = 25 A, Tj = 25°C                                 |                       | -    | (2.5)  | TBD  | V                                            |
| Diode forward voltage                                    | IF = 25 A, Tj = 100°C                                | VF                    | -    | (2.8)  | -    | V                                            |
|                                                          | IGBT                                                 | θj-c(T)               | -    | (0.74) | TBD  | °C/W                                         |
| Junction to case thermal resistance                      | FWD                                                  | θj-c(D)               | -    | (1.06) | TBD  | °C/W                                         |
|                                                          | 10 = 25  A $1/22 = 600  V$ Ti = 25°C                 | t <sub>on</sub>       | -    | (0.2)  | -    | μs                                           |
| Switching time                                           | IC = 25 A, V <sub>CC</sub> = 600 V, Tj = 25°C        | t <sub>OFF</sub>      | -    | (0.6)  | -    | μs                                           |
| Turn-on switching loss                                   |                                                      | E <sub>ON</sub>       | -    | (2.0)  | -    | mJ                                           |
| Turn-off switching loss                                  | IC = 25 A, V <sub>CC</sub> = 600 V, Tj = 25°C        | E <sub>OFF</sub>      | -    | (0.8)  | -    | mJ                                           |
| Total switching loss                                     |                                                      | E <sub>TOT</sub>      | -    | (2.8)  | -    | mJ                                           |
| Turn-on switching loss                                   |                                                      | E <sub>ON</sub>       | -    | (2.3)  | -    | mJ                                           |
| Turn-off switching loss                                  | IC = 25 A, V <sub>CC</sub> = 600 V, Tj = 100°C       | E <sub>OFF</sub>      | -    | (1.1)  | -    | mJ                                           |
| Total switching loss                                     |                                                      | E <sub>TOT</sub>      | -    | (3.4)  | -    | mJ                                           |
| Diode reverse recovery energy                            | IC = 25 A, V <sub>CC</sub> = 600 V, Tj = 100°C       | E <sub>REC</sub>      | -    | (0.3)  | -    | mJ                                           |
| Diode reverse recovery time                              | (di/dt set by internal driver)                       | trr                   | -    | (0.2)  | -    | μs                                           |
| Driver Section                                           |                                                      |                       |      | •      |      |                                              |
|                                                          | VD1, 2, 3 = 15 V                                     |                       | -    | 8      | 17   | mA                                           |
| Gate driver power dissipation                            | VD4 = 15 V                                           | ID                    | -    | 24     | 51   | mA                                           |
| High level Input voltage                                 | HINU to GNDU, HINV to GNDV, HINW                     | VIN H                 | 3.2  | -      | -    | V                                            |
| Low level Input voltage                                  | to GNDW; LINU, LINV, LINW to GND                     | VIN L                 | -    | -      | 1.2  | V                                            |
| Logic 1 input current                                    | VIN = 3.0 V                                          | I <sub>IN+</sub>      | -    | -      | 500  | μA                                           |
| Logic 0 input current                                    | VIN = 1.2 V                                          | I <sub>IN-</sub>      | -    | -      | 100  | μA                                           |
|                                                          | FoU, FoV, FoW, FoN Sink: 5 mA                        | VFL                   | -    | 0.2    | 1    | V                                            |
| FAULT terminal output voltage                            | FoU, FoV, FoW, FoN Source: 20 mA                     | VFH                   | 12   | 13.3   | -    | V                                            |
| Desaturation protection blanking time                    |                                                      | tdeasatbl             | -    | 2      | -    | μs                                           |
| VD supply undervoltage<br>positive going input threshold |                                                      | V <sub>DUVP+</sub>    | 11.3 | 12     | 12.6 | V                                            |
| VD supply undervoltage<br>negative going input threshold |                                                      | V <sub>DUVP-</sub>    | 10.4 | 11     | 11.7 | V                                            |
| Bootstrap diode reverse current                          | VR(BD) = 1200 V                                      | IR(BD)                | -    | -      | 1    | mA                                           |
| Bootstrap diode forward voltage                          | IF(BD) = 0.1 A<br>Including voltage drop by resistor | VF(BD)                | -    | (2.6)  | -    | V                                            |
| Bootstrap current controlling resistor                   |                                                      | RB                    | -    | 15     | -    | Ω                                            |

7. Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

### **APPLICATIONS INFORMATION**



#### Figure 4. Logic and Protection Timing Chart

#### Notes

- The VD supply undervoltage protection the module when the pre-driver supply voltage falls due to an operating malfunction. It will typically start up at 12 V (typical). The UVP circuit has typically 1 V of hysteresis and will disable the output if the supply voltage falls below 11 V (typical). The driver power supply low voltage protection turns off the gate and will automatically reset when recovering to normal voltage. It does not depend on input signal voltage.
- 2. The three high-side and three low-side gate driver ICs have their own separate undervoltage protection which functions independently of the other phases. For the low-side drivers, there is one combined fault output; it is therefore not possible to determine which output has caused the desaturation fault. The fault condition is cleared as soon as the input signal is set HIGH (off state, negative logic levels).
- 3. When using the over-current protection with an external shunt resistor, please set the current protection level to be less than or equal to the peak output current rating (lop).

### Input / Output Logic Table

|                 |                        |     | IGBT output |     |     |          |     | Fault output |      |      |      |
|-----------------|------------------------|-----|-------------|-----|-----|----------|-----|--------------|------|------|------|
|                 | Protected<br>Operation |     | High side   |     |     | Low side |     | High side    |      |      | Low  |
|                 |                        | U   | V           | W   | U   | V        | W   | U            | V    | W    | side |
| High side - U   | UVP                    | OFF | -           | -   | -   | -        | -   | Low          | Low  | Low  | Low  |
| High side - 0   | DESATP                 | OFF | -           | -   | -   | -        | -   | High         | Low  | Low  | Low  |
| High side - V   | UVP                    | -   | OFF         | -   | -   | -        | -   | Low          | Low  | Low  | Low  |
| High side - v   | DESATP                 | -   | OFF         | -   | -   | -        | -   | Low          | High | Low  | Low  |
| High side - W   | UVP                    | -   | -           | OFF | -   | -        | -   | Low          | Low  | Low  | Low  |
| Flight side - W | DESATP                 | -   | -           | OFF | -   | -        | -   | Low          | Low  | High | Low  |
| Low side - U    | UVP                    | -   | -           | -   | OFF | OFF      | OFF | Low          | Low  | Low  | Low  |
| Low side - O    | DESATP                 | -   | -           | -   | OFF | -        | -   | Low          | Low  | Low  | High |
| Low side - V    | UVP                    | -   | -           | -   | OFF | OFF      | OFF | Low          | Low  | Low  | Low  |
| Low side - v    | DESATP                 | -   | -           | -   | -   | OFF      | -   | Low          | Low  | Low  | High |
| Low side - W    | UVP                    | -   | -           | -   | OFF | OFF      | OFF | Low          | Low  | Low  | Low  |
| Low side - W    | DESATP                 | -   | -           | -   | -   | -        | OFF | Low          | Low  | Low  | High |

\*) - (hyphen) follows the actual input signals using negative logic (e.g. LINU = LOW turns on the low-side U phase IGBT).

### **Thermistor characteristics**

| Parameter            | Symbol           | Condition  | Min  | Тур  | Max  | Unit |
|----------------------|------------------|------------|------|------|------|------|
| Resistance           | R <sub>25</sub>  | Tc = 25°C  | 97   | 100  | 103  | kΩ   |
| Resistance           | R <sub>100</sub> | Tc = 100°C | 5.07 | 5.38 | 5.71 | kΩ   |
| B-Constant (25-50°C) | -                | В          | 4208 | 4250 | 4293 | K    |
| Temperature range    | -                | -          | -40  | -    | +125 | °C   |



Figure 5. Thermistor Resistance versus Case Temperature

### Undervoltage lockout protection (UVP)

If VD goes below the VD supply undervoltage negative going input threshold, the IGBT gate drives will be turned off. If VD rises above the positive going input threshold, the IGBT gate drivers will return to normal operation. The Fox signal outputs stay low during the UVP state. The UVP does not depend on input signal voltage.

### **Desaturation Protection function (DESATP)**

The Desaturation Protection function (DESATP) is implemented by comparing the voltage between the collector and the emitter of IGBT with an internal reference of 6.5 V (typ). If a short circuit occurs after the IGBT is turned on and saturated, there will be a delay while the blanking capacitor is charged from the V<sub>CE</sub>(sat) level of the IGBT to the trip voltage of the comparator. If the collector voltage exceeds the trip level, a DESATP fault is triggered and the Fox signal (FoU, FoV, FoW, FoN) is set HIGH. The fault condition is cleared after the input signal is set to inactive (HIGH due to negative logic on input).

Additional protection against abnormal current levels such as a protection circuit using external shunt resistors, and a fuse on the input voltage line is strongly recommended.

### Capacitors on High Voltage and VD supplies

Both the high voltage and VD supplies require an electrolytic capacitor and an additional high frequency capacitor.

### Disconnection of U, V and W terminals

Disconnection of terminals U, V, or W during normal motor operation will cause damage to IPM, use caution with this connection.

### Minimum input pulse width

When input pulse width is less than 1  $\mu$ s, an output may not react to the pulse. (Both ON and OFF signal)

### Layout

The traces between the IPM terminals and each optocoupler must be as short as possible, and the stray capacitance between the primary and the secondary must be considered in order to select a layout pattern. It is essential that trace length between terminals in the snubber circuit be kept as short as possible to reduce the effect of surge voltages. Recommended value of "CS" is in the range of 0.1 to 10  $\mu$ F. This capacitor should be a high frequency capacitor.

### Thermistor

Inside the IPM, a thermistor used as the temperature monitor for internal substrate is connected between "TH1" and "TH2". The variation of thermistor resistance with temperature is shown in this datasheet.

### Dimensioning of bootstrap capacitor

The module includes an internal bootstrap circuit requiring one bootstrap capacitor for each phase, each with a value CB. The recommended value of CB is in the range of 1 to 47  $\mu$ F, however, this value needs to be

verified prior to production. When not using the bootstrap circuit, each high side driver power supply requires an external independent floating power supply. If the selected capacitance is more than 47  $\mu$ F (±20%), connect a resistor (about 40  $\Omega$ ) in series between each three-phase upper side power supply terminals (VDU, VDV, VDW) and each bootstrap capacitor. When not using the bootstrap circuit, each upper side gate driver power supply requires an external independent floating power supply.

Also we recommend adopting safety measures such as using Zener diodes for surge absorption or low impedance capacitors around each power supply terminal to suppress voltage transients.

### CB value calculation for bootstrap circuit

#### **Calculate condition**

| Item                                                           | Symbol  | Value | Unit |
|----------------------------------------------------------------|---------|-------|------|
| High-side power supply.                                        | VD1,2,3 | 15    | V    |
| Total gate charge of output power IGBT at 15 V.                | Qg      | 220   | nC   |
| High-side power supply undervoltage protection.                | UDUVP-  | 12    | v    |
| High-side power dissipation.                                   | ID max  | 17    | mA   |
| ON time required for CB<br>voltage to fall from 15 V to<br>UVP | Ton-max | -     | s    |

### Capacitance calculation formula

CB must not be discharged below to the upper limit of the UVP - the maximum allowable on-time (Ton-max) of the upper side is calculated as follows:

VD1, 2, 3 \* CB – Qg – ID max \* Ton-max = UVP \* CB

 $CB = (Qg + ID \max * Ton-max) / (VD1, 2, 3 - UVP)$ 

CB is recommended to be approximately 3 times the value calculated above. The recommended value of CB is in the range of 1 to 47  $\mu$ F, however, the value needs to be verified prior to production.



Figure 6. Bootstrap selection as a function of maximum ON time

### **Mounting Instructions**

| Item      | Recommended Condition                                                                                                                                                                                                                                          |
|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pitch     | 67.8 ±0.1 mm (Please refer to Package Outline Diagram)                                                                                                                                                                                                         |
| Screw     | diameter : M4<br>Bind machine screw, Truss machine screw, Pan machine screw                                                                                                                                                                                    |
| Washer    | Plane washer<br>The size is D : 9 mm, d : 4.8 mm and t : 0.8 mm JIS B 1256                                                                                                                                                                                     |
| Heat sink | Material : Aluminum or Copper<br>Warpage (the surface that contacts IPM) : -50 to 100 μm<br>Screw holes must be countersunk.<br>No contamination on the heat sink surface that contacts IPM.                                                                   |
| Torque    | Temporary tightening : 20 to 30% of final tightening on first screwTemporary tightening : 20 to 30% of final tightening on second screwFinal tightening : 0.79 to 1.17 Nm on first screwFinal tightening : 0.79 to 1.17 Nm on second screw                     |
| Grease    | Silicone grease.<br>Thickness : 100 to 200 μm<br>Uniformly apply silicone grease to whole back.<br>Thermal foils are only recommended after careful evaluation. Thickness, stiffness and<br>compressibility parameters have a strong influence on performance. |



Figure 7. Module mounting details: components; washer drawing; need for even spreading of thermal grease



**TYPICAL CHARACTERISTICS** 







Figure 19. Turn-off waveform Tj = 100°C,  $V_{CC}$  = 600 V



Figure 16. Turn-on waveform Tj = 25°C,  $V_{CC}$  = 600 V



Figure 18. Turn-on waveform Tj = 100°C, V<sub>CC</sub> = 600 V

# PACKAGE DIMENSIONS

unit : mm

# [TENTATIVE]

 $\begin{array}{l} \mbox{Missing pins}: 1,\,4,\,9,\,12,\,13,\,14,\,19,\,20,\,21,\,26,\,27,\,28,\\ 36,\,37,\,38,\,42,\,43,\,44,\,48,\,49,\,50,\,54,\,55,\,56,\,59 \mbox{ and } 62 \end{array}$ 





ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life supports systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices, ended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising