# **ESD Protection Diode** # Low Capacitance Array for High Speed Data Lines The ESD8116 transient voltage suppressor is specifically designed to protect USB 3.0/3.1 interfaces from ESD. Ultra–low capacitance and low ESD clamping voltage make this device an ideal solution for protecting voltage sensitive high speed data lines. The flow–through style package allows for easy PCB layout and matched trace lengths necessary to maintain consistent impedance between high speed differential lines. #### **Features** - Low Capacitance (0.35 pF Max, I/O to GND) - Protection for the Following IEC Standards: IEC 61000–4–2 (Level 4) - Low ESD Clamping Voltage - These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant ## **Typical Applications** - USB 3.0/3.1 - Display Port #### **MAXIMUM RATINGS** (T<sub>J</sub> = 25°C unless otherwise noted) | Rating | Symbol | Value | Unit | |--------------------------------------------------------|------------------|-------------|----------| | Operating Junction Temperature Range | TJ | -55 to +125 | °C | | Storage Temperature Range | T <sub>stg</sub> | -55 to +150 | °C | | Lead Solder Temperature –<br>Maximum (10 Seconds) | TL | 260 | °C | | IEC 61000-4-2 Contact (ESD)<br>IEC 61000-4-2 Air (ESD) | ESD<br>ESD | ±15<br>±15 | kV<br>kV | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. ## ON Semiconductor® www.onsemi.com ## MARKING DIAGRAM UDFN8 CASE 517CX 6C = Specific Device Code M = Date Code • Pb-Free Package (Note: Microdot may be in either location) #### **PIN CONFIGURATION** #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |--------------|--------------------|-----------------------| | ESD8116MUTAG | UDFN8<br>(Pb-Free) | 3000 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. See Application Note AND8308/D for further description of survivability specs. Note: Common GND - Only Minimum of 1 GND connection required Figure 1. Pin Schematic #### **ELECTRICAL CHARACTERISTICS** $(T_A = 25^{\circ}C \text{ unless otherwise noted})$ | Symbol | Parameter | | | |----------------|----------------------------------------------------|--|--| | IPP | Maximum Peak Pulse Current | | | | V <sub>C</sub> | Clamping Voltage @ I <sub>PP</sub> | | | | $V_{RWM}$ | Working Peak Reverse Voltage | | | | I <sub>R</sub> | Maximum Reverse Leakage Current @ V <sub>RWM</sub> | | | | $V_{BR}$ | Breakdown Voltage @ I <sub>T</sub> | | | | Ι <sub>Τ</sub> | Test Current | | | | $R_{DYN}$ | Dynamic Resistance | | | <sup>\*</sup>See Application Note AND8308/D for detailed explanations of datasheet parameters. ## **ELECTRICAL CHARACTERISTICS** (T<sub>A</sub> = 25°C unless otherwise specified) | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |-------------------------------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------------------|----------------------|------| | Reverse Working Voltage | $V_{RWM}$ | I/O Pin to GND | | | 3.3 | V | | Breakdown Voltage | $V_{BR}$ | I <sub>T</sub> = 1 mA, I/O Pin to GND | 4.0 | 5.0 | | V | | Reverse Leakage Current | I <sub>R</sub> | V <sub>RWM</sub> = 3.3 V, I/O Pin to GND | | | 1.0 | μΑ | | Clamping Voltage<br>(Note 1) | V <sub>C</sub> | IEC61000-4-2, ±8 kV Contact | See | Figures 2 a | and 3 | V | | Clamping Voltage<br>TLP (Note 2)<br>See Figures 6 through 9 | V <sub>C</sub> | | | 8.5<br>-4.5<br>11.4<br>-8.0 | | V | | Dynamic Resistance | R <sub>DYN</sub> | I/O Pin to GND<br>GND to I/O Pin | | 0.36<br>0.44 | | Ω | | Junction Capacitance | СЈ | $V_R$ = 0 V, f = 1 MHz between I/O Pins and GND $V_R$ = 0 V, f = 1 MHz between I/O Pins $V_R$ = 0 V, f = 1 MHz, $T_A$ = 65°C between I/O Pins and GND | | 0.30<br>0.15<br>0.37 | 0.35<br>0.20<br>0.47 | pF | - 1. For test procedure see Figures 4 and 5 and application note AND8307/D. - 2. ANSI/ESD STM5.5.1 Electrostatic Discharge Sensitivity Testing using Transmission Line Pulse (TLP) Model. TLP conditions: $Z_0 = 50 \Omega$ , $t_p = 100 \text{ ns}$ , $t_r = 4 \text{ ns}$ , averaging window; $t_1 = 30 \text{ ns}$ to $t_2 = 60 \text{ ns}$ . Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. Figure 2. IEC61000-4-2 +8 kV Contact Clamping Voltage Figure 3. IEC61000-4-2 -8 kV Contact Clamping Voltage ## IEC 61000-4-2 Spec. | Level | Test Volt-<br>age (kV) | First Peak<br>Current<br>(A) | Current at<br>30 ns (A) | Current at<br>60 ns (A) | |-------|------------------------|------------------------------|-------------------------|-------------------------| | 1 | 2 | 7.5 | 4 | 2 | | 2 | 4 | 15 | 8 | 4 | | 3 | 6 | 22.5 | 12 | 6 | | 4 | 8 | 30 | 16 | 8 | Figure 4. IEC61000-4-2 Spec Figure 5. Diagram of ESD Clamping Voltage Test Setup The following is taken from Application Note AND8307/D – Characterization of ESD Clamping Performance. # **ESD Voltage Clamping** For sensitive circuit elements it is important to limit the voltage that an IC will be exposed to during an ESD event to as low a voltage as possible. The ESD clamping voltage is the voltage drop across the ESD protection diode during an ESD event per the IEC61000–4–2 waveform. Since the IEC61000–4–2 was written as a pass/fail spec for larger systems such as cell phones or laptop computers it is not clearly defined in the spec how to specify a clamping voltage at the device level. ON Semiconductor has developed a way to examine the entire voltage waveform across the ESD protection diode over the time domain of an ESD pulse in the form of an oscilloscope screenshot, which can be found on the datasheets for all ESD protection diodes. For more information on how ON Semiconductor creates these screenshots and how to interpret them please refer to AND8307/D. NOTE: TLP parameter: $Z_0 = 50 \ \Omega$ , $t_p = 100 \ ns$ , $t_r = 300 \ ps$ , averaging window: $t_1 = 30 \ ns$ to $t_2 = 60 \ ns$ . $V_{IEC}$ is the equivalent voltage stress level calculated at the secondary peak of the IEC 61000–4–2 waveform at $t = 30 \ ns$ with 2 A/kV. See TLP description below for more information. ## Transmission Line Pulse (TLP) Measurement Transmission Line Pulse (TLP) provides current versus voltage (I–V) curves in which each data point is obtained from a 100 ns long rectangular pulse from a charged transmission line. A simplified schematic of a typical TLP system is shown in Figure 8. TLP I–V curves of ESD protection devices accurately demonstrate the product's ESD capability because the 10s of amps current levels and under 100 ns time scale match those of an ESD event. This is illustrated in Figure 9 where an 8 kV IEC 61000–4–2 current waveform is compared with TLP current pulses at 8 A and 16 A. A TLP I–V curve shows the voltage at which the device turns on as well as how well the device clamps voltage over a range of current levels. For more information on TLP measurements and how to interpret them please refer to AND9007/D. Figure 8. Simplified Schematic of a Typical TLP System Figure 9. Comparison Between 8 kV IEC 61000-4-2 and 8 A and 16 A TLP Waveforms Without ESD8116 Figure 10. USB 3.0 Eye Diagram with and without ESD8116. 5 Gb/s Without ESD8116 With ESD8116 Figure 11. USB 3.1 Eye Diagram with and without ESD8116. 10 Gb/s See application note AND9075/D for further description of eye diagram testing methodology. Figure 12. RF Insertion Loss **TABLE 1. RF Insertion Loss: Application Description** | Interface | Data Rate<br>(Gb/s) | Fundamental Frequency<br>(GHz) | 3 <sup>rd</sup> Harmonic Frequency<br>(GHz) | ESD8116 Insertion Loss<br>(dB) | |-----------|---------------------|--------------------------------|---------------------------------------------|--------------------------------| | USB 3.0 | 5.0 | 2.5 (m1) | 7.5 (m3) | m1 = 0.128<br>m2 = 0.155 | | USB 3.1 | 10 | 5.0 (m2) | 15 (m4) | m3 = 0.352<br>m4 = 4.194 | Figure 13. USB 3.0/3.1 Type-A Layout Diagram Type-C Hybrid Top Mount Connector Top Layer Type-C Hybrid Top Mount Connector Bottom Layer Figure 14. USB 3.1 Type-C Layout Diagram ## **PCB Layout Guidelines** Steps must be taken for proper placement and signal trace routing of the ESD protection device in order to ensure the maximum ESD survivability and signal integrity for the application. Such steps are listed below. - Place the ESD protection device as close as possible to the I/O connector to reduce the ESD path to ground and improve the protection performance. - ◆ In USB 3.0/3.1 applications, the ESD protection device should be placed between the AC coupling capacitors and the I/O connector on the TX differential lanes. - Make sure to use differential design methodology and impedance matching of all high speed signal traces. - Use curved traces when possible to avoid unwanted reflections. - Keep the trace lengths equal between the positive and negative lines of the differential data lanes to avoid common mode noise generation and impedance mismatch. - Place grounds between high speed pairs and keep as much distance between pairs as possible to reduce crosstalk. #### **ESD Protection Device Technology** ON Semiconductor's portfolio contains three main technologies for low capacitance ESD protection device which are highlighted below and in Figure 15. - ESD7000 series: Zener diode based technology. This technology has a higher breakdown voltage (VBR) limiting it to protecting chipsets with larger geometries. - ESD8000 series: Silicon controlled rectifier (SCR) type technology. The key advatange for this technology is a low holding voltage (VH) which produces a deeper snapback that results in lower voltage over high - currents as shown in the TLP results in Figure 16. This technology provides optimized protection for chipsets with small geometries against thermal failures resulting in chipset damage (also known as "hard failures"). - ESD8100 series: Low voltage punch through (LVPT) type technology. The key advatange for this technology is a very low turn-on voltage as shown in Figure 17. This technology provides optimized protection for chipsets with small geometries against recoverable failures due to voltage peaks (also known as "soft failures"). Figure 15. ON Semiconductor's Low-cap ESD Technology Portfolio Figure 16. High Current, TLP, IV Characteristic of Each Technology Figure 17. Low Current, DC, IV Characteristic of Each Technology #### PACKAGE DIMENSIONS #### UDFN8 2.0x1.2. 0.4P CASE 517CX **ISSUE O** 6X L CAB С 0.05 NOTE 3 0.10 **BOTTOM VIEW** #### NOTES: - DIMENSIONING AND TOLERANCING PER - ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS. DIMENSION b APPLIES TO PLATED TERMINAL - AND IS MEASURED BETWEEN 0.15 AND 0.20 mm FROM TERMINAL | | MILLIMETERS | | | | |-----|-------------|----------|--|--| | DIM | MIN | MAX | | | | Α | 0.45 | 0.55 | | | | A1 | 0.00 | 0.05 | | | | A3 | 0.13 | 0.13 REF | | | | b | 0.15 | 0.25 | | | | D | 2.00 BSC | | | | | Е | 1.20 BSC | | | | | е | 0.40 BSC | | | | | L | 0.15 | 0.35 | | | | L1 | | 0.10 | | | | L2 | 0.40 | 0.60 | | | #### **RECOMMENDED** SOLDERING FOOTPRINT\* \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and the (III) are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. ## **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative