Dual 4-channel analog multiplexer/demultiplexerRev. 9 — 11 September 2014Pro

Product data sheet

#### **General description** 1.

The HEF4052B is a dual 4-channel analog multiplexer/demultiplexer with common channel select logic. Each multiplexer/demultiplexer has four independent inputs/outputs (nY0 to nY3) and a common input/output (nZ). The common channel select logic includes two select inputs (S1 and S2) and an active LOW enable input (E). Both multiplexers/demultiplexers contain four bidirectional analog switches, each with one side connected to an independent input/output (nY0 to nY3) and the other side connected to a common input/output (nZ). With  $\overline{E}$  LOW, one of the four switches is selected (low-impedance ON-state) by S1 and S2. With E HIGH, all switches are in the high-impedance OFF-state, independent of S1 and S2. If break before make is needed, then it is necessary to use the enable input.

V<sub>DD</sub> and V<sub>SS</sub> are the supply voltage connections for the digital control inputs (S1 and S2, and E). The V<sub>DD</sub> to V<sub>SS</sub> range is 3 V to 15 V. The analog inputs/outputs (nY0 to nY3, and nZ) can swing between  $V_{DD}$  as a positive limit and  $V_{EE}$  as a negative limit.  $V_{DD} - V_{EE}$  may not exceed 15 V. Unused inputs must be connected to V<sub>DD</sub>, V<sub>SS</sub>, or another input. For operation as a digital multiplexer/demultiplexer, V<sub>EE</sub> is connected to V<sub>SS</sub> (typically ground).  $V_{EE}$  and  $V_{SS}$  are the supply voltage connections for the switches.

#### Features and benefits 2.

- Fully static operation
- 5 V, 10 V, and 15 V parametric ratings
- Standardized symmetrical output characteristics
- Specified from -40 °C to +85 °C and -40 °C to +125 °C
- Complies with JEDEC standard JESD 13-B

#### **Applications** 3.

- Analog multiplexing and demultiplexing
- Digital multiplexing and demultiplexing
- Signal gating



Dual 4-channel analog multiplexer/demultiplexer

## 4. Ordering information

### Table 1. Ordering information

All types operate from −40 °C to +125 °C.

| Type number | Package | Package                                                                |          |  |  |  |  |  |  |
|-------------|---------|------------------------------------------------------------------------|----------|--|--|--|--|--|--|
|             | Name    | Description                                                            |          |  |  |  |  |  |  |
| HEF4052BP   | DIP16   | plastic dual in-line package; 16 leads (300 mil)                       | SOT38-4  |  |  |  |  |  |  |
| HEF4052BT   | SO16    | plastic small outline package; 16 leads; body width 3.9 mm             | SOT109-1 |  |  |  |  |  |  |
| HEF4052BTT  | TSSOP16 | plastic thin shrink small outline package; 16 leads; body width 4.4 mm | SOT403-1 |  |  |  |  |  |  |

## 5. Functional diagram



### **NXP Semiconductors**

# **HEF4052B**

### Dual 4-channel analog multiplexer/demultiplexer



## Dual 4-channel analog multiplexer/demultiplexer



Product data sheet

HEF4052B

All information provided in this document is subject to legal disclaimers.

Dual 4-channel analog multiplexer/demultiplexer

## 6. Pinning information

### 6.1 Pinning



### 6.2 Pin description

### Table 2. Pin description

| Symbol                                 | Pin                        | Description                 |
|----------------------------------------|----------------------------|-----------------------------|
| Ē                                      | 6                          | enable input (active LOW)   |
| V <sub>EE</sub>                        | 7                          | supply voltage              |
| V <sub>SS</sub>                        | 8                          | ground supply voltage       |
| S1, S2                                 | 10, 9                      | select input                |
| 1Y0, 1Y1, 1Y2, 1Y3, 2Y0, 2Y1, 2Y2, 2Y3 | 12, 14, 15, 11, 1, 5, 2, 4 | independent input or output |
| 1Z, 2Z                                 | 13, 3                      | common output or input      |
| V <sub>DD</sub>                        | 16                         | supply voltage              |

5 of 22

### Dual 4-channel analog multiplexer/demultiplexer

## 7. Functional description

### 7.1 Function table

| Table 3. | Function table <sup>[1]</sup> |
|----------|-------------------------------|
|----------|-------------------------------|

| Input |    |    | Channel on   |
|-------|----|----|--------------|
| Ē     | S2 | S1 |              |
| L     | L  | L  | nY0 to nZ    |
| L     | L  | Н  | nY1 to nZ    |
| L     | Н  | L  | nY2 to nZ    |
| L     | Н  | Н  | nY3 to nZ    |
| Н     | Х  | Х  | switches off |

[1] H = HIGH voltage level;

L = LOW voltage level;

X = don't care.

## 8. Limiting values

### Table 4.Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to  $V_{SS} = 0 V$  (ground).

| Symbol           | Parameter               | Conditions                                                                                          |     | Min  | Max                   | Unit |
|------------------|-------------------------|-----------------------------------------------------------------------------------------------------|-----|------|-----------------------|------|
| V <sub>DD</sub>  | supply voltage          |                                                                                                     |     | -0.5 | +18                   | V    |
| V <sub>EE</sub>  | supply voltage          | referenced to V <sub>DD</sub>                                                                       | [1] | –18  | +0.5                  | V    |
| I <sub>IK</sub>  | input clamping current  | pins Sn and $\overline{E}$ ;<br>V <sub>I</sub> < -0.5 V or V <sub>I</sub> > V <sub>DD</sub> + 0.5 V |     | -    | ±10                   | mA   |
| VI               | input voltage           |                                                                                                     |     | -0.5 | V <sub>DD</sub> + 0.5 | V    |
| I <sub>I/O</sub> | input/output current    |                                                                                                     |     | -    | ±10                   | mA   |
| I <sub>DD</sub>  | supply current          |                                                                                                     |     | -    | 50                    | mA   |
| T <sub>stg</sub> | storage temperature     |                                                                                                     |     | -65  | +150                  | °C   |
| T <sub>amb</sub> | ambient temperature     |                                                                                                     |     | -40  | +125                  | °C   |
| P <sub>tot</sub> | total power dissipation | $T_{amb} = -40 \text{ °C to } +125 \text{ °C}$                                                      | [2] |      |                       |      |
|                  |                         | DIP16 package                                                                                       |     | -    | 750                   | mW   |
|                  |                         | SO16 package                                                                                        |     | -    | 500                   | mW   |
|                  |                         | TSSOP16 package                                                                                     |     | -    | 500                   | mW   |
| Р                | power dissipation       | per output                                                                                          |     | -    | 100                   | mW   |

[1] To avoid drawing V<sub>DD</sub> current out of terminal Z, when switch current flows into terminals Y, the voltage drop across the bidirectional switch must not exceed 0.4 V. If the switch current flows into terminal Z, no V<sub>DD</sub> current will flow out of terminals Y, and in this case there is no limit for the voltage drop across the switch, but the voltages at Y and Z may not exceed V<sub>DD</sub> or V<sub>EE</sub>.

For DIP16 package: P<sub>tot</sub> derates linearly with 12 mW/K above 70 °C.
 For SO16 package: P<sub>tot</sub> derates linearly with 8 mW/K above 70 °C.
 For SSOP16 package: P<sub>tot</sub> derates linearly with 5.5 mW/K above 60 °C.

# **HEF4052B**

Dual 4-channel analog multiplexer/demultiplexer

#### **Recommended operating conditions** 9.

| 0                | Demonster                      | O an all the second    | N#1 | <b>T</b> |          | 11   |
|------------------|--------------------------------|------------------------|-----|----------|----------|------|
| Symbol           | Parameter                      | Conditions             | Min | Тур      | Max      | Unit |
| V <sub>DD</sub>  | supply voltage                 | see Figure 8           | 3   | -        | 15       | V    |
| VI               | input voltage                  |                        | 0   | -        | $V_{DD}$ | V    |
| T <sub>amb</sub> | ambient temperature            | in free air            | -40 | -        | +125     | °C   |
| Δt/ΔV            | input transition rise and fall | $V_{DD} = 5 V$         | -   | -        | 3.75     | μs/V |
|                  | rate                           | V <sub>DD</sub> = 10 V | -   | -        | 0.5      | μs/V |
|                  |                                | V <sub>DD</sub> = 15 V | -   | -        | 0.08     | μs/V |



## 10. Static characteristics

#### Table 6. **Static characteristics**

 $V_{SS} = V_{EE} = 0$  V;  $V_I = V_{SS}$  or  $V_{DD}$  unless otherwise specified.

| Symbol          | Parameter                | Conditions              | V <sub>DD</sub> | T <sub>amb</sub> = | –40 °C | T <sub>amb</sub> = | 25 °C | T <sub>amb</sub> = | 85 °C | T <sub>amb</sub> = | 125 °C | Unit |
|-----------------|--------------------------|-------------------------|-----------------|--------------------|--------|--------------------|-------|--------------------|-------|--------------------|--------|------|
|                 |                          |                         |                 | Min                | Max    | Min                | Max   | Min                | Max   | Min                | Max    |      |
| V <sub>IH</sub> | HIGH-level               | I <sub>O</sub>   < 1 μA | 5 V             | 3.5                | -      | 3.5                | -     | 3.5                | -     | 3.5                | -      | V    |
|                 | input voltage            |                         | 10 V            | 7.0                | -      | 7.0                | -     | 7.0                | -     | 7.0                | -      | V    |
|                 |                          |                         | 15 V            | 11.0               | -      | 11.0               | -     | 11.0               | -     | 11.0               | -      | V    |
| V <sub>IL</sub> | LOW-level                | I <sub>O</sub>   < 1 μA | 5 V             | -                  | 1.5    | -                  | 1.5   | -                  | 1.5   | -                  | 1.5    | V    |
|                 | input voltage            |                         | 10 V            | -                  | 3.0    | -                  | 3.0   | -                  | 3.0   | -                  | 3.0    | V    |
|                 |                          |                         | 15 V            | -                  | 4.0    | -                  | 4.0   | -                  | 4.0   | -                  | 4.0    | V    |
| I               | input leakage<br>current |                         | 15 V            | -                  | ±0.1   | -                  | ±0.1  | -                  | ±1.0  | -                  | ±1.0   | μA   |

### Dual 4-channel analog multiplexer/demultiplexer

| Symbol              | Parameter                       | Conditions                                          | $V_{DD}$ | T <sub>amb</sub> = | –40 °C | T <sub>amb</sub> = | = 25 °C | T <sub>amb</sub> = | 85 °C | T <sub>amb</sub> = | 125 °C | Unit |
|---------------------|---------------------------------|-----------------------------------------------------|----------|--------------------|--------|--------------------|---------|--------------------|-------|--------------------|--------|------|
|                     |                                 |                                                     |          | Min                | Max    | Min                | Max     | Min                | Max   | Min                | Max    |      |
| I <sub>S(OFF)</sub> | OFF-state<br>leakage<br>current | Z port;<br>all channels OFF;<br>see <u>Figure 9</u> | 15 V     | -                  | -      | -                  | 1000    | -                  | -     | -                  | -      | nA   |
|                     |                                 | Y port;<br>per channel;<br>see <u>Figure 10</u>     | 15 V     | -                  | -      | -                  | 200     | -                  | -     | -                  | -      | nA   |
| I <sub>DD</sub>     | supply current                  | I <sub>O</sub> = 0 A                                | 5 V      | -                  | 5      | -                  | 5       | -                  | 150   | -                  | 150    | μA   |
|                     |                                 |                                                     | 10 V     | -                  | 10     | -                  | 10      | -                  | 300   | -                  | 300    | μA   |
|                     |                                 |                                                     | 15 V     | -                  | 20     | -                  | 20      | -                  | 600   | -                  | 600    | μA   |
| CI                  | input<br>capacitance            | Sn, $\overline{E}$ inputs                           | -        | -                  | -      | -                  | 7.5     | -                  | -     | -                  | -      | pF   |

### Table 6. Static characteristics ...continued

 $V_{SS} = V_{EE} = 0$  V;  $V_I = V_{SS}$  or  $V_{DD}$  unless otherwise specified.

## 10.1 Test circuits





Fig 10. Test circuit for measuring OFF-state leakage current nYn port

HEF4052B

001aak636

Dual 4-channel analog multiplexer/demultiplexer

### 10.2 On resistance

### Table 7. ON resistance

 $T_{amb}=25~^{\circ}\mathrm{C};~I_{SW}=200~\mu\mathrm{A};~V_{SS}=V_{EE}=0~V.$ 

| Symbol                | Parameter                               | Conditions                                              | $V_{DD} - V_{EE}$ | Тур | Max  | Unit |
|-----------------------|-----------------------------------------|---------------------------------------------------------|-------------------|-----|------|------|
| R <sub>ON(peak)</sub> | ON resistance (peak)                    | $V_1 = 0 V \text{ to } V_{DD} - V_{EE};$                | 5 V               | 350 | 2500 | Ω    |
|                       |                                         | see Figure 11 and Figure 12                             | 10 V              | 80  | 245  | Ω    |
|                       |                                         |                                                         | 15 V              | 60  | 175  | Ω    |
| R <sub>ON(rail)</sub> | ON resistance (rail)                    | $V_I = 0 V$ ; see <u>Figure 11</u> and <u>Figure 12</u> | 5 V               | 115 | 340  | Ω    |
|                       |                                         |                                                         | 10 V              | 50  | 160  | Ω    |
|                       |                                         |                                                         | 15 V              | 40  | 115  | Ω    |
|                       |                                         | $V_I = V_{DD} - V_{EE};$                                | 5 V               | 120 | 365  | Ω    |
|                       |                                         | see Figure 11 and Figure 12                             | 10 V              | 65  | 200  | Ω    |
|                       |                                         |                                                         | 15 V              | 50  | 155  | Ω    |
| $\Delta R_{ON}$       | ON resistance mismatch between channels | $V_I = 0 V$ to $V_{DD} - V_{EE}$ ; see Figure 11        | 5 V               | 25  | -    | Ω    |
|                       |                                         |                                                         | 10 V              | 10  | -    | Ω    |
|                       |                                         |                                                         | 15 V              | 5   | -    | Ω    |

### 10.2.1 On resistance waveform and test circuit



HEF4052B

9 of 22

### **NXP Semiconductors**

# **HEF4052B**

### Dual 4-channel analog multiplexer/demultiplexer



## **11. Dynamic characteristics**

### Table 8. Dynamic characteristics

 $T_{amb} = 25 \ ^{\circ}C$ ;  $V_{SS} = V_{EE} = 0 \ V$ ; for test circuit see Figure 16.

| Symbol           | Parameter                     | Conditions                         | V <sub>DD</sub> | Тур | Max | Unit |
|------------------|-------------------------------|------------------------------------|-----------------|-----|-----|------|
| t <sub>PHL</sub> | HIGH to LOW propagation delay | nYn, nZ to nZ, nYn; see Figure 13  | 5 V             | 10  | 20  | ns   |
|                  |                               |                                    | 10 V            | 5   | 10  | ns   |
|                  |                               |                                    | 15 V            | 5   | 10  | ns   |
|                  |                               | Sn to nYn, nZ; see Figure 14       | 5 V             | 150 | 305 | ns   |
|                  |                               |                                    | 10 V            | 65  | 135 | ns   |
|                  |                               |                                    | 15 V            | 50  | 100 | ns   |
| t <sub>PLH</sub> | LOW to HIGH propagation delay | Yn, nZ to nZ, nYn; see Figure 13   | 5 V             | 10  | 20  | ns   |
|                  |                               |                                    | 10 V            | 5   | 10  | ns   |
|                  |                               |                                    | 15 V            | 5   | 10  | ns   |
|                  | Sn to nYn, nZ; see Figure 14  | 5 V                                | 150             | 300 | ns  |      |
|                  |                               |                                    | 10 V            | 75  | 150 | ns   |
|                  |                               |                                    | 15 V            | 50  | 100 | ns   |
| t <sub>PHZ</sub> | HIGH to OFF-state             | E to nYn, nZ; see Figure 15        | 5 V             | 95  | 190 | ns   |
|                  | propagation delay             |                                    | 10 V            | 90  | 180 | ns   |
|                  |                               |                                    | 15 V            | 85  | 180 | ns   |
| t <sub>PZH</sub> | OFF-state to HIGH             | Ē to nYn, nZ; see <u>Figure 15</u> | 5 V             | 130 | 260 | ns   |
|                  | propagation delay             |                                    | 10 V            | 55  | 115 | ns   |
|                  |                               |                                    | 15 V            | 45  | 85  | ns   |
| t <sub>PLZ</sub> | LOW to OFF-state              | Ē to nYn, nZ; see <u>Figure 15</u> | 5 V             | 100 | 205 | ns   |
|                  | propagation delay             |                                    | 10 V            | 90  | 180 | ns   |
|                  |                               |                                    | 15 V            | 90  | 180 | ns   |

### Dual 4-channel analog multiplexer/demultiplexer

| $T_{amb} = 25$   | $T_{amb} = 25 \text{ °C}; V_{SS} = V_{EE} = 0 \text{ V}; \text{ for test circuit see } \frac{\text{Figure 16}}{16}.$ |                             |                 |     |     |      |  |  |
|------------------|----------------------------------------------------------------------------------------------------------------------|-----------------------------|-----------------|-----|-----|------|--|--|
| Symbol           | Parameter                                                                                                            | Conditions                  | V <sub>DD</sub> | Тур | Max | Unit |  |  |
| t <sub>PZL</sub> | PZL OFF-state to LOW propagation delay                                                                               | E to nYn, nZ; see Figure 15 | 5 V             | 120 | 240 | ns   |  |  |
|                  |                                                                                                                      |                             | 10 V            | 50  | 100 | ns   |  |  |
|                  |                                                                                                                      |                             | 15 V            | 35  | 75  | ns   |  |  |

### Table 8. Dynamic characteristics ...continued

## 11.1 Waveforms and test circuit



#### Fig 15. Enable and disable times

### Table 9.Measurement points

| Supply voltage  | Input              | Output             |
|-----------------|--------------------|--------------------|
| V <sub>DD</sub> | V <sub>M</sub>     | V <sub>M</sub>     |
| 5 V to 15 V     | 0.5V <sub>DD</sub> | 0.5V <sub>DD</sub> |

HEF4052B Product data sheet © NXP Semiconductors N.V. 2014. All rights reserved.

### Dual 4-channel analog multiplexer/demultiplexer



### Table 10. Test data

| Input |                                           |                                           | Load                            |                    | S1 position |       |                      |                  |                                     |                                     |          |
|-------|-------------------------------------------|-------------------------------------------|---------------------------------|--------------------|-------------|-------|----------------------|------------------|-------------------------------------|-------------------------------------|----------|
|       | nYn, nZ                                   | Sn and $\overline{E}$                     | t <sub>r</sub> , t <sub>f</sub> | V <sub>M</sub>     | CL          | RL    | t <sub>PHL</sub> [1] | t <sub>PLH</sub> | t <sub>PZH</sub> , t <sub>PHZ</sub> | t <sub>PZL</sub> , t <sub>PLZ</sub> | other    |
|       | $V_{\text{DD}} \text{ or } V_{\text{EE}}$ | $V_{\text{DD}} \text{ or } V_{\text{SS}}$ | ≤ 20 ns                         | 0.5V <sub>DD</sub> | 50 pF       | 10 kΩ | $V_{DD}$ or $V_{EE}$ | V <sub>EE</sub>  | V <sub>EE</sub>                     | V <sub>DD</sub>                     | $V_{EE}$ |

[1] For nYn to nZ propagation delays use V<sub>EE</sub>. For Sn to nYn or nZ propagation delays use V<sub>DD</sub>.

**Product data sheet** 

Dual 4-channel analog multiplexer/demultiplexer

### 11.2 Additional dynamic parameters

### Table 11. Additional dynamic characteristics

 $V_{\text{SS}} = V_{\text{EE}} = 0$  V;  $T_{\text{amb}} = 25$  °C.

| Symbol              | Parameter                 | Conditions                                                                                                                                   | $V_{DD}$ |            | Тур  | Max | Unit |
|---------------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|----------|------------|------|-----|------|
| THD                 | total harmonic distortion | see <u>Figure 17</u> ; $R_L = 10 \text{ k}\Omega$ ; $C_L = 15 \text{ pF}$ ;<br>channel ON; $V_I = 0.5V_{DD}$ (p-p);<br>$f_i = 1 \text{ kHz}$ | 5 V      | [1]        | 0.25 | -   | %    |
|                     |                           |                                                                                                                                              | 10 V     | <u>[1]</u> | 0.04 | -   | %    |
|                     |                           |                                                                                                                                              | 15 V     | <u>[1]</u> | 0.04 | -   | - %  |
| f <sub>(-3dB)</sub> | -3 dB frequency response  | channel ON; V <sub>I</sub> = 0.5V <sub>DD</sub> (p-p)                                                                                        | 5 V      | <u>[1]</u> | 13   | -   | MHz  |
|                     |                           |                                                                                                                                              | 10 V     | <u>[1]</u> | 40   | -   | MHz  |
|                     |                           |                                                                                                                                              | 15 V     | <u>[1]</u> | 70   | -   | MHz  |
| $\alpha_{iso}$      | isolation (OFF-state)     | see Figure 19; $f_i = 1 \text{ MHz}$ ; $R_L = 1 \text{ k}\Omega$ ;<br>$C_L = 5 \text{ pF}$ ; channel OFF;<br>$V_I = 0.5V_{DD} \text{ (p-p)}$ | 10 V     | <u>[1]</u> | -50  | -   | dB   |
| V <sub>ct</sub>     | crosstalk voltage         | digital inputs to switch; see Figure 20;<br>$R_L = 10 \text{ k}\Omega$ ; $C_L = 15 \text{ pF}$ ;<br>E or Sn = V <sub>DD</sub> (square-wave)  | 10 V     |            | 50   | -   | mV   |
| Xtalk               | crosstalk                 | between switches; see Figure 21;<br>$f_i = 1 \text{ MHz}; R_L = 1 \text{ k}\Omega;$<br>$V_I = 0.5V_{DD} \text{ (p-p)}$                       | 10 V     | [1]        | -50  | -   | dB   |

[1]  $f_i$  is biased at 0.5 V<sub>DD</sub>; V<sub>I</sub> = 0.5V<sub>DD</sub> (p-p).

### Table 12.Dynamic power dissipation PD

 $P_D$  can be calculated from the formulas shown;  $V_{EE} = V_{SS} = 0$  V;  $t_r = t_f \le 20$  ns;  $T_{amb} = 25$  °C.

| Symbol | Parameter                    | V <sub>DD</sub> | Typical formula for $P_D$ ( $\mu$ W)                                         | where:                                          |
|--------|------------------------------|-----------------|------------------------------------------------------------------------------|-------------------------------------------------|
| PD     | dynamic power<br>dissipation | 5 V             | $P_D = 1300 \times f_i + \Sigma(f_o \times C_L) \times V_DD{}^2$             | $f_i = input frequency in MHz;$                 |
|        |                              | 10 V            | $P_{D} = 6100 \times f_{i} + \Sigma(f_{o} \times C_{L}) \times V_{DD}^{2}$   | f <sub>o</sub> = output frequency in MHz;       |
|        |                              | 15 V            | $P_{D} = 15600 \times f_{i} + \Sigma (f_{o} \times C_{L}) \times V_{DD}^{2}$ | C <sub>L</sub> = output load capacitance in pF; |
|        |                              |                 |                                                                              | V <sub>DD</sub> = supply voltage in V;          |
|        |                              |                 |                                                                              | $\Sigma(C_L \times f_o)$ = sum of the outputs.  |

### 11.2.1 Test circuits



### **NXP Semiconductors**

# **HEF4052B**

### Dual 4-channel analog multiplexer/demultiplexer



### **NXP Semiconductors**

# **HEF4052B**

### Dual 4-channel analog multiplexer/demultiplexer



Dual 4-channel analog multiplexer/demultiplexer

## 12. Package outline



### Fig 22. Package outline SOT38-4 (DIP16)

All information provided in this document is subject to legal disclaimers.

HEF4052B

© NXP Semiconductors N.V. 2014. All rights reserved.

### **Dual 4-channel analog multiplexer/demultiplexer**



### Fig 23. Package outline SOT109-1 (SO16)

| l information pro | ovided in this | document is | subject to lega | al disclaimers |
|-------------------|----------------|-------------|-----------------|----------------|
|                   |                |             |                 |                |

HEF4052B

All

Dual 4-channel analog multiplexer/demultiplexer



### Fig 24. Package outline SOT403-1 (TSSOP16)

All information provided in this document is subject to legal disclaimers.

## **13. Abbreviations**

| Table 13. Abbreviati | ons               |
|----------------------|-------------------|
| Acronym              | Description       |
| DUT                  | Device Under Test |

## 14. Revision history

### Table 14.Revision history

| Document ID      | Release date                   | Data sheet status            | Change notice          | Supersedes       |
|------------------|--------------------------------|------------------------------|------------------------|------------------|
| HEF4052B v.9     | 20140911                       | Product data sheet           | -                      | HEF4052B v.8     |
| Modifications:   | • Figure 20: T                 | est circuit modified         | I                      |                  |
| HEF4052B v.8     | 20111117                       | Product data sheet           | -                      | HEF4052B v.7     |
| Modifications:   | Legal pages                    | s updated.                   | ·                      | ·                |
|                  | <ul> <li>Changes in</li> </ul> | "General description", "Feat | ures and benefits" and | "Applications".  |
| HEF4052B v.7     | 20100326                       | Product data sheet           | -                      | HEF4052B v.6     |
| HEF4052B v.6     | 20100308                       | Product data sheet           | -                      | HEF4052B v.5     |
| HEF4052B v.5     | 20091127                       | Product data sheet           | -                      | HEF4052B v.4     |
| HEF4052B v.4     | 20090924                       | Product data sheet           | -                      | HEF4052B_CNV v.3 |
| HEF4052B_CNV v.3 | 19950101                       | Product specification        | -                      | HEF4052B_CNV v.2 |
| HEF4052B_CNV v.2 | 19950101                       | Product specification        | -                      | -                |

## **15. Legal information**

### 15.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

### 15.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

### 15.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

© NXP Semiconductors N.V. 2014. All rights reserved.

### Dual 4-channel analog multiplexer/demultiplexer

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Non-automotive qualified products** — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

### 15.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

## **16. Contact information**

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

### Dual 4-channel analog multiplexer/demultiplexer

## **17. Contents**

| 1      | General description 1                     |
|--------|-------------------------------------------|
| 2      | Features and benefits 1                   |
| 3      | Applications 1                            |
| 4      | Ordering information 2                    |
| 5      | Functional diagram 2                      |
| 6      | Pinning information 5                     |
| 6.1    | Pinning                                   |
| 6.2    | Pin description 5                         |
| 7      | Functional description 6                  |
| 7.1    | Function table 6                          |
| 8      | Limiting values 6                         |
| 9      | Recommended operating conditions 7        |
| 10     | Static characteristics 7                  |
| 10.1   | Test circuits                             |
| 10.2   | On resistance 9                           |
| 10.2.1 | On resistance waveform and test circuit 9 |
| 11     | Dynamic characteristics 10                |
| 11.1   | Waveforms and test circuit 11             |
| 11.2   | Additional dynamic parameters             |
| 11.2.1 | Test circuits 13                          |
| 12     | Package outline 16                        |
| 13     | Abbreviations 19                          |
| 14     | Revision history 19                       |
| 15     | Legal information 20                      |
| 15.1   | Data sheet status 20                      |
| 15.2   | Definitions 20                            |
| 15.3   | Disclaimers                               |
| 15.4   | Trademarks                                |
| 16     | Contact information 21                    |
| 17     | Contents                                  |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP Semiconductors N.V. 2014.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 11 September 2014 Document identifier: HEF4052B