#### · High noise immunity Schmitt Triggers on Sensor inputs ENABLE 27 F/R 5.5V Reference Supply for external sensors FAULT INDICATOR S3 26 Cycle-by-cycle current sensing HALL · Static, or current limited dynamic, motor braking BC 4 25 S2 SENSORS Output enable delay on speed direction reversal 24 TACHOMETER OUT 5 S1 · Enable input with fault sensing capability ERROR AMP (+) 6 Fault Indicator output 23 BRAKE LS7560N 60°/300° or 120°/240° electrical sensor spacing selection ERROR AMP (-) BRAKE SELECT 22 · Selectable PWM of top and bottom drivers or bottom drivers only · CMOS compatible motor outputs with drive capability ERROR AMP OUT 21 PWM CONTROL · Selectable top driver polarity 20 OSCILLATOR Low power dissipation CURRENT SENSE (+) 10 19 Vв +10V to +18V Power Supply (VDD - Vss) LS7560N, LS7561N (DIP); LS7560N-S, LS7561N-S (SOIC); CURRENT SENSE (-) 11 18 V ss (-V) LS7560N-TS, LS7561N-TS (TSSOP) - See Figure 1 -OUT 6 12 OUT 1 17 Note: LS7560N/LS7561N are backward compatible with LS7560/LS7561 OUT 5 13 16 OUT 2 OUT 4 14 OUT 3 15

#### GENERAL DESCRIPTION

The LS7560N/LS7561N are designed to control three or four phase brushless DC motors in a closed or open loop configuration. The IC consists of a decoder which provides proper commutation sequencing, a frequency-to-pulse width converter and error amplifier for closed loop motor speed control, a PWM comparator and sawtooth oscillator for external driver power control and a 6V reference generator for supplying power to motor sensors. Also included is Fault detection and indication, overcurrent sensing, dynamic motor braking, forward/ reverse input, sensor spacing selections and an enable input control. The overcurrent sense condition will disable all output drivers when using the LS7560N and only the bottom drivers when using the LS7561N.

The IC operates from 10V to 18V and provides CMOS compatible outputs for interfacing with external power devices. Operating below 10V will activate a Fault Indication Output and disable all Output Drivers.

#### INPUT/OUTPUT DESCRIPTION: (See Figure 2)

#### SEQUENCE SELECT Input (Pin 1)

A High on this input selects 60°/300° and a Low selects 120°/240° electrical sensor separation. Use of a 300° or 240° motor will cause opposite direction rotation as compared to a 60° or 120° motor.

#### F/R Input (Pin 27)

A High on this input selects Forward direction and a Low selects Reverse direction. The motor drive outputs are disabled for 2 clock cycles at the onset of a direction change.

#### S1, S2, S3 Inputs (Pins 24, 25, 26)

Hall Sensor inputs which are decoded to determine the Motor Commutation Sequence. An invalid input code disables all motor outputs. Inputs have Schmitt Trigger buffers for noise immunity.

#### BRAKE Input (Pin 23)

With the Brake Select input Low, a High on the Brake input forces the Top Drivers to an Off condition and the Bottom Drivers to a PWM On condition. If the Motor is under Closed Loop control, the Loop must be opened and the error amplifier output connected to the Error Amp (-) input. By controlling the voltage at the Error Amp (+) input, the PWM duty cycle is controlled during braking (see Figure 8). This manner of braking prevents the Bottom Motor Drivers from drawing excessive current, a condition which can occur during normal braking, when the Bottom Drivers are turned ON unconditionally. With the Brake Select input High, a High on the Brake input unconditionally causes the Top Drivers to turn Off and the Bottom Drivers to turn On. The Brake function has priority over all other functions.

#### BRAKE SELECT Input (Pin 22)

A Low on this input selects PWM control of braking and a High selects unconditional braking.

#### ENABLE Input (Pin 2)

When the Enable input is above VR/2, all Output Drivers are enabled and when it is below VR/2.2, all Output Drivers are disabled. This input has a nominal hysteresis of 0.05VR, where VR is the internally generated Reference Voltage available on Pin 19. Because the Enable input is level sensitive, it can easily be used to control operation of the IC based on an Analog Fault Condition.

# BRUSHLESS DC MOTOR CONTROLLER

LSI Computer Systems, Inc. 1235 Walt Whitman Road, Melville, NY 11747 (631) 271-0400 FAX (631) 271-0405

### **FEATURES**

- · Open loop motor control
- · Tachometer output for closed loop motor control

LSI/CSI

- · Error Amplifier and PWM Speed Comparator with full accessibility



April 2012



FIGURE 1. PIN CONNECTION DIAGRAM TOP VIEW

#### OSCILLATOR (Pin 9)

An external RC network is connected to this input to set the frequency of the Sawtooth Schmitt Trigger Oscillator. The Sawtooth is applied to the PWM Comparator along with the output of the Error Amplifier. The output of the PWM Comparator is a Pulse Width Modulated Signal which is used to vary the effective drive to the motor and, hence, the motor speed.

#### **OVERCURRENT SENSE** (Pins 10, 11)

The input to Pin 10 comes from the high side of a fractional ohm current sensing resistor. The voltage at this input is compared to an internal 100mV Reference. When the voltage exceeds the 100mV Reference, an Overcurrent Condition exists and the Output Drivers are switched Off until the end of the sawtooth oscillator ramp-up. When the sawtooth switches low, the Overcurrent Condition is sampled, and if it no longer exists, the Output Drivers are switched On again. Otherwise, the Output Drivers remain Off until the end of the next sawtooth. The input to Pin 11 comes from the low side (Gnd) of the current sensing resistor and connects to the low side of the internal 100mV Reference.

#### PWM CONTROL Input (Pin 21)

A High on this input causes only the Bottom Drivers to be Pulse Width Modulated. A Low on this input causes both Top and Bottom Drivers to have PWM.

#### TACHOMETER Output (Pin 5)

The output of the Frequency To Pulse Width Converter is tied to this pin. The Converter uses the three Sensor Inputs and external RC Network to generate a variable frequency output with a fixed positive pulse width.

#### RC Input (Pin 4)

The external RC network connected to this input programs the positive pulse width of the Frequency to Pulse Width Converter.

Vss (Pin 18) Supply Voltage negative terminal.

#### ERROR AMPLIFIER Inputs (Pins 6, 7) Output (Pin 8)

For closed loop control, the Tachometer Output is applied through a resistor to the negative input of the Error Amplifier on Pin 7. A speed control potentiometer is connected to the positive input of the Error Amplifier on Pin 6. A parallel RC Network is connected between the Output of the Error Amplifier on Pin 8 and Pin 7. The Amplifier, configured this way, enables the variable pulse width to be converted to a DC voltage which is used to control the motor speed. The potentiometer is used to set the desired motor speed. For open loop control, configure the Error Amplifier as a voltage follower by connecting Pin 7 directly to Pin 8 and do not connect the Tachometer Output signal to the Error Amplifier.

#### TOP DRIVER POLARITY SELECT Input (Pin 20)

A High on this input selects a High Polarity to enable the Top Output Motor Drivers and a Low selects a Low Polarity to enable the Top Output Motor Drivers.

#### **OUTPUT DRIVERS** (Pins 12, 13, 14, 15, 16, 17)

Each Driver Output provides a CMOS compatible signal for driving Buffers/Power Transistors. The Outputs are capable of sinking/sourcing 25mA with a 1.5V drop across the IC, at VDD = 12V.

#### FAULT INDICATOR Output (Pin 3)

Open drain output to provide sinking current for driving an external device, such as a LED, through an emitter follower (see Figure 3) to indicate a malfunction condition. The output occurs under any of the following conditions:

- 1) Overcurrent Sense condition
- 2) Enable Input below VR / 2.2
- 3) Invalid Sensor code
- 4) Chip power supply less than 9V
- 5) VR Output less than 4.1V

#### VR Output (Pin 19)

6V Reference Voltage Output that can supply 20mA of current at VDD = 12V for powering input Sensors.

VDD (Pin 28) Supply Voltage positive terminal.

| MAXIMUM RATINGS (Vo        | Itages referenced to Vs | s)              |      |
|----------------------------|-------------------------|-----------------|------|
|                            | SYMBOL                  | VALUE           | UNIT |
| Power Supply Voltage       | VDD                     | 20              | V    |
| Voltage at any input       | VIN                     | Vss - 0.5 to VR | V    |
| Operating Temperature      | ТА                      | -25 to +85      | °C   |
| Storage Temperature        | Тѕтс                    | -65 to +150     | °C   |
| Output Drive Sink/Source C | urrent lo               | 75              | mA   |
| VR Output Source Current   | IR                      | 30              | mA   |

#### **ELECTRICAL CHARACTERISTICS**

VDD = 12V, RT = 47k,  $CT = 0.001\mu$ F, RS = 10k,  $CS = 0.01\mu$ F, RF = 5.6k (See Figure 3)  $TA = 25^{\circ}$ C, unless otherwise specified

| PARAMETER<br>Reference Voltage<br>Line Regulation<br>VDD = 10V to 18V JBEE = 1.0mA                                                                                                                | SYMBOL<br>VR<br>VR                         | <b>MIN</b><br>5.4<br>-                | <b>TYP</b><br>5.9<br>100 | MAX<br>6.35<br>200      | UNIT<br>V<br>mV                 |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|---------------------------------------|--------------------------|-------------------------|---------------------------------|
| Temperature Stability<br>$TA = 0^{\circ}C$ to $70^{\circ}C$<br>$TA = 0^{\circ}C$ to $85^{\circ}C$                                                                                                 | Vr<br>Vr                                   | -<br>-                                | +/- 1.0<br>+/- 1.3       | -                       | %<br>%                          |
| Error Amplifier:<br>Input Offset Voltage<br>Input Current<br>Input Common Mode Voltage Range<br>Open Loop Voltage Gain (RL = 15k )<br>Common Mode Rejection Ratio<br>Power Supply Rejection Ratio | Vio<br>Iin<br>Vicr<br>Avol<br>Cmrr<br>Psrr | -<br>-<br>(0 to VR)<br>70<br>60<br>60 | 5<br>0<br>80<br>-<br>-   | 15<br>10<br>-<br>-<br>- | mV<br>nA<br>V<br>dB<br>dB<br>dB |

| PARAMETER                                    | SYMBOL                | MIN             | ТҮР      | МАХ        | UNIT     |
|----------------------------------------------|-----------------------|-----------------|----------|------------|----------|
| Output High State ( $RL = 15k$ to Ground)    | Vон                   | VR              | -        | -          | V        |
| Output Low State (RL = 15k to VR)            | VOL                   | -               | -        | 1.0        | V        |
| Output Source of Sink Current                | 10                    | -               | -        | 1.0        | mA       |
| Oscillator:                                  |                       |                 |          |            |          |
| Oscillator Frequency                         | Fosc ,                | 21              | 24       | 27         | kHz      |
| Percentage Frequency Change per Volt         | $\underline{F}$ osc/V | -               | 0.4      | 1.0        | %/V      |
| (VDD = 10V  to  18V)                         | F 1                   |                 |          |            |          |
| Sawtooth High Voltage                        | Voece                 | _               | 3.8      | 4.5        | V        |
| Sawtooth I ow Voltage                        | VOSCY                 | 07              | 1.0      | 4.J<br>-   | v        |
| Capacitor Discharge Current                  | ID                    | 0.6             | 1.0      | 2.5        | mA       |
| <b>3</b>                                     |                       |                 | -        | -          |          |
| Logic Inputs:                                |                       |                 |          |            |          |
| Input Threshold Voltage                      | Vih                   | 3.0             | 2.3      | -          | V        |
| (Pins 1, 20, 21, 22, 23, 24, 25, 26, 27)     | VIL                   | -               | 1.8      | 1.4        | V        |
| Brake and Sensor (Pins 23, 24, 25, 26)       |                       |                 |          |            |          |
| High State Input Current (VIN = $4V$ )       | Цн                    | -36             | -27      | -20        | μA       |
| Low State Input Current ( $VIL = 0V$ )       | <br>IIL               | -50             | -40      | -30        | μA       |
| (ii_ iii)                                    |                       |                 |          |            | P        |
| Sequence Select, Top Driver Polarity         |                       |                 |          |            |          |
| Select, PWM Control, Brake Select,           |                       |                 |          |            |          |
| and F/R Select (Pins 1, 20, 21, 22, 27)      | I                     | 10              | 10       | 0          |          |
| High State input Current ( $VIII = 4V$ )     | IIH<br>Iu             | -10             | -12      | -8<br>10   | μΑ       |
| Low State input Current ( $vil = 0v$ )       | IIL                   | -25             | -17      | -10        | $\mu$ A  |
| Enable Input Threshold Voltage (Pin 2)       | Vін                   | 2.1             | 2.8      | 3.2        | V        |
| Hysteresis                                   | Vн                    | 0.2             | 0.3      | 0.4        | V        |
| Enable Input Current                         | lin                   | -               | -        | 10         | nA       |
|                                              |                       |                 |          |            |          |
| Overcurrent Sense Comparator:                | Mut                   | 95              | 100      | 115        | m\/      |
| Input Current                                |                       | -               | -        | 10         | nA       |
|                                              |                       |                 |          |            |          |
| Outputs:                                     |                       |                 |          |            |          |
| Closed Loop Control Section:                 |                       |                 |          |            |          |
| Tachometer Out                               | Maria                 | \/ <b>-</b> 0.0 |          | N/= 0.0    |          |
| Output High Voltage (Isource = 1.5mA)        | VOH                   | VR-0.8          | VR-0.5   | VR-0.3     | V        |
| Pulse Width                                  | TW                    | 0.10            | 105      | 0.40       | V        |
| Capacitor Discharge Current (RC Terminal)    | ID                    | 1.8             | 3        | 7.5        | μs<br>mA |
|                                              |                       | -               | -        | -          |          |
| Output Drivers (Pins 12, 13, 14, 15, 16, 17) |                       |                 |          |            |          |
| Sourcing 25mA                                | Vон                   | 9.5             | 10.5     | 11         | V        |
| Sourcing 50mA                                | Vон                   | 8               | 8.8      | 9.5        | V        |
| Sinking 25mA                                 | VOL                   | 1.0             | 1.30     | 2.0        | V        |
| Sinking SumA<br>Switching Times              |                       | 2.75            | 3.40     | 4.2        | V        |
| $(C_{\rm L} = 250 \rm{nF})$                  | TE                    | 35              | 40<br>50 | 65         | ns       |
| Switching Times                              | TR                    | 100             | 150      | 200        | ns       |
| $C_L = 1000 pF$ )                            | TF                    | 130             | 180      | 230        | ns       |
| Fault Output Voltage (Isink = 2mA)           | VFO                   | -               | -        | 0.5        | V        |
| Fault Off-State Leakage                      | lF                    | -               | 10       | -          | nA       |
| Under Voltage Lockout:                       |                       |                 |          |            |          |
| For VDD                                      | Vuv                   | 7.0             | 8.5      | 10         | V        |
| Hysteresis                                   | Vн                    | 0.45            | 0.65     | 0.85       | v        |
| For VR                                       | VUVR                  | 3.5             | 4.1      | 4.8        | V        |
| Hysteresis                                   | Vн                    | 0.16            | 0.3      | 0.4        | V        |
|                                              |                       |                 |          |            |          |
| Power Supply Current                         |                       |                 | 2.0      | 0 F        | ~^^      |
| יטו = עעי<br>VDI – 12V                       | טעו<br>מח <b>ו</b>    | -               | 2.0      | ∠.⊃<br>∡ ∩ | mA       |
| VDD = 18V                                    | loo                   | -               | 7.0      | 11.0       | mA       |
| · · · ·                                      |                       |                 |          |            |          |

7560N-030906-4





#### FIGURE 3.

The closed loop motor control operation is achieved by applying the Tachometer Output at Pin 5 into the negative terminal of the Error Amplifier (Pin 7) through an R1-C1-R2 integrating network. The R1-C1 network is configured as a feedback circuit around the amplifier. Since the Tachometer Output has a fixed positive pulse width, the average value of the pulse train is directly proportional to the motor speed. The desired speed is selected by applying a voltage at the positive input (Pin 6) of the Error Amplifier. The resultant output voltage of the Error Amplifier is applied to an internal Comparator along with a ramp waveform generated by the RC Network at Pin 9. The PWM signal at the Comparator output is used to drive outputs 1 thru 6 and complete the closed loop. For this configuration, Pin 20, the Top Driver Polarity Select must be tied to Ground.

\*\* Switch used to connect the error amplifier out and (-) input together when Brake Select input is low and Brake is applied. The speed setting selected by R3 also sets the PWM rate during braking.



FIGURE 5. OPEN LOOP CONTROLLER

**FIGURE 5**. In this configuration, the PWM output duty cycle to the motor drivers is directly proportional to the DC voltage applied to Pin 6, since Pins 7 and 8 are tied together.

ENABLE input switching point, the outputs will be turned off.



accurate and reliable. However, LSI Computer Systems, Inc. assumes no responsibilities for inaccuracies, nor for any infringements of patent rights of others which may result from its use.



current during braking can be controlled.

## TABLE 1. OUTPUT COMMUTATION SEQUENCE FOR THREE-PHASE OPERATION

|                                      |                     |                                 | -                  |               |     |    | L5/30 | JIN |                         |                           |                     |                         |                             |                          |       |             |
|--------------------------------------|---------------------|---------------------------------|--------------------|---------------|-----|----|-------|-----|-------------------------|---------------------------|---------------------|-------------------------|-----------------------------|--------------------------|-------|-------------|
| SENS<br>SEPA<br>60°<br><b>S1, S2</b> | RATI<br>, <b>S3</b> | ELEC<br>ION<br>1<br><b>S1</b> , | 20°<br>, <b>S2</b> | 2, <b>S</b> 3 | F/R | EN | BRK   | ocs | T(<br>DI<br><b>01</b> , | op<br>Rivi<br>, <b>o2</b> | ERS<br>2, <b>03</b> | ВС<br>DF<br><b>О4</b> , | DTT(<br>RIVE<br><b>05</b> , | DM<br>:RS<br>, <b>06</b> | FAULT |             |
| 0 0                                  | 0                   | 0                               | 0                  | 1             | 1   | 1  | 0     | 0   | 0                       | 1                         | 1                   | 0                       | 1                           | 0                        | 1     |             |
| 1 0                                  | 0                   | 1                               | 0                  | 1             | 1   | 1  | 0     | 0   | 1                       | 1                         | 0                   | 0                       | 1                           | 0                        | 1     |             |
| 1 1                                  | 0                   | 1                               | 0                  | 0             | 1   | 1  | 0     | 0   | 1                       | 1                         | 0                   | 1                       | 0                           | 0                        | 1     |             |
| 1 1                                  | 1                   | 1                               | 1                  | 0             | 1   | 1  | 0     | 0   | 1                       | 0                         | 1                   | 1                       | 0                           | 0                        | 1     |             |
| 01                                   | 1                   | 0                               | 1                  | 0             | 1   | 1  | 0     | 0   | 1                       | 0                         | 1                   | 0                       | 0                           | 1                        | 1     |             |
| 0 0                                  | 1                   | 0                               | 1                  | 1             | 1   | 1  | 0     | 0   | 0                       | 1                         | 1                   | 0                       | 0                           | 1                        | 1     | EN = ENABLE |
| 01                                   | 0                   | 0                               | 0                  | 0             | х   | х  | 0     | х   | 1                       | 1                         | 1                   | 0                       | 0                           | 0                        | 0     |             |
| 1 0                                  | 1                   | 1                               | 1                  | 1             | х   | х  | 0     | х   | 1                       | 1                         | 1                   | 0                       | 0                           | 0                        | 0     | BAR = DHARE |
| 0 0                                  | 0                   | 0                               | 0                  | 1             | 0   | 1  | 0     | 0   | 1                       | 0                         | 1                   | 1                       | 0                           | 0                        | 1     |             |
| 1 0                                  | 0                   | 1                               | 0                  | 1             | 0   | 1  | 0     | 0   | 1                       | 0                         | 1                   | 0                       | 0                           | 1                        | 1     |             |
| 1 1                                  | 0                   | 1                               | 0                  | 0             | 0   | 1  | 0     | 0   | 0                       | 1                         | 1                   | 0                       | 0                           | 1                        | 1     |             |
| 1 1                                  | 1                   | 1                               | 1                  | 0             | 0   | 1  | 0     | 0   | 0                       | 1                         | 1                   | 0                       | 1                           | 0                        | 1     | SENSE       |
| 0 1                                  | 1                   | 0                               | 1                  | 0             | 0   | 1  | 0     | 0   | 1                       | 1                         | 0                   | 0                       | 1                           | 0                        | 1     |             |
| 0 0                                  | 1                   | 0                               | 1                  | 1             | 0   | 1  | 0     | 0   | 1                       | 1                         | 0                   | 1                       | 0                           | 0                        | 1     |             |
| 0 1                                  | 0                   | 0                               | 0                  | 0             | х   | х  | 0     | х   | 1                       | 1                         | 1                   | 0                       | 0                           | 0                        | 0     |             |
| 1 0                                  | 1                   | 1                               | 1                  | 1             | х   | х  | 0     | х   | 1                       | 1                         | 1                   | 0                       | 0                           | 0                        | 0     |             |
| хх                                   | х                   | х                               | х                  | х             | х   | х  | 1     | х   | 1                       | 1                         | 1                   | 1                       | 1                           | 1                        | 1     |             |
| хх                                   | х                   | х                               | х                  | х             | х   | х  | 0     | 1   | 1                       | 1                         | 1                   | 0                       | 0                           | 0                        | 0     |             |
| хх                                   | х                   | х                               | х                  | х             | х   | 0  | 0     | х   | 1                       | 1                         | 1                   | 0                       | 0                           | 0                        | 0     |             |

**NOTE 1**: This Table assumes the Top Driver Polarity Select (Pin 20) = Logic 0. For Pin 20 = Logic 1, invert the polarity of the top drivers.

**NOTE 2**: For the LS7561N, the Overcurrent Sense = Logic 1 only forces the bottom drivers to a Logic 0. It has no effect on the top driver outputs which are determined by the other inputs as shown in the table.

## TABLE 2. OUTPUT COMMUTATION SEQUENCE FOR FOUR-PHASE OPERATION LS7560N

| SENS<br>SEPA | OR ELECT<br>RATION = | RICAL<br>90° |    |     |     | TOP                     | BC                   | TTON        | 1          |                    |
|--------------|----------------------|--------------|----|-----|-----|-------------------------|----------------------|-------------|------------|--------------------|
| S1           | S2, S3               | F/R          | EN | BRK | ocs | DRIVEF<br><b>01, 03</b> | RS DR<br><b>04</b> , | IVER:<br>06 | S<br>FAULT |                    |
| 0            | 0                    | 1            | 1  | 0   | 0   | 1 0                     | 0                    | 0           | 1          |                    |
| 1            | 0                    | 1            | 1  | 0   | 0   | 01                      | 0                    | 0           | 1          |                    |
| 1            | 1                    | 1            | 1  | 0   | 0   | 0 0                     | 1                    | 0           | 1          |                    |
| 0            | 1                    | 1            | 1  | 0   | 0   | 0 0                     | 0                    | 1           | 1          | <b>DRK</b> = DRAKE |
| 0            | 0                    | 0            | 1  | 0   | 0   | 0 0                     | 1                    | 0           | 1          |                    |
| 1            | 0                    | 0            | 1  | 0   | 0   | 0 0                     | 0                    | 1           | 1          |                    |
| 1            | 1                    | 0            | 1  | 0   | 0   | 1 0                     | 0                    | 0           | 1          |                    |
| 0            | 1                    | 0            | 1  | 0   | 0   | 0 1                     | 0                    | 0           | 1          | SENSE              |
| х            | х                    | х            | х  | 1   | х   | 0 0                     | 1                    | 1           | 1          |                    |
| х            | х                    | х            | х  | 0   | 1   | 0 0                     | 0                    | 0           | 0          |                    |
| x            | x                    | x            | 0  | 0   | x   | 0 0                     | 0                    | 0           | 0          |                    |

**NOTE 1**: Sequence Input (Pin 1) set at a Logic 1.

**NOTE 2**: This Table assumes the Top Driver Polarity Select (Pin 20) = Logic 1. For Pin 20 = Logic 0, invert the polarity of the top drivers.

**NOTE 3**: For the LS7561N, the Overcurrent Sense = Logic 1 only forces the bottom drivers to a Logic 0. It has no effect on the Top Driver Outputs which are determined by the other inputs as shown on the table.