## K9XXG08XXA

INFORMATION IN THIS DOCUMENT IS PROVIDED IN RELATION TO SAMSUNG PRODUCTS, AND IS SUBJECT TO CHANGE WITHOUT NOTICE.

## NOTHING IN THIS DOCUMENT SHALL BE CONSTRUED AS GRANTING ANY LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE,

TO ANY INTELLECTUAL PROPERTY RIGHTS IN SAMSUNG PRODUCTS OR TECHNOLOGY. ALL INFORMATION IN THIS DOCUMENT IS PROVIDED

ON AS "AS IS" BASIS WITHOUT GUARANTEE OR WARRANTY OF ANY KIND.

1. For updates or additional information about Samsung products, contact your nearest Samsung office.
2. Samsung products are not intended for use in life support, critical care, medical, safety equipment, or similar applications where Product failure could result in loss of life or personal or physical harm, or any military or defense application, or any governmental procurement to which special terms or provisions may apply.

* Samsung Electronics reserves the right to change products or specification without notice.


## Document Title

## 512M x 8 Bit / 1G x 8 Bit NAND Flash Memory

## Revision History

| Revision No | History | Draft Date | Remark |
| :--- | :--- | :--- | :--- |
| 0.0 | 1. Initial issue | May. 2nd 2006 | Advance |
| 0.1 | 1. Add 2.7 V part <br> 2. Add note of command set table <br> 3. Add nWP timing guide <br> 4. Endurance 10K $->5 \mathrm{~K}$ | Sep. 25st 2006 | Preliminary |
|  |  |  |  |

The attached data sheets are prepared and approved by SAMSUNG Electronics. SAMSUNG Electronics CO., LTD. reserve the right to change the specifications. SAMSUNG Electronics will evaluate and reply to your requests and questions about device. If you have any questions, please contact the SAMSUNG branch office near your office.

## 512M x 8 Bit / 1G x 8 Bit NAND Flash Memory

## PRODUCT LIST

| Part Number | Vcc Range | Organization | PKG Type |
| :---: | :---: | :---: | :---: |
| K9G4G08B0A | $2.5 \mathrm{~V} \sim 2.9 \mathrm{~V}$ |  | MCP(TBD) |
| K9G4G08U0A-P |  | X8 | TSOP1 |
| K9G4G08U0A-I | $2.7 \mathrm{~V} \sim 3.6 \mathrm{~V}$ |  | 52ULGA |
| K9L8G08U1A-I |  |  |  |

## FEATURES

- Voltage Supply
- 2.7V Device(K9G4G08B0A) : 2.5V ~ 2.9V
- 3.3V Device(K9G4G08U0A) : 2.7V ~ 3.6V
- Organization
- Memory Cell Array : $(512 \mathrm{M}+16 \mathrm{M}) \times 8 \mathrm{bit}$
- Data Register : $(2 \mathrm{~K}+64) \times 8 \mathrm{bit}$
- Automatic Program and Erase
- Page Program : $(2 K+64)$ Byte
- Block Erase : (256K + 8K)Byte
- Page Read Operation
- Page Size : (2K + 64)Byte
- Random Read : 60 $\mu \mathrm{s}($ Max.)
- Serial Access : 30ns(Min.)
- Memory Cell : 2bit / Memory Cell

Fast Write Cycle Time

- Program time : $800 \mu \mathrm{~s}($ Typ.)
- Block Erase Time : 1.5ms(Typ.)
- Command/Address/Data Multiplexed I/O Port
- Hardware Data Protection
- Program/Erase Lockout During Power Transitions
- Reliable CMOS Floating-Gate Technology
- Endurance : 5K Program/Erase Cycles(with 4bit/512byte ECC)
- Data Retention : 10 Years
- Command Register Operation
- Unique ID for Copyright Protection
- Package :
- K9G4G08U0A-PCB0/PIB0 : Pb-FREE PACKAGE

48 - Pin TSOP1( $12 \times 20 / 0.5 \mathrm{~mm}$ pitch)

- K9G4G08U0A-ICB0/IIB0

52 - Pin ULGA ( $12 \times 17$ / 1.00 mm pitch)

- K9L8G08U1A-ICB0/IIB0

52 - Pin ULGA ( $12 \times 17$ / 1.00 mm pitch)

- K9G4G08B0A : MCP(TBD)


## GENERAL DESCRIPTION

Offered in 512Mx8bit, the K9G4G08X0A is a 4G-bit NAND Flash Memory with spare 128M-bit. The device is offered in 2.7 V and 3.3 V Vcc. Its NAND cell provides the most cost-effective solution for the solid state mass storage market. A program operation can be performed in typical $800 \mu$ s on the 2,112 -byte page and an erase operation can be performed in typical 1.5 ms on a (256K+8K)byte block. Data in the data register can be read out at 30ns cycle time per byte. The I/O pins serve as the ports for address and data input/output as well as command input. The on-chip write controller automates all program and erase functions including pulse repetition, where required, and internal verification and margining of data. Even the write-intensive systems can take advantage of the K9G4G08X0A's extended reliability of 5K program/erase cycles by providing ECC(Error Correcting Code) with real time mapping-out algorithm. The K9G4G08X0A is an optimum solution for large nonvolatile storage applications such as solid state file storage and other portable applications requiring non-volatility.

## PIN CONFIGURATION (TSOP1)

K9G4G08U0A-PCB0/PIB0


## PACKAGE DIMENSIONS

48-PIN LEAD/LEAD FREE PLASTIC THIN SMALL OUT-LINE PACKAGE TYPE(I)


PIN CONFIGURATION (ULGA)

K9G4G08U0A-ICB0/IIB0


PACKAGE DIMENSIONS


K9L8G08U1A-ICB0/IIB0


PACKAGE DIMENSIONS


## PIN DESCRIPTION

| Pin Name | Pin Function |
| :---: | :---: |
| 1/O0 ~ 1/O7 | DATA INPUTS/OUTPUTS <br> The I/O pins are used to input command, address and data, and to output data during read operations. The I/ O pins float to high-z when the chip is deselected or when the outputs are disabled. |
| CLE | COMMAND LATCH ENABLE <br> The CLE input controls the activating path for commands sent to the command register. When active high, commands are latched into the command register through the I/O ports on the rising edge of the $\overline{\mathrm{WE}}$ signal. |
| ALE | ADDRESS LATCH ENABLE <br> The ALE input controls the activating path for address to the internal address registers. Addresses are latched on the rising edge of $\overline{\mathrm{WE}}$ with ALE high. |
| $\overline{\mathrm{CE}}$ | CHIP ENABLE <br> The $\overline{\mathrm{CE}}$ input is the device selection control. When the device is in the Busy state, $\overline{\mathrm{CE}}$ high is ignored, and the device does not return to standby mode in program or erase operation. Regarding $\overline{\mathrm{CE}}$ control during read operation, refer to 'Page read' section of Device operation. |
| $\overline{\mathrm{RE}}$ | READ ENABLE <br> The $\overline{\mathrm{RE}}$ input is the serial data-out control, and when active drives the data onto the I/O bus. Data is valid tREA after the falling edge of $\overline{R E}$ which also increments the internal column address counter by one. |
| $\overline{W E}$ | WRITE ENABLE <br> The $\overline{\mathrm{WE}}$ input controls writes to the I/O port. Commands, address and data are latched on the rising edge of the $\overline{\mathrm{WE}}$ pulse. |
| $\overline{W P}$ | WRITE PROTECT <br> The WP pin provides inadvertent write/erase protection during power transitions. The internal high voltage generator is reset when the $\overline{\mathrm{WP}}$ pin is active low. |
| $\mathrm{R} / \overline{\mathrm{B}}$ | READYIBUSY OUTPUT <br> The $R / \bar{B}$ output indicates the status of the device operation. When low, it indicates that a program, erase or random read operation is in process and returns to high state upon completion. It is an open drain output and does not float to high-z condition when the chip is deselected or when outputs are disabled. |
| Vcc | POWER <br> Vcc is the power supply for device. |
| Vss | GROUND |
| N.C | NO CONNECTION <br> Lead is not internally connected. |

NOTE : Connect all Vcc and Vss pins of each device to common power supply outputs.
Do not leave Vcc or Vss disconnected.

Figure 1-1. K9G4G08X0A Functional Block Diagram


Figure 2-1. K9G4G08X0A Array Organization


NOTE : Column Address : Starting Address of the Register.

* L must be set to "Low".
* The device ignores any additional input of address cycles than required.


## Product Introduction

The K9G4G08X0A is a 4,224Mbit(4,429,185,024bit) memory organized as 262,144 rows(pages) by $2,112 \times 8$ columns. Spare 64 columns are located from column address of 2,048~2,111. A 2,112-byte data register is connected to memory cell arrays for accommodating data transfer between the I/O buffers and memory cells during page read and page program operations. The memory array is made up of 32 cells that are serially connected to form a NAND structure. Each of the 32 cells resides in a different page. A block consists of two NAND structured strings. A NAND structure consists of 32 cells. A cell has 2-bit data. Total 1,081,344 NAND cells reside in a block. The program and read operations are executed on a page basis, while the erase operation is executed on a block basis. The memory array consists of 2,048 separately erasable 256 K -byte blocks. It indicates that the bit by bit erase operation is prohibited on the K9G4G08X0A.

The K9G4G08X0A has addresses multiplexed into 8 I/Os. This scheme dramatically reduces pin counts and allows system upgrades to future densities by maintaining consistency in system board design. Command, address and data are all written through I/O's by bringing $\overline{W E}$ to low while $\overline{C E}$ is low. Those are latched on the rising edge of $\overline{W E}$. Command Latch Enable(CLE) and Address Latch Enable(ALE) are used to multiplex command and address respectively, via the I/O pins. Some commands require one bus cycle. For example, Reset Command, Status Read Command, etc require just one cycle bus. Some other commands, like page read and block erase and page program, require two cycles: one cycle for setup and the other cycle for execution. The 528M-byte physical space requires 30 addresses, thereby requiring five cycles for addressing : 2 cycles of column address, 3 cycles of row address, in that order. Page Read and Page Program need the same five address cycles following the required command input. In Block Erase operation, however, only three row address cycles are used. Device operations are selected by writing specific commands into the command register. Table 1 defines the specific commands of the K9G4G08X0A.

Table 1. Command Sets

| Function | 1st Cycle | 2nd Cycle | Acceptable Command during Busy |
| :--- | :---: | :---: | :---: |
| Read | 00 h | 30 h |  |
| Two-Plane Read | $60 \mathrm{~h}---60 \mathrm{~h}$ | 30 h |  |
| Read ID | 90 h | - |  |
| Reset | FFh | - |  |
| Page Program | 80 h | 10 h |  |
| Two-Plane Page Program ${ }^{(2)}$ | $80 \mathrm{~h}---11 \mathrm{~h}$ | $81 \mathrm{~h}----10 \mathrm{~h}$ |  |
| Block Erase | 60 h | D0h |  |
| Two-Plane Block Erase | $60 \mathrm{~h}---60 \mathrm{~h}$ | D0h |  |
| Random Data Input ${ }^{(1)}$ | 85 h | - |  |
| Random Data Output ${ }^{(1)}$ | 05 h | E0h |  |
| Two Plane Random Data Output ${ }^{(3)}$ | $00 \mathrm{~h}---05 \mathrm{~h}$ | E0h |  |
| Read Status 1 | 70 h | - |  |
| Read Status 2 | F1h | - | 0 |

NOTE : 1. Random Data Input/Output can be executed in a page.
2. Any command between 11 h and 81 h is prohibited except $70 \mathrm{~h} / \mathrm{F} 1 \mathrm{~h}$ and FFh .
3. Two-Plane Random Data Output msut be used after Two-Plane Read operation.

[^0]
## ABSOLUTE MAXIMUM RATINGS

| Parameter |  | Symbol | Rating | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Voltage on any pin relative to Vss |  | Vcc | -0.6 to + 4.6 | V |
|  |  | VIN | -0.6 to +4.6 |  |
|  |  | VIIO | -0.6 to Vcc +0.3 (<4.6V) |  |
| Temperature Under Bias | K9XXG08XXA-XCB0 | Tbias | -10 to +125 | C |
|  | K9XXG08XXA-XIB0 |  | -40 to +125 |  |
| Storage Temperature | K9XXG08XXA-XCB0 | Tstg | -65 to +150 | C |
|  | K9XXG08XXA-XIB0 |  |  |  |
| Short Circuit Current |  | Ios | 5 | mA |

NOTE :

1. Minimum DC voltage is -0.6 V on input/output pins. During transitions, this level may undershoot to -2.0 V for periods $<30 \mathrm{~ns}$ Maximum DC voltage on input/output pins is Vcc+0.3V which, during transitions, may overshoot to Vcc+2.0V for periods <20ns.
2. Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to the conditions as detailed in he operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
RECOMMENDED OPERATING CONDITIONS
(Voltage reference to GND, K9XXG08XXA-XCB0 :TA=0 to 70 C, K9XXG08XXA-XIB0:TA=-40 to 85 C)

| Parameter | Symbol | K9G4G08B0A(2.7V) |  |  | K9G4G08U0A(3.3V) |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ. | Max | Min | Typ. | Max |  |
| Supply Voltage | Vcc | 2.5 | 2.7 | 2.9 | 2.7 | 3.3 | 3.6 | V |
| Supply Voltage | Vss | 0 | 0 | 0 | 0 | 0 | 0 | V |

DC AND OPERATING CHARACTERISTICS(Recommended operating conditions otherwise noted.)

| Parameter |  | Symbol | Test Conditions | K9G4G08X0A |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 2.7V |  | 3.3 V |  |  |  |
|  |  | Min |  | Typ | Max | Min | Typ | Max |  |
| Operating Current | Page Read with Serial Access |  | Icc1 | $\begin{aligned} & \mathrm{tRC}=50 \mathrm{~ns}, \overline{\mathrm{CE}}=\mathrm{V} \mathrm{~L} \\ & \text { lout }=0 \mathrm{~mA} \end{aligned}$ | - | 15 | 30 | - | 15 | 30 | mA |
|  | Program |  | Icc2 | - | - | 15 | 30 | - | 15 | 30 |  |
|  | Erase | Icc3 | - | - | 15 | 30 | - | 15 | 30 |  |  |
| Stand-by Current(TTL) |  | Isb1 | $\overline{\mathrm{CE}}=\mathrm{VIH}, \overline{\mathrm{WP}}=\overline{\mathrm{PRE}}=0 \mathrm{~V} / \mathrm{Vcc}$ | - | - | 1 | - | - | 1 |  |  |
| Stand-by Current(CMOS) |  | Isb2 | $\begin{aligned} & \overline{\mathrm{CE}}=\mathrm{Vcc}-0.2, \\ & \overline{\mathrm{WP}}=\overline{\mathrm{PRE}}=0 \mathrm{~V} / \mathrm{Vcc} \end{aligned}$ | - | 10 | 50 | - | 10 | 50 | $\mu \mathrm{A}$ |  |
| Input Leakag | ge Current | ILI | $\mathrm{V} \mathrm{N}=0$ to $\mathrm{Vcc}(\max )$ | - | - | $\pm 10$ | - | - | $\pm 10$ |  |  |
| Output Leak | kage Current | ILO | Vout=0 to Vcc(max) | - | - | $\pm 10$ | - | - | $\pm 10$ |  |  |
| Input High Voltage |  | VIH* | - | $\begin{aligned} & \hline \text { Vcc } \\ & -0.4 \end{aligned}$ | - | $\begin{aligned} & \hline \mathrm{Vcc} \\ & +0.3 \end{aligned}$ | 2.0 | - | $\begin{aligned} & \hline \mathrm{Vcc} \\ & +0.3 \end{aligned}$ | V |  |
| Input Low Voltage, All inputs |  | V ${ }^{*}$ | - | -0.3 | - | 0.5 | -0.3 | - | 0.8 |  |  |
| Output High Voltage Level |  | VOH | K9G4G08B0A : Іон $=-100 \mu \mathrm{~A}$ K9G4G08U0A : Іон $=-400 \mu \mathrm{~A}$ | $\begin{aligned} & \mathrm{Vcc} \\ & -0.4 \end{aligned}$ | - | - | 2.4 | - | - |  |  |
| Output Low | Voltage Level | Vol | $\begin{aligned} & \text { K9G4G08B0A : } \mathrm{IoL}=100 \mathrm{uA} \\ & \text { K9G4G08U0A : } \mathrm{IoL}=2.1 \mathrm{~mA} \end{aligned}$ | - | - | 0.4 | - | - | 0.4 |  |  |
| Output Low | Current(R/B) | $\operatorname{loL}(\mathrm{R} / \overline{\mathrm{B}})$ | $\begin{aligned} & \text { K9G4G08B0A :Vol=0.1V } \\ & \text { K9G4G08U0A :Vol }=0.4 \mathrm{~V} \end{aligned}$ | 3 | 4 | - | 8 | 10 | - | mA |  |

NOTE :

1. VIL can undershoot to -0.4 V and VIH can overshoot to $\mathrm{VCC}+0.4 \mathrm{~V}$ for durations of 20 ns or less.
2. Typical value is measured at $\mathrm{Vcc}=2.7 \mathrm{~V} / 3.3 \mathrm{~V}, \mathrm{TA}=25 \mathrm{C}$. Not $100 \%$ tested.
3. The typical value of the K9L8G08U1A's IsB2 is $20 \mu \mathrm{~A}$ and the maximum value is $100 \mu \mathrm{~A}$.

## VALID BLOCK

| Parameter | Symbol | Min | Typ. | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| K9G4G08X0A | NvB | 1,998 | - | 2,048 | Blocks |
| K9L8G08U1A* | NvB | 3,996 | - | 4,096 | Blocks |

NOTE :

1. The device may include initial invalid blocks when first shipped. Additional invalid blocks may develop while being used. The number of valid blocks is presented wi h both cases of invalid blocks considered. Invalid blocks are defined as blocks that contain one or more bad bits. Do not erase or program factory-marked bad blocks. Refer to the attached technical notes for appropriate management of initial invalid blocks.
2. The 1st block, which is placed on 00h block address, is guaranteed to be a valid block at the time of shipment.
3. The number of valid block is on the basis of single plane operations, and this may be decreased with two plane operations.
*: Each K9G4G08U0A chip in the K9L8G08U1A has Maximun 50 invalid blocks.

## AC TEST CONDITION

(K9XXG08XXA-XCB0 :TA=0 to 70 C, K9XXG08XXA-XIB0:TA $=-40$ to 85 C ,
K9XXG08BXA: Vcc=2.5V~2.9V, K9XXG08UXA: Vcc=2.7V $\sim 3.6 \mathrm{~V}$ unless otherwise)

| Parameter | K9G4G08B0A | K9XXG08UXA |
| :--- | :---: | :---: |
| Input Pulse Levels | 0V to Vcc | 0V to Vcc |
| Input Rise and Fall Times | 5 ns | 5 ns |
| Input and Output Timing Levels | $\mathrm{Vcc} / 2$ | $\mathrm{Vcc} / 2$ |
| Output Load | 1 TTL GATE and CL=30pF | 1 TTL GATE and CL=50pF |

CAPACITANCE $\left(\mathrm{TA}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{Vcc}=2.7 \mathrm{~V} / 3.3 \mathrm{~V}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| Item | Symbol | Test Condition | Min | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Input/Output Capacitance | CI/O | VIL=OV | - | 10 | pF |
| Input Capacitance | CIN | VIN=0V | - | 10 | pF |

NOTE : Capacitance is periodically sampled and not $100 \%$ tested.

## MODE SELECTION

| CLE | ALE | $\overline{C E}$ | $\overline{\text { WE }}$ | $\overline{\mathrm{RE}}$ | $\overline{W P}$ | Mode |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| H | L | L | $\square$ - | H | X | Read Mode ${ }^{\text {Command Input }}$ |
| L | H | L | $\square$ - | H | X | Address Input(5clock) |
| H | L | L | $\square$ | H | H | Command Input |
| L | H | L | $\square$ | H | H | Address Input(5clock) |
| L | L | L | $\square$ - | H | H | Data Input |
| L | L | L | H | $\downarrow$ | X | Data Output |
| X | X | X | X | H | X | During Read(Busy) |
| X | X | X | X | X | H | During Program(Busy) |
| X | X | X | $X$ | X | H | During Erase(Busy) |
| X | $X^{(1)}$ | X | X | X | L | Write Protect |
| X | X | H | X | X | 0V/Vcc ${ }^{(2)}$ | Stand-by |

NOTE : 1. X can be Vil or Vir.
2. $\overline{\mathrm{WP}}$ should be biased to CMOS high or CMOS low for standby.

## Program / Erase Characteristics

| Parameter | Symbol | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Program Time | tPROG | - | 0.8 | 3 | ms |
| Dummy Busy Time for Multi Plane Program | tDBSY |  | 0.5 | 1 | $\mu \mathrm{~s}$ |
| Number of Partial Program Cycles in the Same Page | Nop | - | - | 1 | cycle |
| Block Erase Time | tBERS | - | 1.5 | 10 | ms |

NOTE

1. Typical value is measured at $\mathrm{Vcc}=3.3 \mathrm{~V}, \mathrm{TA}=25 \mathrm{C}$. Not $100 \%$ tested.
2. Typical Program time is defined as the time within which more than $50 \%$ of the whole pages are programmed at 3.3 V Vcc and 25 C temperature.
3. Within a same block, program time(tPROG) of page group $A$ is faster than that of page group $B$. Typical tPROG is the average program time of the page group $A$ and $B$ (Table 2).

Page Group A: Page 0, 1, 2, 3, 6, 7, 10, 11, ... , 110, 111, 114, 115, 118, 119, 122, 123
Page Group B: Page 4, 5, 8, 9, 12, 13, 16, 17, ... $, 116,117,120,121,124,125,126,127$

## AC Timing Characteristics for Command / Address / Data Input

| Parameter | Symbol | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| CLE Setup Time | tCLS ${ }^{(1)}$ | 15 | - | ns |
| CLE Hold Time | tCLH | 5 | - | ns |
| $\overline{\text { CE }}$ Setup Time | tcs $^{(1)}$ | 20 | - | ns |
| $\overline{\mathrm{CE}}$ Hold Time | tch | 5 | - | ns |
| $\overline{\text { WE Pulse Width }}$ | twp | 15 | - | ns |
| ALE Setup Time | tals ${ }^{(1)}$ | 15 | - | ns |
| ALE Hold Time | taLH | 5 | - | ns |
| Data Setup Time | tDS ${ }^{(1)}$ | 15 | - | ns |
| Data Hold Time | tDH | 5 | - | ns |
| Write Cycle Time | twc | 30 | - | ns |
| $\overline{\text { WE }}$ High Hold Time | twh | 10 | - | ns |
| Address to Data Loading Time | tADL ${ }^{(2)}$ | $100{ }^{(2)}$ |  | ns |

NOTES: 1. The transition of the corresponding control pins must occur only once while $\overline{\mathrm{WE}}$ is held low.
2. tADL is the time from the $\overline{W E}$ rising edge of final address cycle to the $\overline{W E}$ rising edge of first data cycle.

## AC Characteristics for Operation

| Parameter | Symbol | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Data Transfer from Cell to Register | tR | - | 60 | $\mu \mathrm{s}$ |
| ALE to $\overline{\mathrm{RE}}$ Delay | tAR | 10 | - | ns |
| CLE to $\overline{\mathrm{RE}}$ Delay | tCLR | 10 | - | ns |
| Ready to $\overline{\mathrm{RE}}$ Low | tRR | 20 | - | ns |
| $\overline{\mathrm{RE}}$ Pulse Width | tRP | 15 | - | ns |
| $\overline{\text { WE High to Busy }}$ | twB | - | 100 | ns |
| Read Cycle Time | trc | 30 | - | ns |
| $\overline{\mathrm{RE}}$ Access Time | trea | - | 20 | ns |
| $\overline{\mathrm{CE}}$ Access Time | tcea | - | 25 | ns |
| $\overline{\mathrm{RE}}$ High to Output Hi-Z | tRHZ | - | 100 | ns |
| $\overline{\mathrm{CE}}$ High to Output Hi-Z | tchz | - | 30 | ns |
| $\overline{\mathrm{CE}}$ High to ALE or CLE Don't Care | tCSD | 10 | - | ns |
| $\overline{\mathrm{RE}}$ High to Output Hold | tRHOH | 15 | - | ns |
| $\overline{\mathrm{RE}}$ Low to Output Hold | trLoh | 5 | - | ns |
| $\overline{\mathrm{CE}}$ High to Output Hold | tcor | 15 | - | ns |
| $\overline{\mathrm{RE}}$ High Hold Time | tren | 10 | - | ns |
| Output Hi-Z to $\overline{\mathrm{RE}}$ Low | tIR | 0 | - | ns |
| $\overline{\mathrm{RE}}$ High to $\overline{\mathrm{WE}}$ Low | tRHW | 100 | - | ns |
| $\overline{\text { WE High to } \overline{\mathrm{RE}} \text { Low }}$ | twhr | 60 | - | ns |
| Device Resetting Time(Read/Program/Erase) | tRST | - | 5/10/500 ${ }^{(1)}$ | $\mu \mathrm{S}$ |

NOTE: 1. If reset command(FFh) is written at Ready state, the device goes into Busy for maximum $5 \mu$.

## NAND Flash Technical Notes

## Initial Invalid Block(s)

Initial invalid blocks are defined as blocks that contain one or more initial invalid bits whose reliability is not guaranteed by Samsung. The information regarding the initial invalid block(s) is called the initial invalid block information. Devices with initial invalid block(s) have the same quality level as devices with all valid blocks and have the same AC and DC characteristics. An initial invalid block(s) does not affect the performance of valid block(s) because it is isolated from the bit line and the common source line by a select transistor. The system design must be able to mask out the initial invalid block(s) via address mapping. The 1st block, which is placed on 00h block address, is guaranteed to be a valid block at the time of shipment.

## Identifying Initial Invalid Block(s)

All device locations are erased(FFh) except locations where the initial invalid block(s) information is written prior to shipping. The initial invalid block(s) status is defined by the 1st byte in the spare area. Samsung makes sure that the last page of every initial invalid block has non-FFh data at the column address of 2,048 . The initial invalid block information is also erasable in most cases, and it is imposs ble to recover the information once it has been erased. Therefore, the system must be able to recognize the initial invalid block(s) based on the initial invalid block information and create the initial invalid block table via the following suggested flow chart(Figure 3). Any intentional erasure of the initial invalid block information is prohibited.


Figure 3. Flow chart to create initial invalid block table.

NAND Flash Technical Notes (Continued)
Error in write or read operation
Within its life time, additional invalid blocks may develop with NAND Flash memory. Refer to the qualification report for the actual data. Block replacement should be done upon erase or program error.

| Failure Mode |  | Detection and Countermeasure sequence |
| :--- | :--- | :--- |
| Write | Erase Failure | Status Read after Erase --> Block Replacement |
|  | Program Failure | Status Read after Program --> Block Replacement |
| Read | Up to Four Bit Failure | Verify ECC -> ECC Correction |

ECC $\quad \begin{aligned} & \text { : Error Correcting Code --> RS Code etc. } \\ & \text { Example) 4bit correction / 512-byte }\end{aligned}$

## Program Flow Chart


: If program operation results in an error, map out the block including the page in error and copy the target data to another block.

NAND Flash Technical Notes (Continued)

Erase Flow Chart


Read Flow Chart

: If erase operation results in an error, map out the failing block and replace it with another block.

## Block Replacement



* Step1

When an error happens in the nth page of the Block 'A' during erase or program operation

* Step2

Copy the data in the 1st $\sim(n-1)$ th page to the same location of another free block. (Block 'B')

* Step3

Then, copy the nth page data of the Block 'A' in the buffer memory to the nth page of the Block 'B'.

* Step4

Do not erase or program to Block 'A' by creating an 'invalid block' table or other appropriate scheme

## NAND Flash Technical Notes (Continued)

Addressing for program operation
Within a block, the pages must be programmed consecutively from the LSB (least significant bit) page of the block to MSB (most significant bit) page of the block. Random page address programming is prohibited. In this case, the definition of LSB page is the LSB among the pages to be programmed. Therefore, LSB page doesn't need to be page 0.


## System Interface Using $\overline{\mathrm{CE}}$ don't-care.

For an easier system interface, $\overline{\mathrm{CE}}$ may be inactive during the data-loading or serial access as shown below. The internal 2,112 byte data registers are utilized as separate buffers for this operation and the system design gets more flex ble. In addition, for voice or audio applications which use slow cycle time on the order of $\mu$-seconds, de-activating $\overline{\overline{C E}}$ during the data-loading and serial access would provide significant savings in power consumption.

Figure 4. Program Operation with $\overline{\mathrm{CE}}$ don't-care.


NOTE

| Device | I/O | DATA | ADDRESS |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | I/Ox | Data In/Out | Col. Add1 | Col. Add2 | Row Add1 | Row Add2 | Row Add3 |
| K9G4G08XOA | I/O $0 \sim$ I/O 7 | $\sim 2,112$ byte | A0~A7 | A8 $\sim$ A11 | A12~A19 | A20~A27 | A28~A29 |

Command Latch Cycle


Address Latch Cycle


Input Data Latch Cycle


* Serial Access Cycle after Read(CLE=L, $\overline{\mathrm{WE}}=\mathrm{H}, \mathrm{ALE}=\mathrm{L})$


NOTES : 1. Transition is measured at $\pm 200 \mathrm{mV}$ from steady state voltage with load.
This parameter is sampled and not $100 \%$ tested.
2. tRHOH starts to be valid when frequency is lower than 20 MHz .

Serial Access Cycle after Read(EDO Type, CLE=L, $\overline{\mathrm{WE}}=\mathrm{H}, \mathrm{ALE}=\mathrm{L}$ )


Status Read Cycle


Read Operation


Read Operation(Intercepted by $\overline{\mathrm{CE}}$ )

Random Data Output In a Page


## Page Program Operation



NOTES : tADL is the time from the $\overline{\mathrm{WE}}$ rising edge of final address cycle to the $\overline{\mathrm{WE}}$ rising edge of first data cycle.
Page Program Operation with Random Data Input

NOTES : tADL is the time from the $\overline{\mathrm{WE}}$ rising edge of final address cycle to the $\overline{\mathrm{WE}}$ rising edge of first data cycle.
岂
|ய

Block Erase Operation

Two-Plane Read Operation with Two-Plane Random Data Out


Two-Plane Page Program Operation

Ex.) Two-Plane Page Program

Note: Any command between 11 h and 81 h is proh bited except $70 \mathrm{~h} / \mathrm{F} 1 \mathrm{~h}$ and FFh.
Two-Plane Block Erase Operation

Ex.) Address Restriction for Two-Plane Block Erase Operation


## Read ID Operation



| Device | Device Code(2nd Cycle) | 3rd Cycle | 4th Cycle | 5th Cycle |
| :---: | :---: | :---: | :---: | :---: |
| K9G4G08B0A | DCh | 14 h | 25 h | 54 h |
| K9G4G08U0A | DCh | 14 h | 25 h | 54 h |
| K9L8G08U1A | Same as each K9G4G08U0A in it |  |  |  |

## ID Definition Table

90 ID : Access command $=90 \mathrm{H}$

|  | Description |
| :--- | :--- |
| $1^{\text {st }}$ Byte | Maker Code |
| $2^{\text {nd }}$ Byte | Device Code |
| $3^{\text {rd }}$ Byte | Internal Chip Number, Cell Type, Number of Simultaneously Programed Pages, etc |
| $4^{\text {th }}$ Byte | Page Size, Block Size, Redundant Area Size, Organization, Serial Access Minimum |
| $5^{\text {th }}$ Byte | Plane Number, Plane Size |

## 3rd ID Data

|  | Description | I/07 | I/O6 | I/O5 | I/O4 | I/O3 | I/O2 | I/O1 | I/OO |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Internal Chip Number | $\begin{aligned} & 1 \\ & 2 \\ & 4 \\ & 8 \end{aligned}$ |  |  |  |  |  |  |  | $\begin{aligned} & 0 \\ & 1 \\ & 0 \\ & 1 \end{aligned}$ |
| Cell Type | 2 Level Cell <br> 4 Level Cell <br> 8 Level Cell <br> 16 Level Cell |  |  |  |  | $\begin{aligned} & 0 \\ & 0 \\ & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 1 \\ & 0 \\ & 1 \end{aligned}$ |  |  |
| Number of Simultaneously Programmed Pages | $\begin{aligned} & 1 \\ & 2 \\ & 4 \\ & 8 \end{aligned}$ |  |  |  | $\begin{aligned} & 0 \\ & 1 \\ & 0 \\ & 1 \end{aligned}$ |  |  |  |  |
| Interleave Program Between multiple chips | Not Support Support |  | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ |  |  |  |  |  |  |
| Cache Program | Not Support Support | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ |  |  |  |  |  |  |  |

## 4th ID Data

|  | Description | I/O7 | I/O6 | I/O5 I/O4 | I/O3 | I/O2 | 1/O1 1/00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Page Size (w/o redundant area ) | $\begin{aligned} & 1 \mathrm{~KB} \\ & 2 \mathrm{~KB} \\ & 4 \mathrm{~KB} \\ & 8 \mathrm{~KB} \end{aligned}$ |  |  |  |  |  | $\begin{array}{ll} \hline 0 & 0 \\ 0 & 1 \\ 1 & 0 \\ 1 & 1 \end{array}$ |
| Block Size (w/o redundant area ) | $\begin{aligned} & 64 \mathrm{~KB} \\ & 128 \mathrm{~KB} \\ & 256 \mathrm{~KB} \\ & 512 \mathrm{~KB} \end{aligned}$ |  |  | $\begin{array}{ll} \hline 0 & 0 \\ 0 & 1 \\ 1 & 0 \\ 1 & 1 \end{array}$ |  |  |  |
| Redundant Area Size ( byte/512byte) | $\begin{aligned} & 8 \\ & 16 \end{aligned}$ |  |  |  |  | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ |  |
| Organization | $\begin{aligned} & \text { x8 } \\ & \text { x16 } \end{aligned}$ |  | $0$ |  |  |  |  |
| Serial Access Minimum | 50ns/30ns 25ns Reserved Reserved | $\begin{aligned} & 0 \\ & 1 \\ & 0 \\ & 1 \end{aligned}$ |  |  | $\begin{aligned} & 0 \\ & 0 \\ & 1 \\ & 1 \end{aligned}$ |  |  |

5th ID Data

|  | Description | I/07 | I/O6 I/O5 | I/O4 | 1/03 1/O2 | I/O1 | I/O0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Plane Number | $\begin{aligned} & 1 \\ & 2 \\ & 4 \\ & 8 \end{aligned}$ |  |  |  | $\begin{array}{ll} 0 & 0 \\ 0 & 1 \\ 1 & 0 \\ 1 & 1 \end{array}$ |  |  |
| Plane Size (w/o redundant Area) | $\begin{aligned} & 64 \mathrm{Mb} \\ & 128 \mathrm{Mb} \\ & 256 \mathrm{Mb} \\ & 512 \mathrm{Mb} \\ & 1 \mathrm{~Gb} \\ & 2 \mathrm{~Gb} \\ & 4 \mathrm{~Gb} \\ & 8 \mathrm{~Gb} \end{aligned}$ |  | 0 0 <br> 0 0 <br> 0 1 <br> 0 1 <br> 1 0 <br> 1 0 <br> 1 1 <br> 1 1 | $\begin{aligned} & 0 \\ & 1 \\ & 0 \\ & 1 \\ & 0 \\ & 1 \\ & 0 \\ & 1 \end{aligned}$ |  |  |  |
| Reserved |  | 0 |  |  |  | 0 | 0 |

## Device Operation

## PAGE READ

Page read is initiated by writing 00h-30h to the command register along with five address cycles. After initial power up, 00h command is latched. Therefore only five address cycles and 30 h command initiates that operation after initial power up. The 2,112 bytes of data within the selected page are transferred to the data registers in less than $60 \mu \mathrm{~s}(\mathrm{tR})$. The system controller can detect the completion of this data transfer $(t \mathrm{R})$ by analyzing the output of $\mathrm{R} / \overline{\mathrm{B}}$ pin. Once the data in a page is loaded into the data registers, they may be read out in 30 ns cycle time by sequentially pulsing $\overline{\mathrm{RE}}$. The repetitive high to low transitions of the $\overline{\mathrm{RE}}$ clock make the device output the data starting from the selected column address up to the last column address.
The device may output random data in a page instead of the consecutive sequential data by writing random data output command. The column address of next data, which is going to be out, may be changed to the address which follows random data output command. Random data output can be operated multiple times regardless of how many times it is done in a page.

Figure 6. Read Operation


Figure 7. Random Data Output In a Page


## PAGE PROGRAM

The device is programmed basically on a page basis, and the number of consecutive partial page programming operation within the same page without an intervening erase operation must not exceed 1 time for the page. The addressing should be done in sequential order in a block. A page program cycle consists of a serial data loading period in which up to 2,112 bytes of data may be loaded into the data register, followed by a non-volatile programming period where the loaded data is programmed into the appropriate cell. The serial data loading period begins by inputting the Serial Data Input command(80h), followed by the five cycle address inputs and then serial data loading. The data other than those to be programmed do not need to be loaded. The device supports random data input in a page. The column address for the next data, which will be entered, may be changed to the address which follows random data input command(85h). Random data input may be operated multiple times regardless of how many times it is done in a page. The Page Program confirm command(10h) initiates the programming process. Writing 10h alone without previously entering the serial data will not initiate the programming process. The internal write state controller automatically executes the algorithms and timings necessary for program and verify, thereby freeing the system controller for other tasks. Once the program process starts, the Read Status Register command may be entered to read the status register. The system controller can detect the completion of a program cycle by monitoring the R/B output, or the Status bit(I/O6) of the Status Register. Only the Read Status command and Reset command are valid while programming is in progress. When the Page Program is complete, the Write Status Bit(I/O 0 ) may be checked(Figure 8). The internal write verify detects only errors for "1"s that are not successfully programmed to "0"s. The command register remains in Read Status command mode until another valid command is written to the command register.

Figure 8. Program \& Read Status Operation


Figure 9. Random Data Input In a Page


Table 2. Paired Page Address Information

| Paired Page Address |  | Paired Page Address |  |
| :---: | :---: | :---: | :---: |
| 00h | 04h | 01h | 05h |
| 02h | 08h | 03h | 09h |
| 06h | 0Ch | 07h | ODh |
| OAh | 10h | 0Bh | 11h |
| OEh | 14h | OFh | 15h |
| 12h | 18h | 13h | 19h |
| 16h | 1Ch | 17h | 1Dh |
| 1Ah | 20h | 1Bh | 21h |
| 1Eh | 24h | 1Fh | 25h |
| 22h | 28h | 23h | 29h |
| 26h | 2Ch | 27h | 2Dh |
| 2Ah | 30h | 2Bh | 31h |
| 2Eh | 34h | 2Fh | 35h |
| 32h | 38h | 33h | 39h |
| 36h | 3Ch | 37h | 3Dh |
| 3Ah | 40h | 3Bh | 41h |
| 3Eh | 44h | 3Fh | 45h |
| 42h | 48h | 43h | 49h |
| 46h | 4Ch | 47h | 4Dh |
| 4Ah | 50h | 4Bh | 51h |
| 4Eh | 54h | 4Fh | 55h |
| 52h | 58h | 53h | 59h |
| 56h | 5Ch | 57h | 5Dh |
| 5Ah | 60h | 5Bh | 61h |
| 5Eh | 64h | 5Fh | 65h |
| 62h | 68h | 63h | 69h |
| 66h | 6Ch | 67h | 6Dh |
| 6Ah | 70h | 6Bh | 71h |
| 6Eh | 74h | 6Fh | 75h |
| 72h | 78h | 73h | 79h |
| 76h | 7Ch | 77h | 7Dh |
| 7Ah | 7Eh | 7Bh | 7Fh |

Note: When program operation is abnormally aborted (ex. power-down), not only page data under program but also paired page data may be damaged(Table 2).

## BLOCK ERASE

The Erase operation is done on a block basis. Block address loading is accomplished in three cycles initiated by an Erase Setup command(60h). Only address A19 to A29 is valid while A12 to A18 is ignored. The Erase Confirm command(DOh) following the block address loading initiates the internal erasing process. This two-step sequence of setup followed by execution command ensures that memory contents are not accidentally erased due to external noise conditions.
At the rising edge of $\overline{\mathrm{WE}}$ after the erase confirm command input, the internal write controller handles erase and erase-verify. When the erase operation is completed, the Write $\operatorname{Status} \operatorname{Bit}(\mathrm{I} / \mathrm{O} 0)$ may be checked. Figure 10 details the sequence.

Figure 10. Block Erase Operation
$R / \bar{B}$


I/Ox


## Two-Plane Read

Two-Plane Read is an extension of Read, for a single plane with 2,112 byte page registers. Since the device is equipped with two memory planes, activating the two sets of 2,112 byte page registers enables a random read of two pages. Two-Plane Read is initiated by repeating command 60h followed by three address cycles twice. In this case only same page of same block can be selected from each plane.
After Read Confirm command(30h) the 4,224 bytes of data within the selected two page are transferred to the data registers in less than $60 \mathrm{us}(\mathrm{tR})$. The system controller can detect the completion of data transfer(tR) by monitoring the output of $\mathrm{R} / \overline{\mathrm{B}}$ pin.
Once the data is loaded into the data registers, the data output of first plane can be read out by issuing command 00h with Five Address Cycles, command 05h with two column address and finally EOh. The data output of second plane can be read out using the identical command sequences. The restrictions in addressing with Two-Plane Read are shown in Figure 11. Two-Plane Read must be used in the block which has been programmed with Two-Plane Page Program.

Figure 11. Two-Plane Page Read Operation with Two-Plane Random Data Out


## Two-Plane Page Program

Two-Plane Page Program is an extension of Page Program, for a single plane with 2112 byte page registers. Since the device is equipped with two memory planes, activating the two sets of 2112 byte page registers enables a simultaneous programming of two pages.
After writing the first set of data up to 2112 byte into the selected page register, Dummy Page Program command (11h) instead of actual Page Program command $(10 h)$ is inputted to finish data-loading of the first plane. Since no programming process is involved, $R / \bar{B}$ remains in Busy state for a short period of time(tDBSY). Read Status command (70h) may be issued to find out when the device returns to Ready state by polling the Ready/Busy status bit(I/O 6). Then the next set of data for the other plane is inputted after the 81h command and address sequences. After inputting data for the last plane, actual True Page Program command(10h) instead of dummy Page Program command (11h) must be followed to start the programming process. The operation of R/B and Read Status is the same as that of Page Program. Status bit of I/O 0 is set to " 1 " when any of the pages fails. Restriction in addressing with TwoPlane Page Program is shown in Figure12.

Figure 12. Two-Plane Page Program


NOTE : 1. It is noticeable that physically same row address is applied to two planes
2. Any command between 11 h and 81 h is prohibited except $70 \mathrm{~h} / \mathrm{F} 1 \mathrm{~h}$ and FFh.

## Data <br> Input



## Two-Plane Block Erase

Basic concept of Two-Plane Block Erase operation is identical to that of Two-Plane Page Program. Up to two blocks, one from each plane can be simultaneously erased. Standard Block Erase command sequences (Block Erase Setup command(60h) followed by three address cycles) may be repeated up to twice for erasing up to two blocks. Only one block should be selected from each plane. The Erase Confirm command(DOh) initiates the actual erasing process. The completion is detected by monitoring R/B pin or Ready/ Busy status bit (I/O 6).

Figure 13. Two-Plane Erase Operation


## READ STATUS

The device contains a Status Register which may be read to find out whether program or erase operation is completed, and whether the program or erase operation is completed successfully. After writing 70h or F1h command to the command register, a read cycle outputs the content of the Status Register to the I/O pins on the falling edge of $\overline{\mathrm{CE}}$ or $\overline{\mathrm{RE}}$, whichever occurs last. This two line control allows the system to poll the progress of each device in multiple memory connections even when R/B pins are common-wired. RE or $\overline{\mathrm{CE}}$ does not need to be toggled for updated status. Refer to Table 3 for specific 70h Status Register definitions and Table 4 for for specific F1h Status Register definitions. The command register remains in Status Read mode until further commands are issued to it. Therefore, if the status register is read during a random read cycle, the read command(00h) should be given before starting read cycles.

Table 3. 70h Read Status Register Definition

| I/O No. | Page Program | Block Erase | Read | Definition |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| I/O 0 | Pass/Fail | Pass/Fail | Not use | Pass : "0" | Fail : "1" |
| I/O 1 | Not use | Not use | Not use | Don't -cared |  |
| I/O 2 | Not use | Not use | Not use | Don't -cared |  |
| I/O 3 | Not Use | Not Use | Not Use | Don't -cared |  |
| I/O 4 | Not Use | Not Use | Not Use | Don't -cared |  |
| I/O 5 | Not Use | Not Use | Not Use | Don't -cared |  |
| I/O 6 | Ready/Busy | Ready/Busy | Ready/Busy | Busy : "0" | Ready : "1" |
| I/O 7 | Write Protect | Write Protect | Write Protect | Protected : "0" | Not Protected : "1" |

NOTE : 1. I/Os defined 'Not use' are recommended to be masked out when Read Status is being executed.

Table 4. F1h Read Status Register Definition

| I/O No. | Page Program | Block Erase | Read | Definition |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| I/O 0 | Chip Pass/Fail | Chip Pass/Fail | Not use | Pass : "0" | Fail : "1" |
| I/O 1 | Plane0 Pass/Fail | Plane0 Pass/Fail | Not use | Pass : "0" | Fail : "1" |
| I/O 2 | Plane1 Pass/Fail | Plane1 Pass/Fail | Not use | Pass : "0" | Fail : "1" |
| I/O 3 | Not Use | Not Use | Not Use | Don't -cared |  |
| I/O 4 | Not Use | Not Use | Not Use | Don't -cared |  |
| I/O 5 | Not Use | Not Use | Not Use | Don't -cared |  |
| I/O 6 | Ready/Busy | Ready/Busy | Ready/Busy | Busy : "0" | Ready : "1" |
| I/O 7 | Write Protect | Write Protect | Write Protect | Protected : "0" | Not Protected : "1" |

NOTE : 1. I/Os defined 'Not use' are recommended to be masked out when Read Status is being executed.

## Read ID

The device contains a product identification mode, initiated by writing 90h to the command register, followed by an address input of 00 h . Five read cycles sequentially output the manufacturer code(ECh), and the device code and 3rd cycle ID, 4th cycle ID, 5th cycle ID respectively. The command register remains in Read ID mode until further commands are issued to it. Figure 14 shows the operation sequence.

Figure 14. Read ID Operation


| Device | Device Code(2nd Cycle) | 3rd Cycle | 4th Cycle | 5th Cycle |
| :---: | :---: | :---: | :---: | :---: |
| K9G4G08B0A | DCh | 14 h | 25 h | 54 h |
| K9G4G08U0A | DCh | 14 h | 25 h | 54 h |
| K9L8G08U1A | Same as each K9G4G08X0A in it |  |  |  |

## RESET

The device offers a reset feature, executed by writing FFh to the command register. When the device is in Busy state during random read, program or erase mode, the reset operation will abort these operations. The contents of memory cells being altered are no longer valid, as the data will be partially programmed or erased. The command register is cleared to wait for the next command, and the Status Register is cleared to value COh when $\overline{W P}$ is high. Refer to Table 5 for device status after reset operation. If the device is already in reset state a new reset command will be accepted by the command register. The R/B pin changes to low for tRST after the Reset command is written. Refer to Figure 15 below.

Figure 15. RESET Operation


I/Ox $\qquad$

Table 5. Device Status

|  | After Power-up | After Reset |
| :---: | :---: | :---: |
| Operation mode | 00h Command is latched | Waiting for next command |

## READY/BUSY

The device has a $R / \bar{B}$ output that provides a hardware method of indicating the completion of a page program, erase and random read completion. The $R / \bar{B}$ pin is normally high but transitions to low after program or erase command is written to the command register or random read is started after address loading. It returns to high when the internal controller has finished the operation. The pin is an open-drain driver thereby allowing two or more $R / \bar{B}$ outputs to be Or-tied. Because pull-up resistor value is related to $\operatorname{tr}(R / \bar{B})$ and current drain during busy(ibusy), an appropriate value can be obtained with the following reference chart(Fig 16). Its value can be determined by the following guidance.


Figure 16. Rp vs tr ,tf \& Rp vs ibusy


Rp value guidance

$$
\begin{aligned}
& \operatorname{Rp}(\min , 2.7 \mathrm{~V} \text { part })=\frac{\mathrm{Vcc}(\operatorname{Max} .)-\mathrm{VoL}(\operatorname{Max} .)}{\mathrm{IOL}+\Sigma \mathrm{lL}}=\frac{2.4 \mathrm{~V}}{3 \mathrm{~mA}+\Sigma \mathrm{IL}} \\
& \operatorname{Rp}(\min , 3.3 \mathrm{~V} \text { part })=\frac{\mathrm{Vcc}(\text { Max. })-\mathrm{VoL}(\text { Max. })}{\mathrm{IoL}+\Sigma \mathrm{IL}}=\frac{3.2 \mathrm{~V}}{8 \mathrm{~mA}+\Sigma \mathrm{IL}}
\end{aligned}
$$

where IL is the sum of the input currents of all devices tied to the $\mathrm{R} / \overline{\mathrm{B}}$ pin.
$R p$ (max) is determined by maximum permiss ble limit of tr

## Data Protection \& Power up sequence

The device is designed to offer protection from any involuntary program/erase during power-transitions. An internal voltage detector disables all functions whenever Vcc is below about $1.8 \mathrm{~V}(2.7 \mathrm{~V}$ device $), 2 \mathrm{~V}(3.3 \mathrm{~V}$ device $)$. $\overline{\mathrm{WP}}$ pin provides hardware protection and is recommended to be kept at VIL during power-up and power-down. A recovery time of minimum $100 \mu \mathrm{~s}$ is required before internal circuit gets ready for any command sequences as shown in Figure 17. The two step command sequence for program/erase provides additional software protection.

Figure 17. AC Waveforms for Power Transition


## nWP AC Timing guide

Enabling nWP during erase and program busy is progibited.
The erase and program operations are enabled and disabled as follows:

Figure 18. Program Operation

1. Enable Mode

2. Disable Mode


Figure 19. Erase Operation

1. Enable Mode

2. Disable Mode


[^0]:    Caution : Any undefined command inputs are prohibited except for above command set of Table 1.

