# Low-Power CK420BQ Derivative for PCIe Separate Clock Architectures DATASHEET ### General Description The 932SQL456 is a low power version of the CK420BQ synthesizer for Intel-based server platforms. It has 85 ohm Low-Power (LP) HCSL outputs that save 48 resistors and reduce power consumption by 50% compared to the standard CK420BQ. The 932SQL456 is driven with a 25MHz crystal for maximum performance. It generates CPU outputs of 100MHz. This device meets Separate- Reference-no-Spread (SRnS) PCIe requirements making it ideal for use in systems that need to communicate "outside the box". ## **Recommended Application** Low-Power CK420BQ for SRnS PCIe Applications ## **Key Specifications** - CPU, SRC, NS SRC and NS SAS cycle-cycle jitter <50ps</li> - Output to output skew <50ps</li> - Phase jitter: PCle Gen2 SRnS <2.2ps rms</li> - Phase jitter: PCle Gen3 SRnS <0.7ps rms</li> - Phase jitter: QPI <0.3ps rms</li> - Phase jitter: NS-SAS <1.3ps rms using long period phase</li> jitter method ## **Pin Configurations** | GND14 AVDD14 VREF14_2x/TEST_SELLV GND14 GNDXTAL X1_25 X2_25 VDDXTAL GNDPCI VDDPCI PCI4_2x PCI3_2x PCI2_2x PCI1_2x PCI0_2x GNDPCI VDDPCI VDDPCI VDDPCI VDDPCI VDDPCI VDD48 48M_2x GNDP6 DOT96_Z85T DOT96_Z85T DOT96_Z85T DOT96_Z85C AVDD96 TEST_MODE CKPWRGD#/PD VDDSRC SRC0_Z85T GNDSRC GNDSRC | 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 9 22 1 22 23 4 25 26 27 28 29 30 31 | 932SQL456 | 62<br>61<br>60<br>59<br>58<br>57<br>56<br>55<br>54<br>53<br>52<br>51<br>50<br>49<br>48<br>47<br>46<br>43<br>42<br>41<br>40<br>39<br>38<br>37<br>36<br>36<br>36<br>36<br>36<br>36<br>36<br>36<br>36<br>36<br>36<br>36<br>36 | VDDCPU CPU3_Z85T CPU3_Z85C CPU2_Z85T CPU2_Z85C GNDCPU VDDCPU CPU1_Z85T CPU1_Z85C CPU0_Z85T CPU0_Z85C GNDNS AVDD_NS_SAS NS_SAS1_Z85T NS_SAS1_Z85T NS_SAS0_Z85T NS_SAS0_Z85T NS_SAS0_Z85T NS_SRC1_Z85T NS_SRC1_Z85T NS_SRC1_Z85T NS_SRC1_Z85T NS_SRC1_Z85T NS_SRC1_Z85T NS_SRC1_Z85T NS_SRC1_Z85T NS_SRC1_Z85T NS_SRC0_Z85T SRC0_Z85T SRC0_Z85T SRC0_Z85T SRC0_Z85T SRC1_Z85C SRC1_Z85T SRC1_Z85C | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | 64-TSSOP | | | Note: Pins with ^ prefix have internal 120K pullup Pins with v prefix have internal 120K pulldown 1 #### Features/Benefits - Integrated 85-ohm differential terminations; saves 48 resistors compared to CK420BQ - LP-HCSL outputs; up to 50% power savings compared to standard CK420BQ - 64-pin TSSOP and VFQFPN packages; smallest board footprint - Available in -40° to +85°C industrial temperature range version; supports demanding operating environments #### **Output Features** - Differential outputs are LP-HCSL with integrated 85Ω terminations - 11 non-spreading interchangeable 100MHz differential outputs - 4 "CPU" outputs - 2 "NS SAS" outputs - 2 "NS\_SRC" outputs - 3 "SRC" outputs - 1 DOT96 96MHz output - 1 − 3.3V 48M output - 5 3.3V PCI outputs - 1 3.3V 14.318M output Pins with ^ prefix have internal 120K pullup Pins with v prefix have internal 120K pulldown ## **64TSSOP Pin Descriptions** | PIN# | PIN NAME | TYPE | DESCRIPTION | |------|----------------------|------|---------------------------------------------------------------------------------------------------| | 1 | SMBCLK | IN | Clock pin of SMBUS circuitry, 5V tolerant | | 2 | GND14 | PWR | Ground pin for 14MHz output and logic. | | 3 | AVDD14 | PWR | Analog power pin for 14MHz PLL | | 4 | VDD14 | PWR | Power pin for 14MHz output and logic | | | | | 14.318 MHz reference clock capable of driving 2 loads/ TEST_SEL latched input to enable test | | 5 | vREF14_2x/TEST_SELLV | I/O | mode. The TEST_SEL input is a low threshold input. See the Electrical Tables and the Test | | | | | Clarification Table. This pin has a weak (~120Kohm) internal pull down. | | 6 | GND14 | PWR | Ground pin for 14MHz output and logic. | | 7 | GNDXTAL | PWR | Ground pin for Crystal Oscillator. | | 8 | X1_25 | IN | Crystal input, Nominally 25.00MHz. | | 9 | X2_25 | | Crystal output, Nominally 25.00MHz. | | 10 | VDDXTAL | | 3.3V power for the crystal oscillator. | | 11 | GNDPCI | PWR | Ground pin for PCI outputs and logic. | | 12 | VDDPCI | PWR | 3.3V power for the PCI outputs and logic | | 13 | PCI4_2x | OUT | 3.3V PCI clock output | | 14 | PCI3_2x | OUT | 3.3V PCI clock output | | 15 | PCI2_2x | OUT | 3.3V PCI clock output | | 16 | PCI1_2x | | 3.3V PCI clock output | | 17 | PCI0_2x | | 3.3V PCI clock output | | 18 | GNDPCI | PWR | Ground pin for PCI outputs and logic. | | 19 | VDDPCI | PWR | 3.3V power for the PCI outputs and logic | | 20 | VDD48 | | 3.3V power for the 48MHz output and logic | | 21 | 48M_2x | | 3.3V 48MHz output | | 22 | GND48 | | Ground pin for 48MHz output and logic. | | 23 | GND96 | PWR | Ground pin for DOT96 output and logic. | | 24 | DOT96_Z85T | OUT | True clock of low-power push-pull differential 96MHz output. Internally terminated to drive 85ohm | | 2-7 | 2001 | 001 | transmission lines with no external components. | | 25 | DOT96_Z85C | OUT | Complementary clock of low-power push-pull differential 96MHz output. Internally terminated to | | | | | drive 85ohm transmission lines with no external components. | | 26 | AVDD96 | PWR | 3.3V power for the 48/96MHz PLL and the 96MHz output and logic | | 27 | TEST_MODE | IN | TEST_MODE is a real time input to select between Hi-Z and REF/N divider mode while in test | | | 1201_MODE | | mode. Refer to Test Clarification Table. | | | | | CKPWRGD# is an active low input used to sample latched inputs and allow the device to Power | | 28 | CKPWRGD#/PD | IN | Up. PD is an asynchronous active high input pin used to put the device into a low power state. | | | | | The internal clocks and PLLs are stopped. | | 29 | VDDSRC | PWR | 3.3V power for the SRC outputs and logic | | 30 | SRC0_Z85T | OUT | True clock of low-power push-pull differential SRC output. Internally terminated to drive 85ohm | | | | | transmission lines with no external components. | | 31 | SRC0_Z85C | OUT | Complementary clock of low-power push-pull differential SRC output. Internally terminated to | | | | | drive 85ohm transmission lines with no external components. | | 32 | GNDSRC | | Ground pin for SRC outputs and logic. | | 33 | SRC1_Z85C | OUT | Complementary clock of low-power push-pull differential SRC output. Internally terminated to | | | | | drive 85ohm transmission lines with no external components. | | 34 | SRC1_Z85T | OUT | True clock of low-power push-pull differential SRC output. Internally terminated to drive 85ohm | | | | | transmission lines with no external components. | | 35 | SRC2_Z85C | OUT | Complementary clock of low-power push-pull differential SRC output. Internally terminated to | | | | | drive 85ohm transmission lines with no external components. | | 36 | SRC2_Z85T | OUT | True clock of low-power push-pull differential SRC output. Internally terminated to drive 85ohm | | | | | transmission lines with no external components. | | 37 | VDDSRC | | 3.3V power for the SRC outputs and logic | | 38 | AVDD_SRC | | 3.3V power for the SRC PLL analog circuits | | 39 | GNDSRC | | Ground pin for SRC outputs and logic. | | 40 | NC | N/A | No Connection. | ## **64TSSOP Pin Descriptions (cont.)** | PIN# | PIN NAME | TYPE | DESCRIPTION | |------|----------------|------|---------------------------------------------------------------------------------------------------| | 41 | NS_SRC0_Z85C | OUT | Complementary clock of low-power push-pull differential non-spreading SRC output. Internally | | 41 | 113_31100_2830 | | terminated to drive 85ohm transmission lines with no external components. | | 42 | NS_SRC0_Z85T | OUT | True clock of low-power push-pull differential non-spreading SRC output. Internally terminated to | | 72 | 145_61100_2631 | 001 | drive 85ohm transmission lines with no external components. | | 43 | NS_SRC1_Z85C | OUT | Complementary clock of low-power push-pull differential non-spreading SRC output. Internally | | 70 | 140_61161_2666 | 001 | terminated to drive 85ohm transmission lines with no external components. | | 44 | NS_SRC1_Z85T | OUT | True clock of low-power push-pull differential non-spreading SRC output. Internally terminated to | | | | | drive 85ohm transmission lines with no external components. | | 45 | VDDNS | | 3.3V power for the Non-Spreading differential outputs outputs and logic | | 46 | GNDNS | PWR | Ground pin for non-spreading differential outputs and logic. | | 47 | NS_SAS0_Z85C | OUT | Complementary clock of low-power push-pull differential non-spreading SAS output. Internally | | - '' | 110_0/100_2000 | 001 | terminated to drive 85ohm transmission lines with no external components. | | 48 | NS_SAS0_Z85T | OUT | True clock of low-power push-pull differential non-spreading SAS output. Internally terminated to | | | | | drive 85ohm transmission lines with no external components. | | 49 | NS_SAS1_Z85C | OUT | Complementary clock of low-power push-pull differential non-spreading SAS output. Internally | | 10 | 110_0/101_2000 | 001 | terminated to drive 85ohm transmission lines with no external components. | | 50 | NS_SAS1_Z85T | OUT | True clock of low-power push-pull differential non-spreading SAS output. Internally terminated to | | 30 | | | drive 85ohm transmission lines with no external components. | | 51 | AVDD_NS_SAS | | 3.3V power for the non-spreading SAS/SRC PLL analog circuits. | | 52 | GNDNS | PWR | Ground pin for non-spreading differential outputs and logic. | | 53 | CPU0_Z85C | OUT | Complementary clock of low-power push-pull differential CPU output. Internally terminated to | | 30 | 01 00_2000 | 001 | drive 85ohm transmission lines with no external components. | | 54 | CPU0_Z85T | OUT | True clock of low-power push-pull differential CPU output. Internally terminated to drive 85ohm | | 34 | 01 00_2001 | 001 | transmission lines with no external components. | | 55 | CPU1_Z85C | OUT | Complementary clock of low-power push-pull differential CPU output. Internally terminated to | | 33 | 01 01_2090 | 001 | drive 85ohm transmission lines with no external components. | | 56 | CPU1_Z85T | OUT | True clock of low-power push-pull differential CPU output. Internally terminated to drive 85ohm | | 30 | | 001 | transmission lines with no external components. | | 57 | VDDCPU | PWR | 3.3V power for the CPU outputs and logic | | 58 | GNDCPU | PWR | Ground pin for CPU outputs and logic. | | 59 | | OUT | Complementary clock of low-power push-pull differential CPU output. Internally terminated to | | 33 | CPU2_Z85C | 001 | drive 85ohm transmission lines with no external components. | | 60 | CPU2_Z85T | OUT | True clock of low-power push-pull differential CPU output. Internally terminated to drive 85ohm | | 00 | Ci 02_2651 | 001 | transmission lines with no external components. | | 61 | CPU3_Z85C | OUT | Complementary clock of low-power push-pull differential CPU output. Internally terminated to | | 01 | Ur U3_203U | 001 | drive 85ohm transmission lines with no external components. | | 60 | CDI 12 705T | OUT | True clock of low-power push-pull differential CPU output. Internally terminated to drive 85ohm | | 62 | CPU3_Z85T | 001 | transmission lines with no external components. | | 63 | VDDCPU | PWR | 3.3V power for the CPU outputs and logic | | 64 | SMBDAT | I/O | Data pin of SMBUS circuitry, 5V tolerant | ## **64VFQFPN Pin Descriptions** | PIN# | PIN NAME | TYPE | DESCRIPTION | |------|--------------|------|---------------------------------------------------------------------------------------------------| | 1 | GNDPCI | PWR | Ground pin for PCI outputs and logic. | | 2 | VDDPCI | | 3.3V power for the PCI outputs and logic | | 3 | PCI4_2x | | 3.3V PCI clock output | | | PCI3_2x | | 3.3V PCI clock output | | | PCI2_2x | | 3.3V PCI clock output | | | PCI1_2x | | 3.3V PCI clock output | | | PCI0_2x | | 3.3V PCI clock output | | 8 | GNDPCI | | Ground pin for PCI outputs and logic. | | 9 | VDDPCI | | 3.3V power for the PCI outputs and logic | | | VDD48 | | 3.3V power for the 48MHz output and logic | | 11 | 48M_2x | | 3.3V 48MHz output | | 12 | GND48 | | Ground pin for 48MHz output and logic. | | 13 | GND96 | | Ground pin for DOT96 output and logic. | | 13 | GIND90 | | True clock of low-power push-pull differential 96MHz output. Internally terminated to drive 85ohm | | 14 | DOT96_Z85T | | | | | | | transmission lines with no external components. | | 15 | DOT96_Z85C | | Complementary clock of low-power push-pull differential 96MHz output. Internally terminated to | | 40 | AVIDDOO | | drive 85ohm transmission lines with no external components. | | 16 | AVDD96 | PWR | 3.3V power for the 48/96MHz PLL and the 96MHz output and logic | | 17 | TEST_MODE | IN | TEST_MODE is a real time input to select between Hi-Z and REF/N divider mode while in test | | | | | mode. Refer to Test Clarification Table. | | | | | CKPWRGD# is an active low input used to sample latched inputs and allow the device to Power | | 18 | CKPWRGD#/PD | | Up. PD is an asynchronous active high input pin used to put the device into a low power state. | | | | | The internal clocks and PLLs are stopped. | | 19 | VDDSRC | PWR | 3.3V power for the SRC outputs and logic | | 20 | SRC0_Z85T | OUT | True clock of low-power push-pull differential SRC output. Internally terminated to drive 85ohm | | 20 | 01100_2001 | 001 | transmission lines with no external components. | | 21 | SRC0_Z85C | OUT | Complementary clock of low-power push-pull differential SRC output. Internally terminated to | | | | 001 | drive 85ohm transmission lines with no external components. | | 22 | GNDSRC | PWR | Ground pin for SRC outputs and logic. | | 23 | SRC1_Z85C | OUT | Complementary clock of low-power push-pull differential SRC output. Internally terminated to | | 23 | 31101_2030 | 001 | drive 85ohm transmission lines with no external components. | | 04 | CDC1 705T | OUT | True clock of low-power push-pull differential SRC output. Internally terminated to drive 85ohm | | 24 | SRC1_Z85T | 001 | transmission lines with no external components. | | OF. | CDC0 705C | OUT | Complementary clock of low-power push-pull differential SRC output. Internally terminated to | | 25 | SRC2_Z85C | 001 | drive 85ohm transmission lines with no external components. | | 00 | 0000 Z05T | | True clock of low-power push-pull differential SRC output. Internally terminated to drive 85ohm | | 26 | SRC2_Z85T | OUT | transmission lines with no external components. | | 27 | VDDSRC | PWR | 3.3V power for the SRC outputs and logic | | 28 | AVDD_SRC | | 3.3V power for the SRC PLL analog circuits | | 29 | GNDSRC | | Ground pin for SRC outputs and logic. | | | NC | | No Connection. | | | | | Complementary clock of low-power push-pull differential non-spreading SRC output. Internally | | 31 | NS_SRC0_Z85C | OUT | terminated to drive 850hm transmission lines with no external components. | | | | | True clock of low-power push-pull differential non-spreading SRC output. Internally terminated to | | 32 | NS_SRC0_Z85T | OUT | drive 85ohm transmission lines with no external components. | | | | | Complementary clock of low-power push-pull differential non-spreading SRC output. Internally | | 33 | NS_SRC1_Z85C | OUT | terminated to drive 850hm transmission lines with no external components. | | | | | | | 34 | NS_SRC1_Z85T | OUT | True clock of low-power push-pull differential non-spreading SRC output. Internally terminated to | | 0.5 | VDDNC | | drive 85ohm transmission lines with no external components. | | 35 | VDDNS | | 3.3V power for the Non-Spreading differential outputs outputs and logic | | 36 | GNDNS | PWR | Ground pin for non-spreading differential outputs and logic. | | 37 | NS_SAS0_Z85C | OUT | Complementary clock of low-power push-pull differential non-spreading SAS output. Internally | | | <del>-</del> | | terminated to drive 85ohm transmission lines with no external components. | | 38 | NS_SAS0_Z85T | OUT | True clock of low-power push-pull differential non-spreading SAS output. Internally terminated to | | | | | drive 85ohm transmission lines with no external components. | # **64VFQFPN Pin Descriptions (cont.)** | PIN# | PIN NAME | TYPE | DESCRIPTION | |----------|----------------------|------|---------------------------------------------------------------------------------------------------| | 39 | NS_SAS1_Z85C | OUT | Complementary clock of low-power push-pull differential non-spreading SAS output. Internally | | 00 | 110_6761_2000 | 001 | terminated to drive 85ohm transmission lines with no external components. | | 40 | NS_SAS1_Z85T | OUT | True clock of low-power push-pull differential non-spreading SAS output. Internally terminated to | | 40 | | | drive 85ohm transmission lines with no external components. | | 41 | AVDD_NS_SAS | | 3.3V power for the non-spreading SAS/SRC PLL analog circuits. | | 42 | GNDNS | PWR | Ground pin for non-spreading differential outputs and logic. | | 43 | CPU0_Z85C | OUT | Complementary clock of low-power push-pull differential CPU output. Internally terminated to | | -10 | 0. 00_2000 | 001 | drive 85ohm transmission lines with no external components. | | 44 | CPU0_Z85T | OUT | True clock of low-power push-pull differential CPU output. Internally terminated to drive 85ohm | | | 01 00_2001 | 001 | transmission lines with no external components. | | 45 | CPU1_Z85C | OUT | Complementary clock of low-power push-pull differential CPU output. Internally terminated to | | 45 | 01 01_2000 | 001 | drive 85ohm transmission lines with no external components. | | 46 | CPU1_Z85T | OUT | True clock of low-power push-pull differential CPU output. Internally terminated to drive 85ohm | | 40 | | | transmission lines with no external components. | | 47 | VDDCPU | | 3.3V power for the CPU outputs and logic | | 48 | GNDCPU | PWR | Ground pin for CPU outputs and logic. | | 49 | CPU2_Z85C | OUT | Complementary clock of low-power push-pull differential CPU output. Internally terminated to | | 45 | 01 02_2000 | 001 | drive 85ohm transmission lines with no external components. | | 50 | CPU2_Z85T OUT | | True clock of low-power push-pull differential CPU output. Internally terminated to drive 85ohm | | 30 | 01 02_2001 | 001 | transmission lines with no external components. | | 51 | CPU3_Z85C | OUT | Complementary clock of low-power push-pull differential CPU output. Internally terminated to | | <u> </u> | 0. 00_2000 | 001 | drive 85ohm transmission lines with no external components. | | 52 | CPU3_Z85T | OUT | True clock of low-power push-pull differential CPU output. Internally terminated to drive 85ohm | | - 02 | | | transmission lines with no external components. | | 53 | VDDCPU | | 3.3V power for the CPU outputs and logic | | 54 | SMBDAT | | Data pin of SMBUS circuitry, 5V tolerant | | 55 | SMBCLK | | Clock pin of SMBUS circuitry, 5V tolerant | | 56 | GND14 | | Ground pin for 14MHz output and logic. | | 57 | AVDD14 | | Analog power pin for 14MHz PLL | | 58 | VDD14 | PWR | Power pin for 14MHz output and logic | | | | | 14.318 MHz reference clock capable of driving 2 loads/ TEST_SEL latched input to enable test | | 59 | vREF14_2x/TEST_SELLV | I/O | mode. The TEST_SEL input is a low threshold input. See the Electrical Tables and the Test | | | | | Clarification Table. This pin has a weak (~120Kohm) internal pull down. | | 60 | GND14 | | Ground pin for 14MHz output and logic. | | 61 | GNDXTAL | | Ground pin for Crystal Oscillator. | | 62 | X1_25 | IN | Crystal input, Nominally 25.00MHz. | | 63 | X2_25 | OUT | Crystal output, Nominally 25.00MHz. | | 64 | VDDXTAL | | 3.3V power for the crystal oscillator. | | 65 | EPAD | GND | Epad should be connected to ground. | ## **Block Diagram** ## **Power Supply and Test Loads** **Power Group Pin Numbers** | r ower c | | | | | |----------|------|--------|--------|--------------------------------------------| | VFQF | PN | TSSOP | | Description | | VDD | GND | VDD | GND | Description | | 57 | 56 | 3 | 2 | 14MHz PLL Analog | | 58 | 60 | 4 | 6 | REF14M Output and Logic | | 64 | 61 | 10 | 7 | 25MHz XTAL | | 2, 9 | 1, 8 | 12, 19 | 11, 18 | PCI Outputs and Logic | | 10 | 12 | 20 | 22 | 48MHz Output and Logic | | 16 | 13 | 26 | 23 | 96MHz PLL Analog, Output and Logic | | 19, 27 | 22 | 29, 37 | 32 | SRC Outputs and Logic | | 28 | 29 | 38 | 39 | SRC PLL Analog | | 35 | 36 | 45 | 46 | Non-Spreading Differential Outputs & Logic | | 41 | 42 | 51 | 52 | NS-SAS/SRC PLL Analog | | 47, 53 | 48 | 57,63 | 58 | CPU Outputs and Logic | #### **Alternate Terminations** The 932SQL456 can also drive other logic levels such as LVPECL, LVDS, and CML. See <u>"AN-891 Driving LVPECL, LVDS, and CML Logic with IDT's "Universal" Low-Power HCSL Outputs"</u> for details. ## **Functionality Tables** 932SQL456 Functionality | | | | | NS_SAS | | | | |-----|-----|-------|--------|--------|-------|-------|-----| | CPU | SRC | PCI | REF | NS_SRC | DOT96 | USB | | | 100 | 100 | 33.33 | 14.318 | 100.00 | 96.00 | 48.00 | MHz | 932SQL456 Power Down Functionality | CKPWRGD#/PD | Differential<br>Outputs | Single-<br>ended<br>Outputs | Single-<br>ended<br>Outputs<br>w/Latch | | |-------------|-------------------------|-----------------------------|----------------------------------------|--| | 1 | Low/Low | Low | Low <sup>1</sup> | | | 0 | | Running | | | <sup>1.</sup> Single-ended outputs with a Latch will be Hi-Z until the first application of CKPWRGD#. ### **Clock AC Tolerances** | | | NS_SAS, | | | | | | |-----------------------|----------|---------|-------|-------|-------|-------|-----| | | CPU, SRC | NS_SRC | PCI | DOT96 | 48MHz | REF | | | PPM tolerance | 100 | 100 | 100 | 100 | 100 | 100 | ppm | | Cycle to Cycle Jitter | 50 | 50 | 250 | 50 | 250 | 250 | ps | | Spread | 0.00% | 0.00% | 0.00% | 0 | 0.00% | 0.00% | % | ## **Clock Periods-Outputs** | | | | | Me | easurement W | indow | | | | | |---------------------------|--------------|------------------------------|--------------------------------------|--------------------------------------|----------------------------|--------------------------------------|--------------------------------------|------------------------------|-------|-------| | | Center | 1 Clock | 1us | 0.1s | 0.1s | 0.1s | 1us | 1 Clock | | | | SSC OFF | Freq.<br>MHz | -c2c jitter<br>AbsPer<br>Min | -SSC<br>Short-Term<br>Average<br>Min | - ppm<br>Long-Term<br>Average<br>Min | 0 ppm<br>Period<br>Nominal | + ppm<br>Long-Term<br>Average<br>Max | +SSC<br>Short-Term<br>Average<br>Max | +c2c jitter<br>AbsPer<br>Max | Units | Notes | | SRC,<br>NS_SAS,<br>NS_SRC | 100.000 | 9.94900 | | 9.99900 | 10.00000 | 10.00100 | | 10.05100 | ns | 1,2 | | PCI | 33.333 | 29.74700 | | 29.99700 | 30.00000 | 30.00300 | | 30.25300 | ns | 1,2 | | DOT96 | 96.000 | 10.36563 | | 10.41563 | 10.41667 | 10.41771 | | 10.46771 | ns | 1,2 | | 48MHz | 48.000 | 20.58125 | | 20.83125 | 20.83333 | 20.83542 | | 21.08542 | ns | 1,2 | | REF | 14.318 | 69.78429 | | 69.83429 | 69.84128 | 69.84826 | | 69.89826 | ns | 1,2 | <sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production. <sup>&</sup>lt;sup>2</sup> All Long Term Accuracy specifications are guaranteed with the assumption that the REF output is tuned to exactly 14.31818MHz. ## **Absolute Maximum Ratings** Stresses above the ratings listed below can cause permanent damage to the 932SQL456. These ratings, which are standard values for IDT commercially rated parts, are stress ratings only. Functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods can affect product reliability. Electrical parameters are guaranteed only over the recommended operating temperature range. | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | NOTES | |---------------------------|-------------|----------------------------|---------|-----|-----------------------|-------|-------| | 3.3V Core Supply Voltage | VDDA | | | | 4.6 | V | 1,2 | | 3.3V Logic Supply Voltage | VDD | | | | 4.6 | V | 1,2 | | Input Low Voltage | $V_{IL}$ | | GND-0.5 | | | ٧ | 1 | | Input High Voltage | $V_{IH}$ | Except for SMBus interface | | | V <sub>DD</sub> +0.5V | ٧ | 1 | | Input High Voltage | $V_{IHSMB}$ | SMBus clock and data pins | | | 5.5V | ٧ | 1 | | Storage Temperature | Ts | | -65 | | 150 | °C | 1 | | Junction Temperature | Tj | | | | 125 | °C | 1 | | Case Temperature | Tc | | | | 110 | °C | 1 | | Input ESD protection | ESD prot | Human Body Model | 2000 | | | V | 1 | <sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production. ## **Electrical Characteristics-Current Consumption** $TA = T_{AMB}$ : Supply Voltage VDDx = 3.3 V +/-5% | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | NOTES | |--------------------------|-----------------------|---------------------------------------------------|-----|-----|-----|-------|-------| | Operating Supply Current | I <sub>DD3.3OP</sub> | All outputs active @100MHz,<br>$C_L = Full load;$ | | 217 | 250 | mA | 1 | | Powerdown Current | I <sub>DD3.3PDZ</sub> | | | 4.3 | 8 | mA | 1 | <sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production. # AC Electrical Characteristics-CPU, SRC, NS\_SAS, NS\_SRC, DOT96 LP-HCSL Outputs $TA = T_{AMB}$ ; Supply Voltage VDDx = 3.3 V +/-5% | The Talvis, Cappily Voltage | | | | | | | _ | |--------------------------------------------|-----------------------|-----------------------------------------|-----|-------|-----|-------|-------| | PARAMETER SYMBOL | | CONDITIONS | MIN | TYP | MAX | UNITS | NOTES | | Duty Cycle | t <sub>DC</sub> | Measured differentially, PLL<br>Mode | 45 | 49.6% | 55 | % | | | Skew, Output to Output | t <sub>sk3SRC</sub> | Across all SRC outputs,<br>$V_T = 50\%$ | | 23 | 50 | ps | 1 | | Skew, Output to Output t <sub>sk3CPU</sub> | | Across all CPU outputs,<br>$V_T = 50\%$ | | 24 | 50 | ps | 1 | | Jitter, Cycle to cycle | + | CPU, SRC, NS_SAS outputs | | 6 | 50 | ps | 1,3 | | Jitter, Cycle to Cycle | <sup>L</sup> jcyc-cyc | DOT96 output | | 5 | 50 | ps | 1,3 | <sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production. <sup>&</sup>lt;sup>2</sup> Operation under these conditions is neither implied nor guaranteed. $<sup>^{2}</sup>$ Zo=85 $\Omega$ (differential impedance). <sup>&</sup>lt;sup>3</sup> Measured from differential waveform. # DC Electrical Characteristics-CPU, SRC, NS\_SAS, NS\_SRC, DOT96 LP-HCSL Outputs $TA = T_{AMB}$ ; Supply Voltage VDDx = 3.3 V +/-5% | PARAMETER | SYMBOL | | | TYP | MAX | UNITS | NOTES | |-------------------------|-----------------------------------------------|---------------------------------------------------------|------|------|------|-------|---------| | Slew rate | dV/dt | dt Scope averaging on | | 3.3 | 4.5 | V/ns | 1, 2, 3 | | Slew rate matching | ∆dV/dt | Slew rate matching, Scope averaging on | | 11.1 | 20 | % | 1, 2, 4 | | Rise/Fall Time Matching | ΔTrf | Rise/fall matching, Scope averaging off | | 9.0 | 125 | ps | 1, 8, 9 | | Voltage High VHigh | | Statistical measurement on<br>single-ended signal using | 660 | 845 | 850 | mV | | | Voltage Low | VLow | oscilloscope math function. (Scope averaging on) | | 122 | 150 | IIIV | | | Max Voltage | Vmax | Measurement on single ended | | 1026 | 1150 | mV | 1, 7 | | Min Voltage | Min Voltage Vmin signal using absolute value. | | -300 | -22 | | IIIV | 1, 7 | | Crossing Voltage (abs) | Vcross_abs | Scope averaging off | 250 | 482 | 550 | mV | 1, 5 | | Crossing Voltage (var) | Δ-Vcross | Scope averaging off | _ | 22 | 140 | mV | 1, 6 | <sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production. $Z_{\Omega}=85\Omega$ (differential impedance). #### Electrical Characteristics-48MHz $TA = T_{AMB}$ ; Supply Voltage VDDx = 3.3 V +/-5% | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | NOTES | |------------------------|--------------------------|--------------------------|-------|------|--------|-------|-------| | Output High Voltage | $V_{OH}$ | $I_{OH} = -1 \text{ mA}$ | 2.4 | | | V | | | Output Low Voltage | V <sub>OL</sub> | $I_{OL} = 1 \text{ mA}$ | | | 0.55 | V | | | Clock High Time | T <sub>HIGH</sub> | 1.5V | 8.094 | | 10.036 | ns | 1 | | Clock Low Time | T <sub>LOW</sub> | 1.5V | 7.694 | | 9.836 | ns | 1 | | Edge Rate | t <sub>slewr/f_USB</sub> | Rising/Falling edge rate | 1 | 1.7 | 2 | V/ns | 1,2 | | Duty Cycle | d <sub>t1</sub> | $V_{T} = 1.5 V$ | 45 | 50.4 | 55 | % | 1 | | Jitter, Cycle to cycle | t <sub>jcyc-cyc</sub> | $V_T = 1.5 \text{ V}$ | | 29 | 250 | ps | 1 | See "Power Supply and Test Loads" page for termination circuits <sup>&</sup>lt;sup>2</sup> Measured from differential waveform <sup>&</sup>lt;sup>3</sup> Slew rate is measured through the Vswing voltage range centered around differential 0V. This results in a +/-150mV window around differential 0V. <sup>&</sup>lt;sup>4</sup> Matching applies to rising edge rate for Clock and falling edge rate for Clock#. It is measured using a +/-75mV window centered on the average cross point where Clock rising meets Clock# falling. The median cross point is used to calculate the voltage thresholds the oscilloscope is to use for the edge rate calculations. <sup>&</sup>lt;sup>5</sup> Vcross is defined as voltage where Clock = Clock# measured on a component test board and only applies to the differential rising edge (i.e. Clock rising and Clock# falling). <sup>&</sup>lt;sup>6</sup> The total variation of all Vcross measurements in any particular system. Note that this is a subset of V\_cross\_min/max (V\_cross absolute) allowed. The intent is to limit Vcross induced modulation by setting V\_cross\_delta to be smaller than <sup>&</sup>lt;sup>7</sup> Includes overshoot and undershoot. <sup>&</sup>lt;sup>8</sup> Measured from single-ended waveform <sup>&</sup>lt;sup>9</sup> Measured with scope averaging off, using statistics function. Variation is difference between min and max. <sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production. <sup>&</sup>lt;sup>2</sup> Measured between 0.8V and 2.0V #### **Electrical Characteristics-PCI** $TA = T_{AMB}$ ; Supply Voltage VDDx = 3.3 V +/-5% | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | NOTES | |------------------------|-----------------------|--------------------------|-----|------|------|-------|-------| | Output High Voltage | $V_{OH}$ | $I_{OH} = -1 \text{ mA}$ | 2.4 | | | V | | | Output Low Voltage | V <sub>OL</sub> | $I_{OL} = 1 \text{ mA}$ | | | 0.55 | V | | | Clock High Time | T <sub>HIGH</sub> | 1.5V | 12 | | | ns | 1 | | Clock Low Time | T <sub>LOW</sub> | 1.5V | 12 | | | ns | 1 | | Edge Rate | t <sub>slewr/f</sub> | Rising/Falling edge rate | 1 | 1.7 | 4 | V/ns | 1,2 | | Duty Cycle | d <sub>t1</sub> | $V_{T} = 1.5 V$ | 45 | 50.6 | 55 | % | 1 | | Group Skew | t <sub>skew</sub> | $V_{T} = 1.5 V$ | | 496 | 550 | ps | 1 | | Jitter, Cycle to cycle | t <sub>jcyc-cyc</sub> | $V_{T} = 1.5 V$ | | 23 | 250 | ps | 1 | See "Power Supply and Test Loads" page for termination circuits #### **Electrical Characteristics-Phase Jitter Parameters** $TA = T_{AMB}$ ; Supply Voltage VDDx = 3.3 V +/-5% | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | IND.<br>LIMIT | UNITS | Notes | |--------------|-----------------------------------|-----------------------------------------------------------------------------------------|-----|------|---------|---------------|-------------|-------------| | | t <sub>jphPCleG1</sub> | PCIe Gen 1 | | 24.8 | 30 | 86 | ps (p-p) | 1,2,3,<br>6 | | | | PCIe Gen 2 Lo Band<br>10kHz < f < 1.5MHz | | 0.54 | 0.7 | 3 | ps<br>(rms) | 1,2,6 | | | t <sub>jphPCle</sub> G2 | PCIe Gen 2 High Band<br>1.5MHz < f < Nyquist (50MHz) | | 2.2 | 2.6/3 | 3.1 | ps<br>(rms) | 1,2,6 | | | t <sub>jphPCleG3Com</sub> | PCIe Gen 3 Common Clock<br>(PLL BW of 2-4MHz. CDR =<br>10MHz) | | 0.46 | 0.6 | 1 | ps<br>(rms) | 1,2,4,<br>6 | | Phase Jitter | itter t <sub>jphPCleG3SRn</sub> s | PCIe Gen 3 Separate<br>Reference no Spread (SRnS)<br>(PLL BW of 2-4MHz. CDR =<br>10MHz) | | 0.46 | 0.6 | 0.7 | ps<br>(rms) | 1,2,4,<br>6 | | | | QPI & SMI<br>(100MHz, 4.8Gb/s, 6.4Gb/s<br>12UI) | | 0.24 | 0.4 | 0.5 | ps<br>(rms) | 1,5,6 | | | <sup>†</sup> jphQPI_SMI | QPI & SMI<br>(100MHz, 8.0Gb/s, 12UI) | | 0.13 | 0.15 | 0.3 | ps<br>(rms) | 1,5,6 | | | | QPI & SMI<br>(100MHz, 9.6Gb/s, 12UI) | | 0.11 | 0.13 | 0.2 | ps<br>(rms) | 1,5,6 | | | t <sub>jphSAS12G</sub> | SAS 12G | | 0.84 | 1.1/1.2 | 1.3 | ps<br>(rms) | 1,5,6 | <sup>&</sup>lt;sup>1</sup> Guaranteed by design and characterization, not 100% tested in production. <sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production. <sup>&</sup>lt;sup>2</sup> Measured between 0.8V and 2.0V <sup>&</sup>lt;sup>2</sup> See http://www.pcisig.com for complete specs <sup>&</sup>lt;sup>3</sup> Sample size of at least 100K cycles. This figures extrapolates to 108ps pk-pk @ 1M cycles for a BER of 1-12. <sup>&</sup>lt;sup>4</sup> Subject to final radification by PCI SIG. <sup>&</sup>lt;sup>5</sup> Calculated from Intel-supplied Clock Jitter Tool v 1.6.6 <sup>&</sup>lt;sup>6</sup> Applied to SRC, CPU and NS\_SRC, NS\_SAS outputs, second figure if present applies to -40C. ## **Electrical Characteristics-REF14M** $TA = T_{AMB}$ ; Supply Voltage VDDx = 3.3 V +/-5% | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | Notes | |------------------------|-----------------------|--------------------------|------|------|------|-------|-------| | Output High Voltage | $V_{OH}$ | $I_{OH} = -1 \text{ mA}$ | 2.4 | | | V | | | Output Low Voltage | V <sub>OL</sub> | $I_{OL} = 1 \text{ mA}$ | | | 0.55 | V | | | Clock High Time | T <sub>HIGH</sub> | 1.5V | 27.5 | | | ns | 1 | | Clock Low Time | T <sub>LOW</sub> | 1.5V | 27.5 | | | ns | 1 | | Edge Rate | t <sub>slewr/f</sub> | Rising/Falling edge rate | 1 | 1.9 | 4 | V/ns | 1,2 | | Duty Cycle | d <sub>t1</sub> | $V_{T} = 1.5 V$ | 45 | 50.2 | 55 | % | 1 | | Jitter, Cycle to cycle | t <sub>jcyc-cyc</sub> | $V_{T} = 1.5 V$ | | 19 | 250 | ps | 1 | See "Power Supply and Test Loads" page for termination circuits ### **Test Clarification Table** | Comments | Н | IW | S | W | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------------------|---------------------------|--------------------------|--------| | | TEST_SEL<br>HW PIN | TEST_MOD<br>E<br>HW PIN | TEST<br>ENTRY BIT<br>B6b6 | REF/N or<br>HI-Z<br>B6b7 | OUTPUT | | | 0 | Х | 0 | Χ | NORMAL | | Power-up w/ TEST_SEL = 1 (>0.7V) to enter test | 1 | 0 | Χ | 0 | HI-Z | | mode. TEST_SEL is low threshold input. Cycle power | 1 | 0 | Χ | 1 | REF/N | | to disable test mode. | 1 | 1 | Х | 0 | REF/N | | | 1 | 1 | Χ | 1 | REF/N | | | 0 | Х | 1 | 0 | HI-Z | | If TEST_SEL HW pin is 0 during power-up, test mode can be selected through B6b6. If test mode is selected by B6b6, then B6b7 is used to select HI-Z or REF/N FS_B/TEST_Mode pin is not used. Cycle power to disable test mode. | 0 | х | 1 | 1 | REF/N | B6b6: 1= ENTER TEST MODE, Default = 0 (NORMAL OPERATION) B6b7: 1 = REF/N, Default = 0 (HI-Z) <sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production. <sup>&</sup>lt;sup>2</sup> Measured between 0.8V and 2.0V #### **General SMBus Serial Interface Information for 932SQL456** #### **How to Write** - Controller (host) sends a start bit - Controller (host) sends the write address - IDT clock will acknowledge - Controller (host) sends the beginning byte location = N - IDT clock will acknowledge - Controller (host) sends the byte count = X - IDT clock will acknowledge - Controller (host) starts sending Byte N through Byte N+X-1 - IDT clock will acknowledge each byte one at a time - Controller (host) sends a Stop bit | | Index Block Write Operation | | | | | | | | | |----------------|-----------------------------|--------|----------------------|--|--|--|--|--|--| | Controlle | er (Host) | | IDT (Slave/Receiver) | | | | | | | | Т | starT bit | | | | | | | | | | Slave Add | ress D2 <sub>(H)</sub> | | | | | | | | | | WR | WRite | | | | | | | | | | | | | ACK | | | | | | | | Beginning | Byte = N | | | | | | | | | | | | | ACK | | | | | | | | Data Byte | Count = X | | | | | | | | | | | | | ACK | | | | | | | | Beginnin | g Byte N | × | | | | | | | | | | | X Byte | ACK | | | | | | | | 0 | | | | | | | | | | | 0 | | | 0 | | | | | | | | 0 | | | 0 | | | | | | | | | | | 0 | | | | | | | | Byte N + X - 1 | | | | | | | | | | | | | | ACK | | | | | | | | Р | stoP bit | | | | | | | | | #### How to Read - Controller (host) will send a start bit - Controller (host) sends the write address - IDT clock will acknowledge - Controller (host) sends the beginning byte location = N - IDT clock will acknowledge - Controller (host) will send a separate start bit - Controller (host) sends the read address - IDT clock will acknowledge - IDT clock will send the data byte count = X - IDT clock sends Byte N+X-1 - IDT clock sends Byte 0 through Byte X (if X<sub>(H)</sub> was written to Byte 8) - Controller (host) will need to acknowledge each byte - Controller (host) will send a not acknowledge bit - · Controller (host) will send a stop bit | | Index Block Read Operation | | | | | | | | |-------|---------------------------------|--------|----------------------|--|--|--|--|--| | Co | ntroller (Host) | | IDT (Slave/Receiver) | | | | | | | Т | starT bit | | | | | | | | | Slave | Slave Address D2 <sub>(H)</sub> | | | | | | | | | WR | WRite | | | | | | | | | | | | ACK | | | | | | | Begi | nning Byte = N | | | | | | | | | | | | ACK | | | | | | | RT | Repeat starT | | | | | | | | | Slave | Address D3 <sub>(H)</sub> | | | | | | | | | RD | ReaD | | | | | | | | | | | | ACK | | | | | | | | | | | | | | | | | | | | Data Byte Count=X | | | | | | | | ACK | | | | | | | | | | | | Beginning Byte N | | | | | | | | ACK | | | | | | | | | | | | 0 | | | | | | | | 0 | | 0 | | | | | | | | 0 | 0 | 0 | | | | | | | | 0 | | | | | | | | | | | X Byte | Byte N + X - 1 | | | | | | | N | Not acknowledge | | | | | | | | | Р | stoP bit | | | | | | | | | Read Address | Write Address | |-------------------|-------------------| | D3 <sub>(H)</sub> | D2 <sub>(H)</sub> | #### **NOTE: Pin numbers refer to TSSOP** SMBus Table: Output Enable Register | Byte | 0 | Pin # | Name | Control Function | Type | 0 | 1 | Default | |-------|---|-------|----------------|------------------|------|-----------------|--------|---------| | Bit 7 | 2 | 4/25 | DOT96 Enable | Output Enable | RW | Disable-Low/Low | Enable | 1 | | Bit 6 | 5 | 0/49 | NS_SAS1 Enable | Output Enable | RW | Disable-Low/Low | Enable | 1 | | Bit 5 | 4 | 8/47 | NS_SAS0 Enable | Output Enable | RW | Disable-Low/Low | Enable | 1 | | Bit 4 | 4 | 4/43 | NS_SRC1 Enable | Output Enable | RW | Disable-Low/Low | Enable | 1 | | Bit 3 | 4 | 2/41 | NS_SRC0 Enable | Output Enable | RW | Disable-Low/Low | Enable | 1 | | Bit 2 | 3 | 6/35 | SRC2 Enable | Output Enable | RW | Disable-Low/Low | Enable | 1 | | Bit 1 | 3 | 4/33 | SRC1 Enable | Output Enable | RW | Disable-Low/Low | Enable | 1 | | Bit 0 | 3 | 0/31 | SRC0 Enable | Output Enable | RW | Disable-Low/Low | Enable | 1 | SMBus Table: Output Enable Register | Byte | 1 Pin # | Name | Control Function | Type | 0 | 1 | Default | | |-------|---------|-----------------|------------------|------|-----------------|--------|---------|--| | Bit 7 | 5 | REF14_2x Enable | Output Enable | RW | Disable-Low | Enable | 1 | | | Bit 6 | | | RESERVED | | | | | | | Bit 5 | | RESERVED | | | | | | | | Bit 4 | 62/61 | CPU3 | Output Enable | RW | Disable-Low/Low | Enable | 1 | | | Bit 3 | 60/59 | CPU2 | Output Enable | RW | Disable-Low/Low | Enable | 1 | | | Bit 2 | 56/55 | CPU1 | Output Enable | RW | Disable-Low/Low | Enable | 1 | | | Bit 1 | 54/53 | CPU0 | Output Enable | RW | Disable-Low/Low | Enable | 1 | | | Bit 0 | | RESERVED | | | | | 0 | | SMBus Table: Output Enable Register | ome and the contract of co | | | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------|------------------|------|-------------|--------|---------|--| | Byte | 2 Pin # | Name | Control Function | Type | 0 | 1 | Default | | | Bit 7 | | | RESERVED | | | | | | | Bit 6 | | | RESERVED | | | | | | | Bit 5 | 13 | PCI4 Enable | Output Enable | RW | Disable-Low | Enable | 1 | | | Bit 4 | 14 | PCI3 Enable | Output Enable | RW | Disable-Low | Enable | 1 | | | Bit 3 | 15 | PCI2 Enable | Output Enable | RW | Disable-Low | Enable | 1 | | | Bit 2 | 16 | PCI1 Enable | Output Enable | RW | Disable-Low | Enable | 1 | | | Bit 1 | 17 | PCI0 Enable | Output Enable | RW | Disable-Low | Enable | 1 | | | Bit 0 | 21 | 48MHz Enable | Output Enable | RW | Disable-Low | Enable | 1 | | **SMBus Table: Differential Amplitude Control** | Byte | 3 Pin # | Name | Control Function | Type | 0 | 1 | Default | |-------|---------|------------------------|--------------------|------|-------------|-------------|---------| | Bit 7 | | CPU AMPLITUDE 1 | CPU Vhigh | RW | 00 = 700 mV | 01 = 800mV | 0 | | Bit 6 | | CPU AMPLITUDE 0 | CFO VIIIgII | RW | 10 = 900mV | 11 = 1000mV | 1 | | Bit 5 | | SRC AMPLITUDE 1 | SRC Vhigh | RW | 00 = 700 mV | 01 = 800mV | 0 | | Bit 4 | | SRC AMPLITUDE 0 | Sho viligii | RW | 10 = 900 mV | 11 = 1000mV | 1 | | Bit 3 | | DOT96 AMPLITUDE 1 | DOT96 Vhigh | RW | 00 = 700 mV | 01 = 800mV | 0 | | Bit 2 | | DOT96 AMPLITUDE 0 | DO 196 Viligii | RW | 10 = 900 mV | 11 = 1000mV | 1 | | Bit 1 | | NS-SAS/SRC AMPLITUDE 1 | NS-SAS/SRC Vhigh | RW | 00 = 700mV | 01 = 800mV | 0 | | Bit 0 | | NS-SAS/SRC AMPLITUDE 0 | No-SAS/SHC VIIIgII | RW | 10 = 900mV | 11 = 1000mV | 1 | SMBus Table: Reserved | Byte | 4 F | Pin # | Name | Control Function | Type | 0 | 1 | Default | | |-------|-----|-------|----------|------------------|----------|---|---|---------|--| | Bit 7 | | | | RESERVED | | | | | | | Bit 6 | | | RESERVED | | | | | | | | Bit 5 | | | RESERVED | | | | | 0 | | | Bit 4 | | | RESERVED | | | | | 0 | | | Bit 3 | | | RESERVED | | | | | 0 | | | Bit 2 | | | | RESERVE | ) | | | 0 | | | Bit 1 | | | | RESERVE | ) | | | 1 | | | Bit 0 | | | | RESERVE | RESERVED | | | | | #### **SMBus Table: Reserved** | Byte 5 | 5 Pin# | Name | Control Function | Type | 0 | 1 | Default | | |--------|--------|----------|------------------|------|---|---|---------|--| | Bit 7 | · | | RESERVED | | | | | | | Bit 6 | | | RESERVED | | | | | | | Bit 5 | | | RESERVED | | | | | | | Bit 4 | | RESERVED | | | | | 0 | | | Bit 3 | | | RESERVED | | | | | | | Bit 2 | | | RESERVED | | | | | | | Bit 1 | | RESERVED | | | | 1 | | | | Bit 0 | | | RESERVED | | | | | | SMBus Table: Test Mode and CPU/SRC/PCI Frequency Select Register | Byte | e 6 Pin # | Name | Control Function | Type | 0 | 1 | Default | | |-------|-----------|-------------|------------------|------|--------|-------|---------|--| | Bit 7 | - | Test Mode | Test Mode Type | RW | Hi-Z | REF/N | 0 | | | Bit 6 | - | Test Select | Test Select | | Enable | 0 | | | | Bit 5 | - | | RESERVED | | | | | | | Bit 4 | - | | RESERVED | | | | | | | Bit 3 | - | | RESERVED | | | | | | | Bit 2 | - | | RESERVED | | | | | | | Bit 1 | - | RESERVED | | | | | | | | Bit 0 | - | | RESERVE | D | | | 1 | | SMBus Table: Vendor & Revision ID Register | CIVIDUS I | abic. Vella | or a rievision ib riegisiei | | | | | | |-----------|-------------|-----------------------------|------------------|------|------------------|---------|---------| | Byte 7 | Pin # | Name | Control Function | Type | 0 | 1 | Default | | Bit 7 | - | RID3 | | R | 0 for A rev | | 0 | | Bit 6 | - | RID2 | REVISION ID | R | | | 0 | | Bit 5 | - | RID1 | (10h for A rev) | R | | | 0 | | Bit 4 | - | RID0 | | R | | | 0 | | Bit 3 | - | VID3 | | R | | | 0 | | Bit 2 | - | VID2 | VENDODID | R | 0001 for | ICC/IDT | 0 | | Bit 1 | - | VID1 | VENDOR ID | R | 0001 for ICS/IDT | | 0 | | Bit 0 | _ | VID0 | 1 | R | | | 1 | **SMBus Table: Byte Count Register** | Byte | 8 Pin # | Name | Control Function | Type | 0 | 1 | Default | |-------|---------|------|--------------------|------|-----------------------------------------|----------|---------| | Bit 7 | - | BC7 | | RW | | | 0 | | Bit 6 | - | BC6 | | RW | | | 0 | | Bit 5 | - | BC5 | | RW | Writing to this register will configure | | 0 | | Bit 4 | - | BC4 | Byte Count | RW | how many bytes will be read back, | | 0 | | Bit 3 | - | BC3 | Programming b(7:0) | RW | default is | A bytes. | 0 | | Bit 2 | - | BC2 | | RW | (0 to | 9 | 0 | | Bit 1 | - | BC1 | ] | RW | ] | | 0 | | Bit 0 | - | BC0 | | RW | | | 1 | **SMBus Table: Device ID Register** | CIII Dao Tas | MIDGS TUDIC: DEVICE ID NEGISICI | | | | | | | | | |--------------|---------------------------------|------|------------------|------|---|---|---------|--|--| | Byte 9 | Pin # | Name | Control Function | Type | 0 | 1 | Default | | | | Bit 7 | | DID7 | | R | - | - | 0 | | | | Bit 6 | | DID6 | | R | - | - | 1 | | | | Bit 5 | | DID5 | | R | - | - | 0 | | | | Bit 4 | | DID4 | Device ID | R | - | - | 0 | | | | Bit 3 | | DID3 | (46 hex) | R | - | - | 0 | | | | Bit 2 | | DID2 | | R | - | - | 1 | | | | Bit 1 | | DID1 | | R | - | - | 1 | | | | Bit 0 | | DID0 | | R | - | - | 0 | | | ## **Recommended Crystal Characteristics (3225 package)** | PARAMETER | VALUE | UNITS | NOTES | |------------------------------------------------------------------|-------------|---------|-------| | Frequency | 25 | MHz | 1 | | Resonance Mode | Fundamental | 1 | 1 | | Frequency Tolerance @ 25°C | ±20 | PPM Max | 1 | | Frequency Stability, ref @ 25°C Over Operating Temperature Range | ±20 | PPM Max | 1 | | Temperature Range (commerical) | 0~70 | °C | 1 | | Temperature Range (industrial) | -40~85 | °C | 2 | | Equivalent Series Resistance (ESR) | 50 | Ω Мах | 1 | | Shunt Capacitance (C <sub>O</sub> ) | 7 | pF Max | 1 | | Load Capacitance (C <sub>L</sub> ) | 8 | pF Max | 1 | | Drive Level | 0.3 | mW Max | 1 | | Aging per year | ±5 | PPM Max | 1 | #### Notes: 1. IDT 603-25-150JA4C or 603-25-150JA4I ## **Marking Diagrams** ICS LOT YYWW 932SQL456AGL ICS 932SQL456AL LOT COO YYWW 64TSSOP 64VFQFPN ICS LOT YYWW 932SQL456AIL ICS 32SQL456AIL LOT COO YYWW 64TSSOP 64VFQFPN #### Notes: - 1. "L" denotes Pb-free, RoHS compliant. - 2. "LOT" denotes the lot number. - 3. "YYWW" denotes the last two digits and week the part was assembled. - 4. "COO" denotes the country of origin. - 5. "A" denotes the device revision designator. - 6. Bottom marking (TSSOP only): country of origin. ## Package Outline and Package Dimensions (64-pin TSSOP) **SEATING** PLANE aaa C ## **NLG64 Package Outline and Package Dimensions** ## NLG64 Package Outline and Package Dimensions, cont. Use Option 2 dimensions table. ## NLG64 Package Outline and Package Dimensions, cont. Use EPAD 6.15 option ## **Ordering Information** | Part / Order Number | Shipping Packaging | Package | Temperature | |---------------------|--------------------|---------------|---------------| | 932SQL456AGLF | Tubes | 64-pin TSSOP | 0 to +70° C | | 932SQL456AGLFT | Tape and Reel | 64-pin TSSOP | 0 to +70° C | | 932SQL456AKLF | Tray | 64-pin VFQFPN | 0 to +70° C | | 932SQL456AKLFT | Tape and Reel | 64-pin VFQFPN | 0 to +70° C | | 932SQL456AGILF | Tubes | 64-pin TSSOP | -40 to +85° C | | 932SQL456AGILFT | Tape and Reel | 64-pin TSSOP | -40 to +85° C | | 932SQL456AKILF | Tray | 64-pin VFQFPN | -40 to +85° C | | 932SQL456AKILFT | Tape and Reel | 64-pin VFQFPN | -40 to +85° C | <sup>&</sup>quot;LF" suffix to the part number denotes Pb-Free configuration, RoHS6.6 compliant. ## **Revision History** | Rev. | Issue Date | Who | Description | Page # | |------|------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------| | А | 8/5/2015 | RDW | <ol> <li>Updated front page text and data sheet title.</li> <li>Updated REF14 pin name to reflect 2x drive.</li> <li>Updated pin description for REF14 pin.</li> <li>Moved block diagram to page 1 and pinouts to page 2.</li> <li>Updated block diagram to incorporate crystal recommendations.</li> <li>Updated Clock AC tolerance to reflected tightened c2c jitter specs on single ended outputs.</li> <li>Updated Clock periods table accordingly.</li> <li>Updated AC/DC Electrical tables with char data.</li> <li>Updated package drawing to latest format for NLG64.</li> <li>Move to final and release.</li> </ol> | 1-14,20 | | В | 9/29/2015 | RDW | <ol> <li>Added I-temp device to data sheet</li> <li>Changed max power down current from 6mA to 8mA</li> <li>Slight updates to PCIe Gen2 Hi-band and SAS12G for -40C</li> <li>Corrected typo in bit name of Byte 1, bit 7.</li> <li>Updated marking diagrams to include I-temp devices</li> <li>Updated ordering information to include I-temp devices.</li> </ol> | 1,9,12,<br>15,17,<br>22 | <sup>&</sup>quot;A" is the device revision designator (will not correlate with the datasheet revision). Corporate Headquarters 6024 Silver Creek Valley Road San Jose, CA 95138 USA Sales 1-800-345-7015 or 408-284-8200 Fax: 408-284-2775 www.IDT.com Support www.idt.com/go/support DISCLAIMER Integrated Device Technology, Inc. (IDT) and its subsidiaries reserve the right to modify the products and/or specifications described herein at any time and at IDT's sole discretion. All information in this document, including descriptions of product features and performance, is subject to change without notice. Performance specifications and the operating parameters of the described products are determined in the independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties. IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT. Integrated Device Technology, IDT and the IDT logo are registered trademarks of IDT. Product specification subject to change without notice. Other trademarks and service marks used herein, including protected names, logos and designs, are the property of IDT or their respective third party owners. Copyright ©2015 Integrated Device Technology, Inc.. All rights reserved.